p54spi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. /*
  2. * Copyright (C) 2008 Christian Lamparter <chunkeey@web.de>
  3. * Copyright 2008 Johannes Berg <johannes@sipsolutions.net>
  4. *
  5. * This driver is a port from stlc45xx:
  6. * Copyright (C) 2008 Nokia Corporation and/or its subsidiary(-ies).
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/firmware.h>
  26. #include <linux/delay.h>
  27. #include <linux/irq.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/gpio.h>
  31. #include "p54spi.h"
  32. #include "p54spi_eeprom.h"
  33. #include "p54.h"
  34. #include "p54common.h"
  35. MODULE_FIRMWARE("3826.arm");
  36. MODULE_ALIAS("stlc45xx");
  37. /*
  38. * gpios should be handled in board files and provided via platform data,
  39. * but because it's currently impossible for p54spi to have a header file
  40. * in include/linux, let's use module paramaters for now
  41. */
  42. static int p54spi_gpio_power = 97;
  43. module_param(p54spi_gpio_power, int, 0444);
  44. MODULE_PARM_DESC(p54spi_gpio_power, "gpio number for power line");
  45. static int p54spi_gpio_irq = 87;
  46. module_param(p54spi_gpio_irq, int, 0444);
  47. MODULE_PARM_DESC(p54spi_gpio_irq, "gpio number for irq line");
  48. static void p54spi_spi_read(struct p54s_priv *priv, u8 address,
  49. void *buf, size_t len)
  50. {
  51. struct spi_transfer t[2];
  52. struct spi_message m;
  53. __le16 addr;
  54. /* We first push the address */
  55. addr = cpu_to_le16(address << 8 | SPI_ADRS_READ_BIT_15);
  56. spi_message_init(&m);
  57. memset(t, 0, sizeof(t));
  58. t[0].tx_buf = &addr;
  59. t[0].len = sizeof(addr);
  60. spi_message_add_tail(&t[0], &m);
  61. t[1].rx_buf = buf;
  62. t[1].len = len;
  63. spi_message_add_tail(&t[1], &m);
  64. spi_sync(priv->spi, &m);
  65. }
  66. static void p54spi_spi_write(struct p54s_priv *priv, u8 address,
  67. const void *buf, size_t len)
  68. {
  69. struct spi_transfer t[3];
  70. struct spi_message m;
  71. __le16 addr;
  72. /* We first push the address */
  73. addr = cpu_to_le16(address << 8);
  74. spi_message_init(&m);
  75. memset(t, 0, sizeof(t));
  76. t[0].tx_buf = &addr;
  77. t[0].len = sizeof(addr);
  78. spi_message_add_tail(&t[0], &m);
  79. t[1].tx_buf = buf;
  80. t[1].len = len;
  81. spi_message_add_tail(&t[1], &m);
  82. if (len % 2) {
  83. __le16 last_word;
  84. last_word = cpu_to_le16(((u8 *)buf)[len - 1]);
  85. t[2].tx_buf = &last_word;
  86. t[2].len = sizeof(last_word);
  87. spi_message_add_tail(&t[2], &m);
  88. }
  89. spi_sync(priv->spi, &m);
  90. }
  91. static u16 p54spi_read16(struct p54s_priv *priv, u8 addr)
  92. {
  93. __le16 val;
  94. p54spi_spi_read(priv, addr, &val, sizeof(val));
  95. return le16_to_cpu(val);
  96. }
  97. static u32 p54spi_read32(struct p54s_priv *priv, u8 addr)
  98. {
  99. __le32 val;
  100. p54spi_spi_read(priv, addr, &val, sizeof(val));
  101. return le32_to_cpu(val);
  102. }
  103. static inline void p54spi_write16(struct p54s_priv *priv, u8 addr, __le16 val)
  104. {
  105. p54spi_spi_write(priv, addr, &val, sizeof(val));
  106. }
  107. static inline void p54spi_write32(struct p54s_priv *priv, u8 addr, __le32 val)
  108. {
  109. p54spi_spi_write(priv, addr, &val, sizeof(val));
  110. }
  111. struct p54spi_spi_reg {
  112. u16 address; /* __le16 ? */
  113. u16 length;
  114. char *name;
  115. };
  116. static const struct p54spi_spi_reg p54spi_registers_array[] =
  117. {
  118. { SPI_ADRS_ARM_INTERRUPTS, 32, "ARM_INT " },
  119. { SPI_ADRS_ARM_INT_EN, 32, "ARM_INT_ENA " },
  120. { SPI_ADRS_HOST_INTERRUPTS, 32, "HOST_INT " },
  121. { SPI_ADRS_HOST_INT_EN, 32, "HOST_INT_ENA" },
  122. { SPI_ADRS_HOST_INT_ACK, 32, "HOST_INT_ACK" },
  123. { SPI_ADRS_GEN_PURP_1, 32, "GP1_COMM " },
  124. { SPI_ADRS_GEN_PURP_2, 32, "GP2_COMM " },
  125. { SPI_ADRS_DEV_CTRL_STAT, 32, "DEV_CTRL_STA" },
  126. { SPI_ADRS_DMA_DATA, 16, "DMA_DATA " },
  127. { SPI_ADRS_DMA_WRITE_CTRL, 16, "DMA_WR_CTRL " },
  128. { SPI_ADRS_DMA_WRITE_LEN, 16, "DMA_WR_LEN " },
  129. { SPI_ADRS_DMA_WRITE_BASE, 32, "DMA_WR_BASE " },
  130. { SPI_ADRS_DMA_READ_CTRL, 16, "DMA_RD_CTRL " },
  131. { SPI_ADRS_DMA_READ_LEN, 16, "DMA_RD_LEN " },
  132. { SPI_ADRS_DMA_WRITE_BASE, 32, "DMA_RD_BASE " }
  133. };
  134. static int p54spi_wait_bit(struct p54s_priv *priv, u16 reg, __le32 bits)
  135. {
  136. int i;
  137. __le32 buffer;
  138. for (i = 0; i < 2000; i++) {
  139. p54spi_spi_read(priv, reg, &buffer, sizeof(buffer));
  140. if (buffer == bits)
  141. return 1;
  142. msleep(1);
  143. }
  144. return 0;
  145. }
  146. static int p54spi_request_firmware(struct ieee80211_hw *dev)
  147. {
  148. struct p54s_priv *priv = dev->priv;
  149. int ret;
  150. /* FIXME: should driver use it's own struct device? */
  151. ret = request_firmware(&priv->firmware, "3826.arm", &priv->spi->dev);
  152. if (ret < 0) {
  153. dev_err(&priv->spi->dev, "request_firmware() failed: %d", ret);
  154. return ret;
  155. }
  156. ret = p54_parse_firmware(dev, priv->firmware);
  157. if (ret) {
  158. release_firmware(priv->firmware);
  159. return ret;
  160. }
  161. return 0;
  162. }
  163. static int p54spi_request_eeprom(struct ieee80211_hw *dev)
  164. {
  165. struct p54s_priv *priv = dev->priv;
  166. const struct firmware *eeprom;
  167. int ret;
  168. /*
  169. * allow users to customize their eeprom.
  170. */
  171. ret = request_firmware(&eeprom, "3826.eeprom", &priv->spi->dev);
  172. if (ret < 0) {
  173. dev_info(&priv->spi->dev, "loading default eeprom...\n");
  174. ret = p54_parse_eeprom(dev, (void *) p54spi_eeprom,
  175. sizeof(p54spi_eeprom));
  176. } else {
  177. dev_info(&priv->spi->dev, "loading user eeprom...\n");
  178. ret = p54_parse_eeprom(dev, (void *) eeprom->data,
  179. (int)eeprom->size);
  180. release_firmware(eeprom);
  181. }
  182. return ret;
  183. }
  184. static int p54spi_upload_firmware(struct ieee80211_hw *dev)
  185. {
  186. struct p54s_priv *priv = dev->priv;
  187. unsigned long fw_len, fw_addr;
  188. long _fw_len;
  189. /* stop the device */
  190. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  191. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  192. SPI_CTRL_STAT_START_HALTED));
  193. msleep(TARGET_BOOT_SLEEP);
  194. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  195. SPI_CTRL_STAT_HOST_OVERRIDE |
  196. SPI_CTRL_STAT_START_HALTED));
  197. msleep(TARGET_BOOT_SLEEP);
  198. fw_addr = ISL38XX_DEV_FIRMWARE_ADDR;
  199. fw_len = priv->firmware->size;
  200. while (fw_len > 0) {
  201. _fw_len = min_t(long, fw_len, SPI_MAX_PACKET_SIZE);
  202. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_CTRL,
  203. cpu_to_le16(SPI_DMA_WRITE_CTRL_ENABLE));
  204. if (p54spi_wait_bit(priv, SPI_ADRS_DMA_WRITE_CTRL,
  205. cpu_to_le32(HOST_ALLOWED)) == 0) {
  206. dev_err(&priv->spi->dev, "fw_upload not allowed "
  207. "to DMA write.");
  208. return -EAGAIN;
  209. }
  210. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_LEN,
  211. cpu_to_le16(_fw_len));
  212. p54spi_write32(priv, SPI_ADRS_DMA_WRITE_BASE,
  213. cpu_to_le32(fw_addr));
  214. p54spi_spi_write(priv, SPI_ADRS_DMA_DATA,
  215. &priv->firmware->data, _fw_len);
  216. fw_len -= _fw_len;
  217. fw_addr += _fw_len;
  218. /* FIXME: I think this doesn't work if firmware is large,
  219. * this loop goes to second round. fw->data is not
  220. * increased at all! */
  221. }
  222. BUG_ON(fw_len != 0);
  223. /* enable host interrupts */
  224. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN,
  225. cpu_to_le32(SPI_HOST_INTS_DEFAULT));
  226. /* boot the device */
  227. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  228. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  229. SPI_CTRL_STAT_RAM_BOOT));
  230. msleep(TARGET_BOOT_SLEEP);
  231. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  232. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_RAM_BOOT));
  233. msleep(TARGET_BOOT_SLEEP);
  234. return 0;
  235. }
  236. static void p54spi_power_off(struct p54s_priv *priv)
  237. {
  238. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  239. gpio_set_value(p54spi_gpio_power, 0);
  240. }
  241. static void p54spi_power_on(struct p54s_priv *priv)
  242. {
  243. gpio_set_value(p54spi_gpio_power, 1);
  244. enable_irq(gpio_to_irq(p54spi_gpio_irq));
  245. /*
  246. * need to wait a while before device can be accessed, the lenght
  247. * is just a guess
  248. */
  249. msleep(10);
  250. }
  251. static inline void p54spi_int_ack(struct p54s_priv *priv, u32 val)
  252. {
  253. p54spi_write32(priv, SPI_ADRS_HOST_INT_ACK, cpu_to_le32(val));
  254. }
  255. static void p54spi_wakeup(struct p54s_priv *priv)
  256. {
  257. unsigned long timeout;
  258. u32 ints;
  259. /* wake the chip */
  260. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  261. cpu_to_le32(SPI_TARGET_INT_WAKEUP));
  262. /* And wait for the READY interrupt */
  263. timeout = jiffies + HZ;
  264. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  265. while (!(ints & SPI_HOST_INT_READY)) {
  266. if (time_after(jiffies, timeout))
  267. goto out;
  268. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  269. }
  270. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  271. out:
  272. return;
  273. }
  274. static inline void p54spi_sleep(struct p54s_priv *priv)
  275. {
  276. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  277. cpu_to_le32(SPI_TARGET_INT_SLEEP));
  278. }
  279. static void p54spi_int_ready(struct p54s_priv *priv)
  280. {
  281. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN, cpu_to_le32(
  282. SPI_HOST_INT_UPDATE | SPI_HOST_INT_SW_UPDATE));
  283. switch (priv->fw_state) {
  284. case FW_STATE_BOOTING:
  285. priv->fw_state = FW_STATE_READY;
  286. complete(&priv->fw_comp);
  287. break;
  288. case FW_STATE_RESETTING:
  289. priv->fw_state = FW_STATE_READY;
  290. /* TODO: reinitialize state */
  291. break;
  292. default:
  293. break;
  294. }
  295. }
  296. static int p54spi_rx(struct p54s_priv *priv)
  297. {
  298. struct sk_buff *skb;
  299. u16 len;
  300. p54spi_wakeup(priv);
  301. /* dummy read to flush SPI DMA controller bug */
  302. p54spi_read16(priv, SPI_ADRS_GEN_PURP_1);
  303. len = p54spi_read16(priv, SPI_ADRS_DMA_DATA);
  304. if (len == 0) {
  305. dev_err(&priv->spi->dev, "rx request of zero bytes");
  306. return 0;
  307. }
  308. skb = dev_alloc_skb(len);
  309. if (!skb) {
  310. dev_err(&priv->spi->dev, "could not alloc skb");
  311. return 0;
  312. }
  313. p54spi_spi_read(priv, SPI_ADRS_DMA_DATA, skb_put(skb, len), len);
  314. p54spi_sleep(priv);
  315. if (p54_rx(priv->hw, skb) == 0)
  316. dev_kfree_skb(skb);
  317. return 0;
  318. }
  319. static irqreturn_t p54spi_interrupt(int irq, void *config)
  320. {
  321. struct spi_device *spi = config;
  322. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  323. queue_work(priv->hw->workqueue, &priv->work);
  324. return IRQ_HANDLED;
  325. }
  326. static int p54spi_tx_frame(struct p54s_priv *priv, struct sk_buff *skb)
  327. {
  328. struct p54_hdr *hdr = (struct p54_hdr *) skb->data;
  329. struct p54s_dma_regs dma_regs;
  330. unsigned long timeout;
  331. int ret = 0;
  332. u32 ints;
  333. p54spi_wakeup(priv);
  334. dma_regs.cmd = cpu_to_le16(SPI_DMA_WRITE_CTRL_ENABLE);
  335. dma_regs.len = cpu_to_le16(skb->len);
  336. dma_regs.addr = hdr->req_id;
  337. p54spi_spi_write(priv, SPI_ADRS_DMA_WRITE_CTRL, &dma_regs,
  338. sizeof(dma_regs));
  339. p54spi_spi_write(priv, SPI_ADRS_DMA_DATA, skb->data, skb->len);
  340. timeout = jiffies + 2 * HZ;
  341. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  342. while (!(ints & SPI_HOST_INT_WR_READY)) {
  343. if (time_after(jiffies, timeout)) {
  344. dev_err(&priv->spi->dev, "WR_READY timeout");
  345. ret = -1;
  346. goto out;
  347. }
  348. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  349. }
  350. p54spi_int_ack(priv, SPI_HOST_INT_WR_READY);
  351. p54spi_sleep(priv);
  352. out:
  353. if (FREE_AFTER_TX(skb))
  354. p54_free_skb(priv->hw, skb);
  355. return ret;
  356. }
  357. static int p54spi_wq_tx(struct p54s_priv *priv)
  358. {
  359. struct p54s_tx_info *entry;
  360. struct sk_buff *skb;
  361. struct ieee80211_tx_info *info;
  362. struct p54_tx_info *minfo;
  363. struct p54s_tx_info *dinfo;
  364. unsigned long flags;
  365. int ret = 0;
  366. spin_lock_irqsave(&priv->tx_lock, flags);
  367. while (!list_empty(&priv->tx_pending)) {
  368. entry = list_entry(priv->tx_pending.next,
  369. struct p54s_tx_info, tx_list);
  370. list_del_init(&entry->tx_list);
  371. spin_unlock_irqrestore(&priv->tx_lock, flags);
  372. dinfo = container_of((void *) entry, struct p54s_tx_info,
  373. tx_list);
  374. minfo = container_of((void *) dinfo, struct p54_tx_info,
  375. data);
  376. info = container_of((void *) minfo, struct ieee80211_tx_info,
  377. rate_driver_data);
  378. skb = container_of((void *) info, struct sk_buff, cb);
  379. ret = p54spi_tx_frame(priv, skb);
  380. if (ret < 0) {
  381. p54_free_skb(priv->hw, skb);
  382. return ret;
  383. }
  384. spin_lock_irqsave(&priv->tx_lock, flags);
  385. }
  386. spin_unlock_irqrestore(&priv->tx_lock, flags);
  387. return ret;
  388. }
  389. static void p54spi_op_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  390. {
  391. struct p54s_priv *priv = dev->priv;
  392. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  393. struct p54_tx_info *mi = (struct p54_tx_info *) info->rate_driver_data;
  394. struct p54s_tx_info *di = (struct p54s_tx_info *) mi->data;
  395. unsigned long flags;
  396. BUILD_BUG_ON(sizeof(*di) > sizeof((mi->data)));
  397. spin_lock_irqsave(&priv->tx_lock, flags);
  398. list_add_tail(&di->tx_list, &priv->tx_pending);
  399. spin_unlock_irqrestore(&priv->tx_lock, flags);
  400. queue_work(priv->hw->workqueue, &priv->work);
  401. }
  402. static void p54spi_work(struct work_struct *work)
  403. {
  404. struct p54s_priv *priv = container_of(work, struct p54s_priv, work);
  405. u32 ints;
  406. int ret;
  407. mutex_lock(&priv->mutex);
  408. if (priv->fw_state == FW_STATE_OFF &&
  409. priv->fw_state == FW_STATE_RESET)
  410. goto out;
  411. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  412. if (ints & SPI_HOST_INT_READY) {
  413. p54spi_int_ready(priv);
  414. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  415. }
  416. if (priv->fw_state != FW_STATE_READY)
  417. goto out;
  418. if (ints & SPI_HOST_INT_UPDATE) {
  419. p54spi_int_ack(priv, SPI_HOST_INT_UPDATE);
  420. ret = p54spi_rx(priv);
  421. if (ret < 0)
  422. goto out;
  423. }
  424. if (ints & SPI_HOST_INT_SW_UPDATE) {
  425. p54spi_int_ack(priv, SPI_HOST_INT_SW_UPDATE);
  426. ret = p54spi_rx(priv);
  427. if (ret < 0)
  428. goto out;
  429. }
  430. ret = p54spi_wq_tx(priv);
  431. if (ret < 0)
  432. goto out;
  433. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  434. out:
  435. mutex_unlock(&priv->mutex);
  436. }
  437. static int p54spi_op_start(struct ieee80211_hw *dev)
  438. {
  439. struct p54s_priv *priv = dev->priv;
  440. unsigned long timeout;
  441. int ret = 0;
  442. if (mutex_lock_interruptible(&priv->mutex)) {
  443. ret = -EINTR;
  444. goto out;
  445. }
  446. priv->fw_state = FW_STATE_BOOTING;
  447. p54spi_power_on(priv);
  448. ret = p54spi_upload_firmware(dev);
  449. if (ret < 0) {
  450. p54spi_power_off(priv);
  451. goto out_unlock;
  452. }
  453. mutex_unlock(&priv->mutex);
  454. timeout = msecs_to_jiffies(2000);
  455. timeout = wait_for_completion_interruptible_timeout(&priv->fw_comp,
  456. timeout);
  457. if (!timeout) {
  458. dev_err(&priv->spi->dev, "firmware boot failed");
  459. p54spi_power_off(priv);
  460. ret = -1;
  461. goto out;
  462. }
  463. if (mutex_lock_interruptible(&priv->mutex)) {
  464. ret = -EINTR;
  465. p54spi_power_off(priv);
  466. goto out;
  467. }
  468. WARN_ON(priv->fw_state != FW_STATE_READY);
  469. out_unlock:
  470. mutex_unlock(&priv->mutex);
  471. out:
  472. return ret;
  473. }
  474. static void p54spi_op_stop(struct ieee80211_hw *dev)
  475. {
  476. struct p54s_priv *priv = dev->priv;
  477. unsigned long flags;
  478. if (mutex_lock_interruptible(&priv->mutex)) {
  479. /* FIXME: how to handle this error? */
  480. return;
  481. }
  482. WARN_ON(priv->fw_state != FW_STATE_READY);
  483. cancel_work_sync(&priv->work);
  484. p54spi_power_off(priv);
  485. spin_lock_irqsave(&priv->tx_lock, flags);
  486. INIT_LIST_HEAD(&priv->tx_pending);
  487. spin_unlock_irqrestore(&priv->tx_lock, flags);
  488. priv->fw_state = FW_STATE_OFF;
  489. mutex_unlock(&priv->mutex);
  490. }
  491. static int __devinit p54spi_probe(struct spi_device *spi)
  492. {
  493. struct p54s_priv *priv = NULL;
  494. struct ieee80211_hw *hw;
  495. int ret = -EINVAL;
  496. hw = p54_init_common(sizeof(*priv));
  497. if (!hw) {
  498. dev_err(&priv->spi->dev, "could not alloc ieee80211_hw");
  499. return -ENOMEM;
  500. }
  501. priv = hw->priv;
  502. priv->hw = hw;
  503. dev_set_drvdata(&spi->dev, priv);
  504. priv->spi = spi;
  505. spi->bits_per_word = 16;
  506. spi->max_speed_hz = 24000000;
  507. ret = spi_setup(spi);
  508. if (ret < 0) {
  509. dev_err(&priv->spi->dev, "spi_setup failed");
  510. goto err_free_common;
  511. }
  512. ret = gpio_request(p54spi_gpio_power, "p54spi power");
  513. if (ret < 0) {
  514. dev_err(&priv->spi->dev, "power GPIO request failed: %d", ret);
  515. goto err_free_common;
  516. }
  517. ret = gpio_request(p54spi_gpio_irq, "p54spi irq");
  518. if (ret < 0) {
  519. dev_err(&priv->spi->dev, "irq GPIO request failed: %d", ret);
  520. goto err_free_common;
  521. }
  522. gpio_direction_output(p54spi_gpio_power, 0);
  523. gpio_direction_input(p54spi_gpio_irq);
  524. ret = request_irq(gpio_to_irq(p54spi_gpio_irq),
  525. p54spi_interrupt, IRQF_DISABLED, "p54spi",
  526. priv->spi);
  527. if (ret < 0) {
  528. dev_err(&priv->spi->dev, "request_irq() failed");
  529. goto err_free_common;
  530. }
  531. set_irq_type(gpio_to_irq(p54spi_gpio_irq),
  532. IRQ_TYPE_EDGE_RISING);
  533. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  534. INIT_WORK(&priv->work, p54spi_work);
  535. init_completion(&priv->fw_comp);
  536. INIT_LIST_HEAD(&priv->tx_pending);
  537. mutex_init(&priv->mutex);
  538. SET_IEEE80211_DEV(hw, &spi->dev);
  539. priv->common.open = p54spi_op_start;
  540. priv->common.stop = p54spi_op_stop;
  541. priv->common.tx = p54spi_op_tx;
  542. ret = p54spi_request_firmware(hw);
  543. if (ret < 0)
  544. goto err_free_common;
  545. ret = p54spi_request_eeprom(hw);
  546. if (ret)
  547. goto err_free_common;
  548. ret = p54_register_common(hw, &priv->spi->dev);
  549. if (ret)
  550. goto err_free_common;
  551. return 0;
  552. err_free_common:
  553. p54_free_common(priv->hw);
  554. return ret;
  555. }
  556. static int __devexit p54spi_remove(struct spi_device *spi)
  557. {
  558. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  559. ieee80211_unregister_hw(priv->hw);
  560. free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
  561. gpio_free(p54spi_gpio_power);
  562. gpio_free(p54spi_gpio_irq);
  563. release_firmware(priv->firmware);
  564. mutex_destroy(&priv->mutex);
  565. p54_free_common(priv->hw);
  566. ieee80211_free_hw(priv->hw);
  567. return 0;
  568. }
  569. static struct spi_driver p54spi_driver = {
  570. .driver = {
  571. /* use cx3110x name because board-n800.c uses that for the
  572. * SPI port */
  573. .name = "cx3110x",
  574. .bus = &spi_bus_type,
  575. .owner = THIS_MODULE,
  576. },
  577. .probe = p54spi_probe,
  578. .remove = __devexit_p(p54spi_remove),
  579. };
  580. static int __init p54spi_init(void)
  581. {
  582. int ret;
  583. ret = spi_register_driver(&p54spi_driver);
  584. if (ret < 0) {
  585. printk(KERN_ERR "failed to register SPI driver: %d", ret);
  586. goto out;
  587. }
  588. out:
  589. return ret;
  590. }
  591. static void __exit p54spi_exit(void)
  592. {
  593. spi_unregister_driver(&p54spi_driver);
  594. }
  595. module_init(p54spi_init);
  596. module_exit(p54spi_exit);
  597. MODULE_LICENSE("GPL");
  598. MODULE_AUTHOR("Christian Lamparter <chunkeey@web.de>");