p54pci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /*
  2. * Linux device driver for PCI based Prism54
  3. *
  4. * Copyright (c) 2006, Michael Wu <flamingice@sourmilk.net>
  5. * Copyright (c) 2008, Christian Lamparter <chunkeey@web.de>
  6. *
  7. * Based on the islsm (softmac prism54) driver, which is:
  8. * Copyright 2004-2006 Jean-Baptiste Note <jean-baptiste.note@m4x.org>, et al.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/pci.h>
  16. #include <linux/firmware.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/delay.h>
  19. #include <linux/completion.h>
  20. #include <net/mac80211.h>
  21. #include "p54.h"
  22. #include "p54pci.h"
  23. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  24. MODULE_DESCRIPTION("Prism54 PCI wireless driver");
  25. MODULE_LICENSE("GPL");
  26. MODULE_ALIAS("prism54pci");
  27. MODULE_FIRMWARE("isl3886pci");
  28. static struct pci_device_id p54p_table[] __devinitdata = {
  29. /* Intersil PRISM Duette/Prism GT Wireless LAN adapter */
  30. { PCI_DEVICE(0x1260, 0x3890) },
  31. /* 3COM 3CRWE154G72 Wireless LAN adapter */
  32. { PCI_DEVICE(0x10b7, 0x6001) },
  33. /* Intersil PRISM Indigo Wireless LAN adapter */
  34. { PCI_DEVICE(0x1260, 0x3877) },
  35. /* Intersil PRISM Javelin/Xbow Wireless LAN adapter */
  36. { PCI_DEVICE(0x1260, 0x3886) },
  37. { },
  38. };
  39. MODULE_DEVICE_TABLE(pci, p54p_table);
  40. static int p54p_upload_firmware(struct ieee80211_hw *dev)
  41. {
  42. struct p54p_priv *priv = dev->priv;
  43. __le32 reg;
  44. int err;
  45. __le32 *data;
  46. u32 remains, left, device_addr;
  47. P54P_WRITE(int_enable, cpu_to_le32(0));
  48. P54P_READ(int_enable);
  49. udelay(10);
  50. reg = P54P_READ(ctrl_stat);
  51. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  52. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RAMBOOT);
  53. P54P_WRITE(ctrl_stat, reg);
  54. P54P_READ(ctrl_stat);
  55. udelay(10);
  56. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  57. P54P_WRITE(ctrl_stat, reg);
  58. wmb();
  59. udelay(10);
  60. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  61. P54P_WRITE(ctrl_stat, reg);
  62. wmb();
  63. /* wait for the firmware to reset properly */
  64. mdelay(10);
  65. err = p54_parse_firmware(dev, priv->firmware);
  66. if (err)
  67. return err;
  68. if (priv->common.fw_interface != FW_LM86) {
  69. dev_err(&priv->pdev->dev, "wrong firmware, "
  70. "please get a LM86(PCI) firmware a try again.\n");
  71. return -EINVAL;
  72. }
  73. data = (__le32 *) priv->firmware->data;
  74. remains = priv->firmware->size;
  75. device_addr = ISL38XX_DEV_FIRMWARE_ADDR;
  76. while (remains) {
  77. u32 i = 0;
  78. left = min((u32)0x1000, remains);
  79. P54P_WRITE(direct_mem_base, cpu_to_le32(device_addr));
  80. P54P_READ(int_enable);
  81. device_addr += 0x1000;
  82. while (i < left) {
  83. P54P_WRITE(direct_mem_win[i], *data++);
  84. i += sizeof(u32);
  85. }
  86. remains -= left;
  87. P54P_READ(int_enable);
  88. }
  89. reg = P54P_READ(ctrl_stat);
  90. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_CLKRUN);
  91. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  92. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RAMBOOT);
  93. P54P_WRITE(ctrl_stat, reg);
  94. P54P_READ(ctrl_stat);
  95. udelay(10);
  96. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  97. P54P_WRITE(ctrl_stat, reg);
  98. wmb();
  99. udelay(10);
  100. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  101. P54P_WRITE(ctrl_stat, reg);
  102. wmb();
  103. udelay(10);
  104. /* wait for the firmware to boot properly */
  105. mdelay(100);
  106. return 0;
  107. }
  108. static void p54p_refill_rx_ring(struct ieee80211_hw *dev,
  109. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  110. struct sk_buff **rx_buf)
  111. {
  112. struct p54p_priv *priv = dev->priv;
  113. struct p54p_ring_control *ring_control = priv->ring_control;
  114. u32 limit, idx, i;
  115. idx = le32_to_cpu(ring_control->host_idx[ring_index]);
  116. limit = idx;
  117. limit -= le32_to_cpu(ring_control->device_idx[ring_index]);
  118. limit = ring_limit - limit;
  119. i = idx % ring_limit;
  120. while (limit-- > 1) {
  121. struct p54p_desc *desc = &ring[i];
  122. if (!desc->host_addr) {
  123. struct sk_buff *skb;
  124. dma_addr_t mapping;
  125. skb = dev_alloc_skb(priv->common.rx_mtu + 32);
  126. if (!skb)
  127. break;
  128. mapping = pci_map_single(priv->pdev,
  129. skb_tail_pointer(skb),
  130. priv->common.rx_mtu + 32,
  131. PCI_DMA_FROMDEVICE);
  132. desc->host_addr = cpu_to_le32(mapping);
  133. desc->device_addr = 0; // FIXME: necessary?
  134. desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
  135. desc->flags = 0;
  136. rx_buf[i] = skb;
  137. }
  138. i++;
  139. idx++;
  140. i %= ring_limit;
  141. }
  142. wmb();
  143. ring_control->host_idx[ring_index] = cpu_to_le32(idx);
  144. }
  145. static void p54p_check_rx_ring(struct ieee80211_hw *dev, u32 *index,
  146. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  147. struct sk_buff **rx_buf)
  148. {
  149. struct p54p_priv *priv = dev->priv;
  150. struct p54p_ring_control *ring_control = priv->ring_control;
  151. struct p54p_desc *desc;
  152. u32 idx, i;
  153. i = (*index) % ring_limit;
  154. (*index) = idx = le32_to_cpu(ring_control->device_idx[ring_index]);
  155. idx %= ring_limit;
  156. while (i != idx) {
  157. u16 len;
  158. struct sk_buff *skb;
  159. desc = &ring[i];
  160. len = le16_to_cpu(desc->len);
  161. skb = rx_buf[i];
  162. if (!skb) {
  163. i++;
  164. i %= ring_limit;
  165. continue;
  166. }
  167. skb_put(skb, len);
  168. if (p54_rx(dev, skb)) {
  169. pci_unmap_single(priv->pdev,
  170. le32_to_cpu(desc->host_addr),
  171. priv->common.rx_mtu + 32,
  172. PCI_DMA_FROMDEVICE);
  173. rx_buf[i] = NULL;
  174. desc->host_addr = 0;
  175. } else {
  176. skb_trim(skb, 0);
  177. desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
  178. }
  179. i++;
  180. i %= ring_limit;
  181. }
  182. p54p_refill_rx_ring(dev, ring_index, ring, ring_limit, rx_buf);
  183. }
  184. /* caller must hold priv->lock */
  185. static void p54p_check_tx_ring(struct ieee80211_hw *dev, u32 *index,
  186. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  187. void **tx_buf)
  188. {
  189. struct p54p_priv *priv = dev->priv;
  190. struct p54p_ring_control *ring_control = priv->ring_control;
  191. struct p54p_desc *desc;
  192. u32 idx, i;
  193. i = (*index) % ring_limit;
  194. (*index) = idx = le32_to_cpu(ring_control->device_idx[1]);
  195. idx %= ring_limit;
  196. while (i != idx) {
  197. desc = &ring[i];
  198. if (tx_buf[i])
  199. if (FREE_AFTER_TX((struct sk_buff *) tx_buf[i]))
  200. p54_free_skb(dev, tx_buf[i]);
  201. tx_buf[i] = NULL;
  202. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  203. le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
  204. desc->host_addr = 0;
  205. desc->device_addr = 0;
  206. desc->len = 0;
  207. desc->flags = 0;
  208. i++;
  209. i %= ring_limit;
  210. }
  211. }
  212. static void p54p_rx_tasklet(unsigned long dev_id)
  213. {
  214. struct ieee80211_hw *dev = (struct ieee80211_hw *)dev_id;
  215. struct p54p_priv *priv = dev->priv;
  216. struct p54p_ring_control *ring_control = priv->ring_control;
  217. p54p_check_rx_ring(dev, &priv->rx_idx_mgmt, 2, ring_control->rx_mgmt,
  218. ARRAY_SIZE(ring_control->rx_mgmt), priv->rx_buf_mgmt);
  219. p54p_check_rx_ring(dev, &priv->rx_idx_data, 0, ring_control->rx_data,
  220. ARRAY_SIZE(ring_control->rx_data), priv->rx_buf_data);
  221. wmb();
  222. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  223. }
  224. static irqreturn_t p54p_interrupt(int irq, void *dev_id)
  225. {
  226. struct ieee80211_hw *dev = dev_id;
  227. struct p54p_priv *priv = dev->priv;
  228. struct p54p_ring_control *ring_control = priv->ring_control;
  229. __le32 reg;
  230. spin_lock(&priv->lock);
  231. reg = P54P_READ(int_ident);
  232. if (unlikely(reg == cpu_to_le32(0xFFFFFFFF))) {
  233. spin_unlock(&priv->lock);
  234. return IRQ_HANDLED;
  235. }
  236. P54P_WRITE(int_ack, reg);
  237. reg &= P54P_READ(int_enable);
  238. if (reg & cpu_to_le32(ISL38XX_INT_IDENT_UPDATE)) {
  239. p54p_check_tx_ring(dev, &priv->tx_idx_mgmt,
  240. 3, ring_control->tx_mgmt,
  241. ARRAY_SIZE(ring_control->tx_mgmt),
  242. priv->tx_buf_mgmt);
  243. p54p_check_tx_ring(dev, &priv->tx_idx_data,
  244. 1, ring_control->tx_data,
  245. ARRAY_SIZE(ring_control->tx_data),
  246. priv->tx_buf_data);
  247. tasklet_schedule(&priv->rx_tasklet);
  248. } else if (reg & cpu_to_le32(ISL38XX_INT_IDENT_INIT))
  249. complete(&priv->boot_comp);
  250. spin_unlock(&priv->lock);
  251. return reg ? IRQ_HANDLED : IRQ_NONE;
  252. }
  253. static void p54p_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  254. {
  255. struct p54p_priv *priv = dev->priv;
  256. struct p54p_ring_control *ring_control = priv->ring_control;
  257. unsigned long flags;
  258. struct p54p_desc *desc;
  259. dma_addr_t mapping;
  260. u32 device_idx, idx, i;
  261. spin_lock_irqsave(&priv->lock, flags);
  262. device_idx = le32_to_cpu(ring_control->device_idx[1]);
  263. idx = le32_to_cpu(ring_control->host_idx[1]);
  264. i = idx % ARRAY_SIZE(ring_control->tx_data);
  265. priv->tx_buf_data[i] = skb;
  266. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  267. PCI_DMA_TODEVICE);
  268. desc = &ring_control->tx_data[i];
  269. desc->host_addr = cpu_to_le32(mapping);
  270. desc->device_addr = ((struct p54_hdr *)skb->data)->req_id;
  271. desc->len = cpu_to_le16(skb->len);
  272. desc->flags = 0;
  273. wmb();
  274. ring_control->host_idx[1] = cpu_to_le32(idx + 1);
  275. spin_unlock_irqrestore(&priv->lock, flags);
  276. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  277. P54P_READ(dev_int);
  278. }
  279. static void p54p_stop(struct ieee80211_hw *dev)
  280. {
  281. struct p54p_priv *priv = dev->priv;
  282. struct p54p_ring_control *ring_control = priv->ring_control;
  283. unsigned int i;
  284. struct p54p_desc *desc;
  285. tasklet_kill(&priv->rx_tasklet);
  286. P54P_WRITE(int_enable, cpu_to_le32(0));
  287. P54P_READ(int_enable);
  288. udelay(10);
  289. free_irq(priv->pdev->irq, dev);
  290. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  291. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_data); i++) {
  292. desc = &ring_control->rx_data[i];
  293. if (desc->host_addr)
  294. pci_unmap_single(priv->pdev,
  295. le32_to_cpu(desc->host_addr),
  296. priv->common.rx_mtu + 32,
  297. PCI_DMA_FROMDEVICE);
  298. kfree_skb(priv->rx_buf_data[i]);
  299. priv->rx_buf_data[i] = NULL;
  300. }
  301. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_mgmt); i++) {
  302. desc = &ring_control->rx_mgmt[i];
  303. if (desc->host_addr)
  304. pci_unmap_single(priv->pdev,
  305. le32_to_cpu(desc->host_addr),
  306. priv->common.rx_mtu + 32,
  307. PCI_DMA_FROMDEVICE);
  308. kfree_skb(priv->rx_buf_mgmt[i]);
  309. priv->rx_buf_mgmt[i] = NULL;
  310. }
  311. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_data); i++) {
  312. desc = &ring_control->tx_data[i];
  313. if (desc->host_addr)
  314. pci_unmap_single(priv->pdev,
  315. le32_to_cpu(desc->host_addr),
  316. le16_to_cpu(desc->len),
  317. PCI_DMA_TODEVICE);
  318. p54_free_skb(dev, priv->tx_buf_data[i]);
  319. priv->tx_buf_data[i] = NULL;
  320. }
  321. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_mgmt); i++) {
  322. desc = &ring_control->tx_mgmt[i];
  323. if (desc->host_addr)
  324. pci_unmap_single(priv->pdev,
  325. le32_to_cpu(desc->host_addr),
  326. le16_to_cpu(desc->len),
  327. PCI_DMA_TODEVICE);
  328. p54_free_skb(dev, priv->tx_buf_mgmt[i]);
  329. priv->tx_buf_mgmt[i] = NULL;
  330. }
  331. memset(ring_control, 0, sizeof(*ring_control));
  332. }
  333. static int p54p_open(struct ieee80211_hw *dev)
  334. {
  335. struct p54p_priv *priv = dev->priv;
  336. int err;
  337. init_completion(&priv->boot_comp);
  338. err = request_irq(priv->pdev->irq, &p54p_interrupt,
  339. IRQF_SHARED, "p54pci", dev);
  340. if (err) {
  341. dev_err(&priv->pdev->dev, "failed to register IRQ handler\n");
  342. return err;
  343. }
  344. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  345. err = p54p_upload_firmware(dev);
  346. if (err) {
  347. free_irq(priv->pdev->irq, dev);
  348. return err;
  349. }
  350. priv->rx_idx_data = priv->tx_idx_data = 0;
  351. priv->rx_idx_mgmt = priv->tx_idx_mgmt = 0;
  352. p54p_refill_rx_ring(dev, 0, priv->ring_control->rx_data,
  353. ARRAY_SIZE(priv->ring_control->rx_data), priv->rx_buf_data);
  354. p54p_refill_rx_ring(dev, 2, priv->ring_control->rx_mgmt,
  355. ARRAY_SIZE(priv->ring_control->rx_mgmt), priv->rx_buf_mgmt);
  356. P54P_WRITE(ring_control_base, cpu_to_le32(priv->ring_control_dma));
  357. P54P_READ(ring_control_base);
  358. wmb();
  359. udelay(10);
  360. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  361. P54P_READ(int_enable);
  362. wmb();
  363. udelay(10);
  364. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  365. P54P_READ(dev_int);
  366. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  367. printk(KERN_ERR "%s: Cannot boot firmware!\n",
  368. wiphy_name(dev->wiphy));
  369. p54p_stop(dev);
  370. return -ETIMEDOUT;
  371. }
  372. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  373. P54P_READ(int_enable);
  374. wmb();
  375. udelay(10);
  376. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  377. P54P_READ(dev_int);
  378. wmb();
  379. udelay(10);
  380. return 0;
  381. }
  382. static int __devinit p54p_probe(struct pci_dev *pdev,
  383. const struct pci_device_id *id)
  384. {
  385. struct p54p_priv *priv;
  386. struct ieee80211_hw *dev;
  387. unsigned long mem_addr, mem_len;
  388. int err;
  389. err = pci_enable_device(pdev);
  390. if (err) {
  391. dev_err(&pdev->dev, "Cannot enable new PCI device\n");
  392. return err;
  393. }
  394. mem_addr = pci_resource_start(pdev, 0);
  395. mem_len = pci_resource_len(pdev, 0);
  396. if (mem_len < sizeof(struct p54p_csr)) {
  397. dev_err(&pdev->dev, "Too short PCI resources\n");
  398. goto err_disable_dev;
  399. }
  400. err = pci_request_regions(pdev, "p54pci");
  401. if (err) {
  402. dev_err(&pdev->dev, "Cannot obtain PCI resources\n");
  403. goto err_disable_dev;
  404. }
  405. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) ||
  406. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  407. dev_err(&pdev->dev, "No suitable DMA available\n");
  408. goto err_free_reg;
  409. }
  410. pci_set_master(pdev);
  411. pci_try_set_mwi(pdev);
  412. pci_write_config_byte(pdev, 0x40, 0);
  413. pci_write_config_byte(pdev, 0x41, 0);
  414. dev = p54_init_common(sizeof(*priv));
  415. if (!dev) {
  416. dev_err(&pdev->dev, "ieee80211 alloc failed\n");
  417. err = -ENOMEM;
  418. goto err_free_reg;
  419. }
  420. priv = dev->priv;
  421. priv->pdev = pdev;
  422. SET_IEEE80211_DEV(dev, &pdev->dev);
  423. pci_set_drvdata(pdev, dev);
  424. priv->map = ioremap(mem_addr, mem_len);
  425. if (!priv->map) {
  426. dev_err(&pdev->dev, "Cannot map device memory\n");
  427. err = -ENOMEM;
  428. goto err_free_dev;
  429. }
  430. priv->ring_control = pci_alloc_consistent(pdev, sizeof(*priv->ring_control),
  431. &priv->ring_control_dma);
  432. if (!priv->ring_control) {
  433. dev_err(&pdev->dev, "Cannot allocate rings\n");
  434. err = -ENOMEM;
  435. goto err_iounmap;
  436. }
  437. priv->common.open = p54p_open;
  438. priv->common.stop = p54p_stop;
  439. priv->common.tx = p54p_tx;
  440. spin_lock_init(&priv->lock);
  441. tasklet_init(&priv->rx_tasklet, p54p_rx_tasklet, (unsigned long)dev);
  442. err = request_firmware(&priv->firmware, "isl3886pci",
  443. &priv->pdev->dev);
  444. if (err) {
  445. dev_err(&pdev->dev, "Cannot find firmware (isl3886pci)\n");
  446. err = request_firmware(&priv->firmware, "isl3886",
  447. &priv->pdev->dev);
  448. if (err)
  449. goto err_free_common;
  450. }
  451. err = p54p_open(dev);
  452. if (err)
  453. goto err_free_common;
  454. err = p54_read_eeprom(dev);
  455. p54p_stop(dev);
  456. if (err)
  457. goto err_free_common;
  458. err = p54_register_common(dev, &pdev->dev);
  459. if (err)
  460. goto err_free_common;
  461. return 0;
  462. err_free_common:
  463. release_firmware(priv->firmware);
  464. p54_free_common(dev);
  465. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  466. priv->ring_control, priv->ring_control_dma);
  467. err_iounmap:
  468. iounmap(priv->map);
  469. err_free_dev:
  470. pci_set_drvdata(pdev, NULL);
  471. ieee80211_free_hw(dev);
  472. err_free_reg:
  473. pci_release_regions(pdev);
  474. err_disable_dev:
  475. pci_disable_device(pdev);
  476. return err;
  477. }
  478. static void __devexit p54p_remove(struct pci_dev *pdev)
  479. {
  480. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  481. struct p54p_priv *priv;
  482. if (!dev)
  483. return;
  484. ieee80211_unregister_hw(dev);
  485. priv = dev->priv;
  486. release_firmware(priv->firmware);
  487. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  488. priv->ring_control, priv->ring_control_dma);
  489. p54_free_common(dev);
  490. iounmap(priv->map);
  491. pci_release_regions(pdev);
  492. pci_disable_device(pdev);
  493. ieee80211_free_hw(dev);
  494. }
  495. #ifdef CONFIG_PM
  496. static int p54p_suspend(struct pci_dev *pdev, pm_message_t state)
  497. {
  498. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  499. struct p54p_priv *priv = dev->priv;
  500. if (priv->common.mode != NL80211_IFTYPE_UNSPECIFIED) {
  501. ieee80211_stop_queues(dev);
  502. p54p_stop(dev);
  503. }
  504. pci_save_state(pdev);
  505. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  506. return 0;
  507. }
  508. static int p54p_resume(struct pci_dev *pdev)
  509. {
  510. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  511. struct p54p_priv *priv = dev->priv;
  512. pci_set_power_state(pdev, PCI_D0);
  513. pci_restore_state(pdev);
  514. if (priv->common.mode != NL80211_IFTYPE_UNSPECIFIED) {
  515. p54p_open(dev);
  516. ieee80211_wake_queues(dev);
  517. }
  518. return 0;
  519. }
  520. #endif /* CONFIG_PM */
  521. static struct pci_driver p54p_driver = {
  522. .name = "p54pci",
  523. .id_table = p54p_table,
  524. .probe = p54p_probe,
  525. .remove = __devexit_p(p54p_remove),
  526. #ifdef CONFIG_PM
  527. .suspend = p54p_suspend,
  528. .resume = p54p_resume,
  529. #endif /* CONFIG_PM */
  530. };
  531. static int __init p54p_init(void)
  532. {
  533. return pci_register_driver(&p54p_driver);
  534. }
  535. static void __exit p54p_exit(void)
  536. {
  537. pci_unregister_driver(&p54p_driver);
  538. }
  539. module_init(p54p_init);
  540. module_exit(p54p_exit);