iwl-prph.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *****************************************************************************/
  62. #ifndef __iwl_prph_h__
  63. #define __iwl_prph_h__
  64. /*
  65. * Registers in this file are internal, not PCI bus memory mapped.
  66. * Driver accesses these via HBUS_TARG_PRPH_* registers.
  67. */
  68. #define PRPH_BASE (0x00000)
  69. #define PRPH_END (0xFFFFF)
  70. /* APMG (power management) constants */
  71. #define APMG_BASE (PRPH_BASE + 0x3000)
  72. #define APMG_CLK_CTRL_REG (APMG_BASE + 0x0000)
  73. #define APMG_CLK_EN_REG (APMG_BASE + 0x0004)
  74. #define APMG_CLK_DIS_REG (APMG_BASE + 0x0008)
  75. #define APMG_PS_CTRL_REG (APMG_BASE + 0x000c)
  76. #define APMG_PCIDEV_STT_REG (APMG_BASE + 0x0010)
  77. #define APMG_RFKILL_REG (APMG_BASE + 0x0014)
  78. #define APMG_RTC_INT_STT_REG (APMG_BASE + 0x001c)
  79. #define APMG_RTC_INT_MSK_REG (APMG_BASE + 0x0020)
  80. #define APMG_CLK_VAL_DMA_CLK_RQT (0x00000200)
  81. #define APMG_CLK_VAL_BSM_CLK_RQT (0x00000800)
  82. #define APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS (0x00400000)
  83. #define APMG_PS_CTRL_VAL_RESET_REQ (0x04000000)
  84. #define APMG_PS_CTRL_MSK_PWR_SRC (0x03000000)
  85. #define APMG_PS_CTRL_VAL_PWR_SRC_VMAIN (0x00000000)
  86. #define APMG_PS_CTRL_VAL_PWR_SRC_MAX (0x01000000) /* 3945 only */
  87. #define APMG_PS_CTRL_VAL_PWR_SRC_VAUX (0x02000000)
  88. #define APMG_PCIDEV_STT_VAL_L1_ACT_DIS (0x00000800)
  89. /**
  90. * BSM (Bootstrap State Machine)
  91. *
  92. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  93. * in special SRAM that does not power down when the embedded control
  94. * processor is sleeping (e.g. for periodic power-saving shutdowns of radio).
  95. *
  96. * When powering back up after sleeps (or during initial uCode load), the BSM
  97. * internally loads the short bootstrap program from the special SRAM into the
  98. * embedded processor's instruction SRAM, and starts the processor so it runs
  99. * the bootstrap program.
  100. *
  101. * This bootstrap program loads (via PCI busmaster DMA) instructions and data
  102. * images for a uCode program from host DRAM locations. The host driver
  103. * indicates DRAM locations and sizes for instruction and data images via the
  104. * four BSM_DRAM_* registers. Once the bootstrap program loads the new program,
  105. * the new program starts automatically.
  106. *
  107. * The uCode used for open-source drivers includes two programs:
  108. *
  109. * 1) Initialization -- performs hardware calibration and sets up some
  110. * internal data, then notifies host via "initialize alive" notification
  111. * (struct iwl_init_alive_resp) that it has completed all of its work.
  112. * After signal from host, it then loads and starts the runtime program.
  113. * The initialization program must be used when initially setting up the
  114. * NIC after loading the driver.
  115. *
  116. * 2) Runtime/Protocol -- performs all normal runtime operations. This
  117. * notifies host via "alive" notification (struct iwl_alive_resp) that it
  118. * is ready to be used.
  119. *
  120. * When initializing the NIC, the host driver does the following procedure:
  121. *
  122. * 1) Load bootstrap program (instructions only, no data image for bootstrap)
  123. * into bootstrap memory. Use dword writes starting at BSM_SRAM_LOWER_BOUND
  124. *
  125. * 2) Point (via BSM_DRAM_*) to the "initialize" uCode data and instruction
  126. * images in host DRAM.
  127. *
  128. * 3) Set up BSM to copy from BSM SRAM into uCode instruction SRAM when asked:
  129. * BSM_WR_MEM_SRC_REG = 0
  130. * BSM_WR_MEM_DST_REG = RTC_INST_LOWER_BOUND
  131. * BSM_WR_MEM_DWCOUNT_REG = # dwords in bootstrap instruction image
  132. *
  133. * 4) Load bootstrap into instruction SRAM:
  134. * BSM_WR_CTRL_REG = BSM_WR_CTRL_REG_BIT_START
  135. *
  136. * 5) Wait for load completion:
  137. * Poll BSM_WR_CTRL_REG for BSM_WR_CTRL_REG_BIT_START = 0
  138. *
  139. * 6) Enable future boot loads whenever NIC's power management triggers it:
  140. * BSM_WR_CTRL_REG = BSM_WR_CTRL_REG_BIT_START_EN
  141. *
  142. * 7) Start the NIC by removing all reset bits:
  143. * CSR_RESET = 0
  144. *
  145. * The bootstrap uCode (already in instruction SRAM) loads initialization
  146. * uCode. Initialization uCode performs data initialization, sends
  147. * "initialize alive" notification to host, and waits for a signal from
  148. * host to load runtime code.
  149. *
  150. * 4) Point (via BSM_DRAM_*) to the "runtime" uCode data and instruction
  151. * images in host DRAM. The last register loaded must be the instruction
  152. * byte count register ("1" in MSbit tells initialization uCode to load
  153. * the runtime uCode):
  154. * BSM_DRAM_INST_BYTECOUNT_REG = byte count | BSM_DRAM_INST_LOAD
  155. *
  156. * 5) Wait for "alive" notification, then issue normal runtime commands.
  157. *
  158. * Data caching during power-downs:
  159. *
  160. * Just before the embedded controller powers down (e.g for automatic
  161. * power-saving modes, or for RFKILL), uCode stores (via PCI busmaster DMA)
  162. * a current snapshot of the embedded processor's data SRAM into host DRAM.
  163. * This caches the data while the embedded processor's memory is powered down.
  164. * Location and size are controlled by BSM_DRAM_DATA_* registers.
  165. *
  166. * NOTE: Instruction SRAM does not need to be saved, since that doesn't
  167. * change during operation; the original image (from uCode distribution
  168. * file) can be used for reload.
  169. *
  170. * When powering back up, the BSM loads the bootstrap program. Bootstrap looks
  171. * at the BSM_DRAM_* registers, which now point to the runtime instruction
  172. * image and the cached (modified) runtime data (*not* the initialization
  173. * uCode). Bootstrap reloads these runtime images into SRAM, and restarts the
  174. * uCode from where it left off before the power-down.
  175. *
  176. * NOTE: Initialization uCode does *not* run as part of the save/restore
  177. * procedure.
  178. *
  179. * This save/restore method is mostly for autonomous power management during
  180. * normal operation (result of POWER_TABLE_CMD). Platform suspend/resume and
  181. * RFKILL should use complete restarts (with total re-initialization) of uCode,
  182. * allowing total shutdown (including BSM memory).
  183. *
  184. * Note that, during normal operation, the host DRAM that held the initial
  185. * startup data for the runtime code is now being used as a backup data cache
  186. * for modified data! If you need to completely re-initialize the NIC, make
  187. * sure that you use the runtime data image from the uCode distribution file,
  188. * not the modified/saved runtime data. You may want to store a separate
  189. * "clean" runtime data image in DRAM to avoid disk reads of distribution file.
  190. */
  191. /* BSM bit fields */
  192. #define BSM_WR_CTRL_REG_BIT_START (0x80000000) /* start boot load now */
  193. #define BSM_WR_CTRL_REG_BIT_START_EN (0x40000000) /* enable boot after pwrup*/
  194. #define BSM_DRAM_INST_LOAD (0x80000000) /* start program load now */
  195. /* BSM addresses */
  196. #define BSM_BASE (PRPH_BASE + 0x3400)
  197. #define BSM_END (PRPH_BASE + 0x3800)
  198. #define BSM_WR_CTRL_REG (BSM_BASE + 0x000) /* ctl and status */
  199. #define BSM_WR_MEM_SRC_REG (BSM_BASE + 0x004) /* source in BSM mem */
  200. #define BSM_WR_MEM_DST_REG (BSM_BASE + 0x008) /* dest in SRAM mem */
  201. #define BSM_WR_DWCOUNT_REG (BSM_BASE + 0x00C) /* bytes */
  202. #define BSM_WR_STATUS_REG (BSM_BASE + 0x010) /* bit 0: 1 == done */
  203. /*
  204. * Pointers and size regs for bootstrap load and data SRAM save/restore.
  205. * NOTE: 3945 pointers use bits 31:0 of DRAM address.
  206. * 4965 pointers use bits 35:4 of DRAM address.
  207. */
  208. #define BSM_DRAM_INST_PTR_REG (BSM_BASE + 0x090)
  209. #define BSM_DRAM_INST_BYTECOUNT_REG (BSM_BASE + 0x094)
  210. #define BSM_DRAM_DATA_PTR_REG (BSM_BASE + 0x098)
  211. #define BSM_DRAM_DATA_BYTECOUNT_REG (BSM_BASE + 0x09C)
  212. /*
  213. * BSM special memory, stays powered on during power-save sleeps.
  214. * Read/write, address range from LOWER_BOUND to (LOWER_BOUND + SIZE -1)
  215. */
  216. #define BSM_SRAM_LOWER_BOUND (PRPH_BASE + 0x3800)
  217. #define BSM_SRAM_SIZE (1024) /* bytes */
  218. /* 3945 Tx scheduler registers */
  219. #define ALM_SCD_BASE (PRPH_BASE + 0x2E00)
  220. #define ALM_SCD_MODE_REG (ALM_SCD_BASE + 0x000)
  221. #define ALM_SCD_ARASTAT_REG (ALM_SCD_BASE + 0x004)
  222. #define ALM_SCD_TXFACT_REG (ALM_SCD_BASE + 0x010)
  223. #define ALM_SCD_TXF4MF_REG (ALM_SCD_BASE + 0x014)
  224. #define ALM_SCD_TXF5MF_REG (ALM_SCD_BASE + 0x020)
  225. #define ALM_SCD_SBYP_MODE_1_REG (ALM_SCD_BASE + 0x02C)
  226. #define ALM_SCD_SBYP_MODE_2_REG (ALM_SCD_BASE + 0x030)
  227. /**
  228. * Tx Scheduler
  229. *
  230. * The Tx Scheduler selects the next frame to be transmitted, choosing TFDs
  231. * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
  232. * host DRAM. It steers each frame's Tx command (which contains the frame
  233. * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
  234. * device. A queue maps to only one (selectable by driver) Tx DMA channel,
  235. * but one DMA channel may take input from several queues.
  236. *
  237. * Tx DMA channels have dedicated purposes. For 4965, they are used as follows:
  238. *
  239. * 0 -- EDCA BK (background) frames, lowest priority
  240. * 1 -- EDCA BE (best effort) frames, normal priority
  241. * 2 -- EDCA VI (video) frames, higher priority
  242. * 3 -- EDCA VO (voice) and management frames, highest priority
  243. * 4 -- Commands (e.g. RXON, etc.)
  244. * 5 -- HCCA short frames
  245. * 6 -- HCCA long frames
  246. * 7 -- not used by driver (device-internal only)
  247. *
  248. * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
  249. * In addition, driver can map queues 7-15 to Tx DMA/FIFO channels 0-3 to
  250. * support 11n aggregation via EDCA DMA channels.
  251. *
  252. * The driver sets up each queue to work in one of two modes:
  253. *
  254. * 1) Scheduler-Ack, in which the scheduler automatically supports a
  255. * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
  256. * contains TFDs for a unique combination of Recipient Address (RA)
  257. * and Traffic Identifier (TID), that is, traffic of a given
  258. * Quality-Of-Service (QOS) priority, destined for a single station.
  259. *
  260. * In scheduler-ack mode, the scheduler keeps track of the Tx status of
  261. * each frame within the BA window, including whether it's been transmitted,
  262. * and whether it's been acknowledged by the receiving station. The device
  263. * automatically processes block-acks received from the receiving STA,
  264. * and reschedules un-acked frames to be retransmitted (successful
  265. * Tx completion may end up being out-of-order).
  266. *
  267. * The driver must maintain the queue's Byte Count table in host DRAM
  268. * (struct iwl4965_sched_queue_byte_cnt_tbl) for this mode.
  269. * This mode does not support fragmentation.
  270. *
  271. * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
  272. * The device may automatically retry Tx, but will retry only one frame
  273. * at a time, until receiving ACK from receiving station, or reaching
  274. * retry limit and giving up.
  275. *
  276. * The command queue (#4) must use this mode!
  277. * This mode does not require use of the Byte Count table in host DRAM.
  278. *
  279. * Driver controls scheduler operation via 3 means:
  280. * 1) Scheduler registers
  281. * 2) Shared scheduler data base in internal 4956 SRAM
  282. * 3) Shared data in host DRAM
  283. *
  284. * Initialization:
  285. *
  286. * When loading, driver should allocate memory for:
  287. * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
  288. * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
  289. * (1024 bytes for each queue).
  290. *
  291. * After receiving "Alive" response from uCode, driver must initialize
  292. * the scheduler (especially for queue #4, the command queue, otherwise
  293. * the driver can't issue commands!):
  294. */
  295. /**
  296. * Max Tx window size is the max number of contiguous TFDs that the scheduler
  297. * can keep track of at one time when creating block-ack chains of frames.
  298. * Note that "64" matches the number of ack bits in a block-ack packet.
  299. * Driver should use SCD_WIN_SIZE and SCD_FRAME_LIMIT values to initialize
  300. * IWL49_SCD_CONTEXT_QUEUE_OFFSET(x) values.
  301. */
  302. #define SCD_WIN_SIZE 64
  303. #define SCD_FRAME_LIMIT 64
  304. /* SCD registers are internal, must be accessed via HBUS_TARG_PRPH regs */
  305. #define IWL49_SCD_START_OFFSET 0xa02c00
  306. /*
  307. * 4965 tells driver SRAM address for internal scheduler structs via this reg.
  308. * Value is valid only after "Alive" response from uCode.
  309. */
  310. #define IWL49_SCD_SRAM_BASE_ADDR (IWL49_SCD_START_OFFSET + 0x0)
  311. /*
  312. * Driver may need to update queue-empty bits after changing queue's
  313. * write and read pointers (indexes) during (re-)initialization (i.e. when
  314. * scheduler is not tracking what's happening).
  315. * Bit fields:
  316. * 31-16: Write mask -- 1: update empty bit, 0: don't change empty bit
  317. * 15-00: Empty state, one for each queue -- 1: empty, 0: non-empty
  318. * NOTE: This register is not used by Linux driver.
  319. */
  320. #define IWL49_SCD_EMPTY_BITS (IWL49_SCD_START_OFFSET + 0x4)
  321. /*
  322. * Physical base address of array of byte count (BC) circular buffers (CBs).
  323. * Each Tx queue has a BC CB in host DRAM to support Scheduler-ACK mode.
  324. * This register points to BC CB for queue 0, must be on 1024-byte boundary.
  325. * Others are spaced by 1024 bytes.
  326. * Each BC CB is 2 bytes * (256 + 64) = 740 bytes, followed by 384 bytes pad.
  327. * (Index into a queue's BC CB) = (index into queue's TFD CB) = (SSN & 0xff).
  328. * Bit fields:
  329. * 25-00: Byte Count CB physical address [35:10], must be 1024-byte aligned.
  330. */
  331. #define IWL49_SCD_DRAM_BASE_ADDR (IWL49_SCD_START_OFFSET + 0x10)
  332. /*
  333. * Enables any/all Tx DMA/FIFO channels.
  334. * Scheduler generates requests for only the active channels.
  335. * Set this to 0xff to enable all 8 channels (normal usage).
  336. * Bit fields:
  337. * 7- 0: Enable (1), disable (0), one bit for each channel 0-7
  338. */
  339. #define IWL49_SCD_TXFACT (IWL49_SCD_START_OFFSET + 0x1c)
  340. /*
  341. * Queue (x) Write Pointers (indexes, really!), one for each Tx queue.
  342. * Initialized and updated by driver as new TFDs are added to queue.
  343. * NOTE: If using Block Ack, index must correspond to frame's
  344. * Start Sequence Number; index = (SSN & 0xff)
  345. * NOTE: Alternative to HBUS_TARG_WRPTR, which is what Linux driver uses?
  346. */
  347. #define IWL49_SCD_QUEUE_WRPTR(x) (IWL49_SCD_START_OFFSET + 0x24 + (x) * 4)
  348. /*
  349. * Queue (x) Read Pointers (indexes, really!), one for each Tx queue.
  350. * For FIFO mode, index indicates next frame to transmit.
  351. * For Scheduler-ACK mode, index indicates first frame in Tx window.
  352. * Initialized by driver, updated by scheduler.
  353. */
  354. #define IWL49_SCD_QUEUE_RDPTR(x) (IWL49_SCD_START_OFFSET + 0x64 + (x) * 4)
  355. /*
  356. * Select which queues work in chain mode (1) vs. not (0).
  357. * Use chain mode to build chains of aggregated frames.
  358. * Bit fields:
  359. * 31-16: Reserved
  360. * 15-00: Mode, one bit for each queue -- 1: Chain mode, 0: one-at-a-time
  361. * NOTE: If driver sets up queue for chain mode, it should be also set up
  362. * Scheduler-ACK mode as well, via SCD_QUEUE_STATUS_BITS(x).
  363. */
  364. #define IWL49_SCD_QUEUECHAIN_SEL (IWL49_SCD_START_OFFSET + 0xd0)
  365. /*
  366. * Select which queues interrupt driver when scheduler increments
  367. * a queue's read pointer (index).
  368. * Bit fields:
  369. * 31-16: Reserved
  370. * 15-00: Interrupt enable, one bit for each queue -- 1: enabled, 0: disabled
  371. * NOTE: This functionality is apparently a no-op; driver relies on interrupts
  372. * from Rx queue to read Tx command responses and update Tx queues.
  373. */
  374. #define IWL49_SCD_INTERRUPT_MASK (IWL49_SCD_START_OFFSET + 0xe4)
  375. /*
  376. * Queue search status registers. One for each queue.
  377. * Sets up queue mode and assigns queue to Tx DMA channel.
  378. * Bit fields:
  379. * 19-10: Write mask/enable bits for bits 0-9
  380. * 9: Driver should init to "0"
  381. * 8: Scheduler-ACK mode (1), non-Scheduler-ACK (i.e. FIFO) mode (0).
  382. * Driver should init to "1" for aggregation mode, or "0" otherwise.
  383. * 7-6: Driver should init to "0"
  384. * 5: Window Size Left; indicates whether scheduler can request
  385. * another TFD, based on window size, etc. Driver should init
  386. * this bit to "1" for aggregation mode, or "0" for non-agg.
  387. * 4-1: Tx FIFO to use (range 0-7).
  388. * 0: Queue is active (1), not active (0).
  389. * Other bits should be written as "0"
  390. *
  391. * NOTE: If enabling Scheduler-ACK mode, chain mode should also be enabled
  392. * via SCD_QUEUECHAIN_SEL.
  393. */
  394. #define IWL49_SCD_QUEUE_STATUS_BITS(x)\
  395. (IWL49_SCD_START_OFFSET + 0x104 + (x) * 4)
  396. /* Bit field positions */
  397. #define IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE (0)
  398. #define IWL49_SCD_QUEUE_STTS_REG_POS_TXF (1)
  399. #define IWL49_SCD_QUEUE_STTS_REG_POS_WSL (5)
  400. #define IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK (8)
  401. /* Write masks */
  402. #define IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (10)
  403. #define IWL49_SCD_QUEUE_STTS_REG_MSK (0x0007FC00)
  404. /**
  405. * 4965 internal SRAM structures for scheduler, shared with driver ...
  406. *
  407. * Driver should clear and initialize the following areas after receiving
  408. * "Alive" response from 4965 uCode, i.e. after initial
  409. * uCode load, or after a uCode load done for error recovery:
  410. *
  411. * SCD_CONTEXT_DATA_OFFSET (size 128 bytes)
  412. * SCD_TX_STTS_BITMAP_OFFSET (size 256 bytes)
  413. * SCD_TRANSLATE_TBL_OFFSET (size 32 bytes)
  414. *
  415. * Driver accesses SRAM via HBUS_TARG_MEM_* registers.
  416. * Driver reads base address of this scheduler area from SCD_SRAM_BASE_ADDR.
  417. * All OFFSET values must be added to this base address.
  418. */
  419. /*
  420. * Queue context. One 8-byte entry for each of 16 queues.
  421. *
  422. * Driver should clear this entire area (size 0x80) to 0 after receiving
  423. * "Alive" notification from uCode. Additionally, driver should init
  424. * each queue's entry as follows:
  425. *
  426. * LS Dword bit fields:
  427. * 0-06: Max Tx window size for Scheduler-ACK. Driver should init to 64.
  428. *
  429. * MS Dword bit fields:
  430. * 16-22: Frame limit. Driver should init to 10 (0xa).
  431. *
  432. * Driver should init all other bits to 0.
  433. *
  434. * Init must be done after driver receives "Alive" response from 4965 uCode,
  435. * and when setting up queue for aggregation.
  436. */
  437. #define IWL49_SCD_CONTEXT_DATA_OFFSET 0x380
  438. #define IWL49_SCD_CONTEXT_QUEUE_OFFSET(x) \
  439. (IWL49_SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
  440. #define IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS (0)
  441. #define IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK (0x0000007F)
  442. #define IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
  443. #define IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
  444. /*
  445. * Tx Status Bitmap
  446. *
  447. * Driver should clear this entire area (size 0x100) to 0 after receiving
  448. * "Alive" notification from uCode. Area is used only by device itself;
  449. * no other support (besides clearing) is required from driver.
  450. */
  451. #define IWL49_SCD_TX_STTS_BITMAP_OFFSET 0x400
  452. /*
  453. * RAxTID to queue translation mapping.
  454. *
  455. * When queue is in Scheduler-ACK mode, frames placed in a that queue must be
  456. * for only one combination of receiver address (RA) and traffic ID (TID), i.e.
  457. * one QOS priority level destined for one station (for this wireless link,
  458. * not final destination). The SCD_TRANSLATE_TABLE area provides 16 16-bit
  459. * mappings, one for each of the 16 queues. If queue is not in Scheduler-ACK
  460. * mode, the device ignores the mapping value.
  461. *
  462. * Bit fields, for each 16-bit map:
  463. * 15-9: Reserved, set to 0
  464. * 8-4: Index into device's station table for recipient station
  465. * 3-0: Traffic ID (tid), range 0-15
  466. *
  467. * Driver should clear this entire area (size 32 bytes) to 0 after receiving
  468. * "Alive" notification from uCode. To update a 16-bit map value, driver
  469. * must read a dword-aligned value from device SRAM, replace the 16-bit map
  470. * value of interest, and write the dword value back into device SRAM.
  471. */
  472. #define IWL49_SCD_TRANSLATE_TBL_OFFSET 0x500
  473. /* Find translation table dword to read/write for given queue */
  474. #define IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
  475. ((IWL49_SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffffffc)
  476. #define IWL_SCD_TXFIFO_POS_TID (0)
  477. #define IWL_SCD_TXFIFO_POS_RA (4)
  478. #define IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
  479. /* 5000 SCD */
  480. #define IWL50_SCD_QUEUE_STTS_REG_POS_TXF (0)
  481. #define IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE (3)
  482. #define IWL50_SCD_QUEUE_STTS_REG_POS_WSL (4)
  483. #define IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (19)
  484. #define IWL50_SCD_QUEUE_STTS_REG_MSK (0x00FF0000)
  485. #define IWL50_SCD_QUEUE_CTX_REG1_CREDIT_POS (8)
  486. #define IWL50_SCD_QUEUE_CTX_REG1_CREDIT_MSK (0x00FFFF00)
  487. #define IWL50_SCD_QUEUE_CTX_REG1_SUPER_CREDIT_POS (24)
  488. #define IWL50_SCD_QUEUE_CTX_REG1_SUPER_CREDIT_MSK (0xFF000000)
  489. #define IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS (0)
  490. #define IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK (0x0000007F)
  491. #define IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
  492. #define IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
  493. #define IWL50_SCD_CONTEXT_DATA_OFFSET (0x600)
  494. #define IWL50_SCD_TX_STTS_BITMAP_OFFSET (0x7B1)
  495. #define IWL50_SCD_TRANSLATE_TBL_OFFSET (0x7E0)
  496. #define IWL50_SCD_CONTEXT_QUEUE_OFFSET(x)\
  497. (IWL50_SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
  498. #define IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
  499. ((IWL50_SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffc)
  500. #define IWL50_SCD_QUEUECHAIN_SEL_ALL(x) (((1<<(x)) - 1) &\
  501. (~(1<<IWL_CMD_QUEUE_NUM)))
  502. #define IWL50_SCD_BASE (PRPH_BASE + 0xa02c00)
  503. #define IWL50_SCD_SRAM_BASE_ADDR (IWL50_SCD_BASE + 0x0)
  504. #define IWL50_SCD_DRAM_BASE_ADDR (IWL50_SCD_BASE + 0x8)
  505. #define IWL50_SCD_AIT (IWL50_SCD_BASE + 0x0c)
  506. #define IWL50_SCD_TXFACT (IWL50_SCD_BASE + 0x10)
  507. #define IWL50_SCD_ACTIVE (IWL50_SCD_BASE + 0x14)
  508. #define IWL50_SCD_QUEUE_WRPTR(x) (IWL50_SCD_BASE + 0x18 + (x) * 4)
  509. #define IWL50_SCD_QUEUE_RDPTR(x) (IWL50_SCD_BASE + 0x68 + (x) * 4)
  510. #define IWL50_SCD_QUEUECHAIN_SEL (IWL50_SCD_BASE + 0xe8)
  511. #define IWL50_SCD_AGGR_SEL (IWL50_SCD_BASE + 0x248)
  512. #define IWL50_SCD_INTERRUPT_MASK (IWL50_SCD_BASE + 0x108)
  513. #define IWL50_SCD_QUEUE_STATUS_BITS(x) (IWL50_SCD_BASE + 0x10c + (x) * 4)
  514. /*********************** END TX SCHEDULER *************************************/
  515. #endif /* __iwl_prph_h__ */