dma.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. #ifndef B43_DMA_H_
  2. #define B43_DMA_H_
  3. #include <linux/ieee80211.h>
  4. #include <linux/spinlock.h>
  5. #include "b43.h"
  6. /* DMA-Interrupt reasons. */
  7. #define B43_DMAIRQ_FATALMASK ((1 << 10) | (1 << 11) | (1 << 12) \
  8. | (1 << 14) | (1 << 15))
  9. #define B43_DMAIRQ_NONFATALMASK (1 << 13)
  10. #define B43_DMAIRQ_RX_DONE (1 << 16)
  11. /*** 32-bit DMA Engine. ***/
  12. /* 32-bit DMA controller registers. */
  13. #define B43_DMA32_TXCTL 0x00
  14. #define B43_DMA32_TXENABLE 0x00000001
  15. #define B43_DMA32_TXSUSPEND 0x00000002
  16. #define B43_DMA32_TXLOOPBACK 0x00000004
  17. #define B43_DMA32_TXFLUSH 0x00000010
  18. #define B43_DMA32_TXADDREXT_MASK 0x00030000
  19. #define B43_DMA32_TXADDREXT_SHIFT 16
  20. #define B43_DMA32_TXRING 0x04
  21. #define B43_DMA32_TXINDEX 0x08
  22. #define B43_DMA32_TXSTATUS 0x0C
  23. #define B43_DMA32_TXDPTR 0x00000FFF
  24. #define B43_DMA32_TXSTATE 0x0000F000
  25. #define B43_DMA32_TXSTAT_DISABLED 0x00000000
  26. #define B43_DMA32_TXSTAT_ACTIVE 0x00001000
  27. #define B43_DMA32_TXSTAT_IDLEWAIT 0x00002000
  28. #define B43_DMA32_TXSTAT_STOPPED 0x00003000
  29. #define B43_DMA32_TXSTAT_SUSP 0x00004000
  30. #define B43_DMA32_TXERROR 0x000F0000
  31. #define B43_DMA32_TXERR_NOERR 0x00000000
  32. #define B43_DMA32_TXERR_PROT 0x00010000
  33. #define B43_DMA32_TXERR_UNDERRUN 0x00020000
  34. #define B43_DMA32_TXERR_BUFREAD 0x00030000
  35. #define B43_DMA32_TXERR_DESCREAD 0x00040000
  36. #define B43_DMA32_TXACTIVE 0xFFF00000
  37. #define B43_DMA32_RXCTL 0x10
  38. #define B43_DMA32_RXENABLE 0x00000001
  39. #define B43_DMA32_RXFROFF_MASK 0x000000FE
  40. #define B43_DMA32_RXFROFF_SHIFT 1
  41. #define B43_DMA32_RXDIRECTFIFO 0x00000100
  42. #define B43_DMA32_RXADDREXT_MASK 0x00030000
  43. #define B43_DMA32_RXADDREXT_SHIFT 16
  44. #define B43_DMA32_RXRING 0x14
  45. #define B43_DMA32_RXINDEX 0x18
  46. #define B43_DMA32_RXSTATUS 0x1C
  47. #define B43_DMA32_RXDPTR 0x00000FFF
  48. #define B43_DMA32_RXSTATE 0x0000F000
  49. #define B43_DMA32_RXSTAT_DISABLED 0x00000000
  50. #define B43_DMA32_RXSTAT_ACTIVE 0x00001000
  51. #define B43_DMA32_RXSTAT_IDLEWAIT 0x00002000
  52. #define B43_DMA32_RXSTAT_STOPPED 0x00003000
  53. #define B43_DMA32_RXERROR 0x000F0000
  54. #define B43_DMA32_RXERR_NOERR 0x00000000
  55. #define B43_DMA32_RXERR_PROT 0x00010000
  56. #define B43_DMA32_RXERR_OVERFLOW 0x00020000
  57. #define B43_DMA32_RXERR_BUFWRITE 0x00030000
  58. #define B43_DMA32_RXERR_DESCREAD 0x00040000
  59. #define B43_DMA32_RXACTIVE 0xFFF00000
  60. /* 32-bit DMA descriptor. */
  61. struct b43_dmadesc32 {
  62. __le32 control;
  63. __le32 address;
  64. } __attribute__ ((__packed__));
  65. #define B43_DMA32_DCTL_BYTECNT 0x00001FFF
  66. #define B43_DMA32_DCTL_ADDREXT_MASK 0x00030000
  67. #define B43_DMA32_DCTL_ADDREXT_SHIFT 16
  68. #define B43_DMA32_DCTL_DTABLEEND 0x10000000
  69. #define B43_DMA32_DCTL_IRQ 0x20000000
  70. #define B43_DMA32_DCTL_FRAMEEND 0x40000000
  71. #define B43_DMA32_DCTL_FRAMESTART 0x80000000
  72. /*** 64-bit DMA Engine. ***/
  73. /* 64-bit DMA controller registers. */
  74. #define B43_DMA64_TXCTL 0x00
  75. #define B43_DMA64_TXENABLE 0x00000001
  76. #define B43_DMA64_TXSUSPEND 0x00000002
  77. #define B43_DMA64_TXLOOPBACK 0x00000004
  78. #define B43_DMA64_TXFLUSH 0x00000010
  79. #define B43_DMA64_TXADDREXT_MASK 0x00030000
  80. #define B43_DMA64_TXADDREXT_SHIFT 16
  81. #define B43_DMA64_TXINDEX 0x04
  82. #define B43_DMA64_TXRINGLO 0x08
  83. #define B43_DMA64_TXRINGHI 0x0C
  84. #define B43_DMA64_TXSTATUS 0x10
  85. #define B43_DMA64_TXSTATDPTR 0x00001FFF
  86. #define B43_DMA64_TXSTAT 0xF0000000
  87. #define B43_DMA64_TXSTAT_DISABLED 0x00000000
  88. #define B43_DMA64_TXSTAT_ACTIVE 0x10000000
  89. #define B43_DMA64_TXSTAT_IDLEWAIT 0x20000000
  90. #define B43_DMA64_TXSTAT_STOPPED 0x30000000
  91. #define B43_DMA64_TXSTAT_SUSP 0x40000000
  92. #define B43_DMA64_TXERROR 0x14
  93. #define B43_DMA64_TXERRDPTR 0x0001FFFF
  94. #define B43_DMA64_TXERR 0xF0000000
  95. #define B43_DMA64_TXERR_NOERR 0x00000000
  96. #define B43_DMA64_TXERR_PROT 0x10000000
  97. #define B43_DMA64_TXERR_UNDERRUN 0x20000000
  98. #define B43_DMA64_TXERR_TRANSFER 0x30000000
  99. #define B43_DMA64_TXERR_DESCREAD 0x40000000
  100. #define B43_DMA64_TXERR_CORE 0x50000000
  101. #define B43_DMA64_RXCTL 0x20
  102. #define B43_DMA64_RXENABLE 0x00000001
  103. #define B43_DMA64_RXFROFF_MASK 0x000000FE
  104. #define B43_DMA64_RXFROFF_SHIFT 1
  105. #define B43_DMA64_RXDIRECTFIFO 0x00000100
  106. #define B43_DMA64_RXADDREXT_MASK 0x00030000
  107. #define B43_DMA64_RXADDREXT_SHIFT 16
  108. #define B43_DMA64_RXINDEX 0x24
  109. #define B43_DMA64_RXRINGLO 0x28
  110. #define B43_DMA64_RXRINGHI 0x2C
  111. #define B43_DMA64_RXSTATUS 0x30
  112. #define B43_DMA64_RXSTATDPTR 0x00001FFF
  113. #define B43_DMA64_RXSTAT 0xF0000000
  114. #define B43_DMA64_RXSTAT_DISABLED 0x00000000
  115. #define B43_DMA64_RXSTAT_ACTIVE 0x10000000
  116. #define B43_DMA64_RXSTAT_IDLEWAIT 0x20000000
  117. #define B43_DMA64_RXSTAT_STOPPED 0x30000000
  118. #define B43_DMA64_RXSTAT_SUSP 0x40000000
  119. #define B43_DMA64_RXERROR 0x34
  120. #define B43_DMA64_RXERRDPTR 0x0001FFFF
  121. #define B43_DMA64_RXERR 0xF0000000
  122. #define B43_DMA64_RXERR_NOERR 0x00000000
  123. #define B43_DMA64_RXERR_PROT 0x10000000
  124. #define B43_DMA64_RXERR_UNDERRUN 0x20000000
  125. #define B43_DMA64_RXERR_TRANSFER 0x30000000
  126. #define B43_DMA64_RXERR_DESCREAD 0x40000000
  127. #define B43_DMA64_RXERR_CORE 0x50000000
  128. /* 64-bit DMA descriptor. */
  129. struct b43_dmadesc64 {
  130. __le32 control0;
  131. __le32 control1;
  132. __le32 address_low;
  133. __le32 address_high;
  134. } __attribute__ ((__packed__));
  135. #define B43_DMA64_DCTL0_DTABLEEND 0x10000000
  136. #define B43_DMA64_DCTL0_IRQ 0x20000000
  137. #define B43_DMA64_DCTL0_FRAMEEND 0x40000000
  138. #define B43_DMA64_DCTL0_FRAMESTART 0x80000000
  139. #define B43_DMA64_DCTL1_BYTECNT 0x00001FFF
  140. #define B43_DMA64_DCTL1_ADDREXT_MASK 0x00030000
  141. #define B43_DMA64_DCTL1_ADDREXT_SHIFT 16
  142. struct b43_dmadesc_generic {
  143. union {
  144. struct b43_dmadesc32 dma32;
  145. struct b43_dmadesc64 dma64;
  146. } __attribute__ ((__packed__));
  147. } __attribute__ ((__packed__));
  148. /* Misc DMA constants */
  149. #define B43_DMA_RINGMEMSIZE PAGE_SIZE
  150. #define B43_DMA0_RX_FRAMEOFFSET 30
  151. /* DMA engine tuning knobs */
  152. #define B43_TXRING_SLOTS 256
  153. #define B43_RXRING_SLOTS 64
  154. #define B43_DMA0_RX_BUFFERSIZE IEEE80211_MAX_FRAME_LEN
  155. struct sk_buff;
  156. struct b43_private;
  157. struct b43_txstatus;
  158. struct b43_dmadesc_meta {
  159. /* The kernel DMA-able buffer. */
  160. struct sk_buff *skb;
  161. /* DMA base bus-address of the descriptor buffer. */
  162. dma_addr_t dmaaddr;
  163. /* ieee80211 TX status. Only used once per 802.11 frag. */
  164. bool is_last_fragment;
  165. };
  166. struct b43_dmaring;
  167. /* Lowlevel DMA operations that differ between 32bit and 64bit DMA. */
  168. struct b43_dma_ops {
  169. struct b43_dmadesc_generic *(*idx2desc) (struct b43_dmaring * ring,
  170. int slot,
  171. struct b43_dmadesc_meta **
  172. meta);
  173. void (*fill_descriptor) (struct b43_dmaring * ring,
  174. struct b43_dmadesc_generic * desc,
  175. dma_addr_t dmaaddr, u16 bufsize, int start,
  176. int end, int irq);
  177. void (*poke_tx) (struct b43_dmaring * ring, int slot);
  178. void (*tx_suspend) (struct b43_dmaring * ring);
  179. void (*tx_resume) (struct b43_dmaring * ring);
  180. int (*get_current_rxslot) (struct b43_dmaring * ring);
  181. void (*set_current_rxslot) (struct b43_dmaring * ring, int slot);
  182. };
  183. enum b43_dmatype {
  184. B43_DMA_30BIT = 30,
  185. B43_DMA_32BIT = 32,
  186. B43_DMA_64BIT = 64,
  187. };
  188. struct b43_dmaring {
  189. /* Lowlevel DMA ops. */
  190. const struct b43_dma_ops *ops;
  191. /* Kernel virtual base address of the ring memory. */
  192. void *descbase;
  193. /* Meta data about all descriptors. */
  194. struct b43_dmadesc_meta *meta;
  195. /* Cache of TX headers for each TX frame.
  196. * This is to avoid an allocation on each TX.
  197. * This is NULL for an RX ring.
  198. */
  199. u8 *txhdr_cache;
  200. /* (Unadjusted) DMA base bus-address of the ring memory. */
  201. dma_addr_t dmabase;
  202. /* Number of descriptor slots in the ring. */
  203. int nr_slots;
  204. /* Number of used descriptor slots. */
  205. int used_slots;
  206. /* Currently used slot in the ring. */
  207. int current_slot;
  208. /* Total number of packets sent. Statistics only. */
  209. unsigned int nr_tx_packets;
  210. /* Frameoffset in octets. */
  211. u32 frameoffset;
  212. /* Descriptor buffer size. */
  213. u16 rx_buffersize;
  214. /* The MMIO base register of the DMA controller. */
  215. u16 mmio_base;
  216. /* DMA controller index number (0-5). */
  217. int index;
  218. /* Boolean. Is this a TX ring? */
  219. bool tx;
  220. /* The type of DMA engine used. */
  221. enum b43_dmatype type;
  222. /* Boolean. Is this ring stopped at ieee80211 level? */
  223. bool stopped;
  224. /* The QOS priority assigned to this ring. Only used for TX rings.
  225. * This is the mac80211 "queue" value. */
  226. u8 queue_prio;
  227. /* Lock, only used for TX. */
  228. spinlock_t lock;
  229. struct b43_wldev *dev;
  230. #ifdef CONFIG_B43_DEBUG
  231. /* Maximum number of used slots. */
  232. int max_used_slots;
  233. /* Last time we injected a ring overflow. */
  234. unsigned long last_injected_overflow;
  235. /* Statistics: Number of successfully transmitted packets */
  236. u64 nr_succeed_tx_packets;
  237. /* Statistics: Number of failed TX packets */
  238. u64 nr_failed_tx_packets;
  239. /* Statistics: Total number of TX plus all retries. */
  240. u64 nr_total_packet_tries;
  241. #endif /* CONFIG_B43_DEBUG */
  242. };
  243. static inline u32 b43_dma_read(struct b43_dmaring *ring, u16 offset)
  244. {
  245. return b43_read32(ring->dev, ring->mmio_base + offset);
  246. }
  247. static inline void b43_dma_write(struct b43_dmaring *ring, u16 offset, u32 value)
  248. {
  249. b43_write32(ring->dev, ring->mmio_base + offset, value);
  250. }
  251. int b43_dma_init(struct b43_wldev *dev);
  252. void b43_dma_free(struct b43_wldev *dev);
  253. void b43_dma_tx_suspend(struct b43_wldev *dev);
  254. void b43_dma_tx_resume(struct b43_wldev *dev);
  255. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  256. struct ieee80211_tx_queue_stats *stats);
  257. int b43_dma_tx(struct b43_wldev *dev,
  258. struct sk_buff *skb);
  259. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  260. const struct b43_txstatus *status);
  261. void b43_dma_rx(struct b43_dmaring *ring);
  262. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  263. unsigned int engine_index, bool enable);
  264. #endif /* B43_DMA_H_ */