main.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include "ath9k.h"
  18. #define ATH_PCI_VERSION "0.1"
  19. static char *dev_info = "ath9k";
  20. MODULE_AUTHOR("Atheros Communications");
  21. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  22. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  23. MODULE_LICENSE("Dual BSD/GPL");
  24. static int modparam_nohwcrypt;
  25. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  26. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
  27. /* We use the hw_value as an index into our private channel structure */
  28. #define CHAN2G(_freq, _idx) { \
  29. .center_freq = (_freq), \
  30. .hw_value = (_idx), \
  31. .max_power = 30, \
  32. }
  33. #define CHAN5G(_freq, _idx) { \
  34. .band = IEEE80211_BAND_5GHZ, \
  35. .center_freq = (_freq), \
  36. .hw_value = (_idx), \
  37. .max_power = 30, \
  38. }
  39. /* Some 2 GHz radios are actually tunable on 2312-2732
  40. * on 5 MHz steps, we support the channels which we know
  41. * we have calibration data for all cards though to make
  42. * this static */
  43. static struct ieee80211_channel ath9k_2ghz_chantable[] = {
  44. CHAN2G(2412, 0), /* Channel 1 */
  45. CHAN2G(2417, 1), /* Channel 2 */
  46. CHAN2G(2422, 2), /* Channel 3 */
  47. CHAN2G(2427, 3), /* Channel 4 */
  48. CHAN2G(2432, 4), /* Channel 5 */
  49. CHAN2G(2437, 5), /* Channel 6 */
  50. CHAN2G(2442, 6), /* Channel 7 */
  51. CHAN2G(2447, 7), /* Channel 8 */
  52. CHAN2G(2452, 8), /* Channel 9 */
  53. CHAN2G(2457, 9), /* Channel 10 */
  54. CHAN2G(2462, 10), /* Channel 11 */
  55. CHAN2G(2467, 11), /* Channel 12 */
  56. CHAN2G(2472, 12), /* Channel 13 */
  57. CHAN2G(2484, 13), /* Channel 14 */
  58. };
  59. /* Some 5 GHz radios are actually tunable on XXXX-YYYY
  60. * on 5 MHz steps, we support the channels which we know
  61. * we have calibration data for all cards though to make
  62. * this static */
  63. static struct ieee80211_channel ath9k_5ghz_chantable[] = {
  64. /* _We_ call this UNII 1 */
  65. CHAN5G(5180, 14), /* Channel 36 */
  66. CHAN5G(5200, 15), /* Channel 40 */
  67. CHAN5G(5220, 16), /* Channel 44 */
  68. CHAN5G(5240, 17), /* Channel 48 */
  69. /* _We_ call this UNII 2 */
  70. CHAN5G(5260, 18), /* Channel 52 */
  71. CHAN5G(5280, 19), /* Channel 56 */
  72. CHAN5G(5300, 20), /* Channel 60 */
  73. CHAN5G(5320, 21), /* Channel 64 */
  74. /* _We_ call this "Middle band" */
  75. CHAN5G(5500, 22), /* Channel 100 */
  76. CHAN5G(5520, 23), /* Channel 104 */
  77. CHAN5G(5540, 24), /* Channel 108 */
  78. CHAN5G(5560, 25), /* Channel 112 */
  79. CHAN5G(5580, 26), /* Channel 116 */
  80. CHAN5G(5600, 27), /* Channel 120 */
  81. CHAN5G(5620, 28), /* Channel 124 */
  82. CHAN5G(5640, 29), /* Channel 128 */
  83. CHAN5G(5660, 30), /* Channel 132 */
  84. CHAN5G(5680, 31), /* Channel 136 */
  85. CHAN5G(5700, 32), /* Channel 140 */
  86. /* _We_ call this UNII 3 */
  87. CHAN5G(5745, 33), /* Channel 149 */
  88. CHAN5G(5765, 34), /* Channel 153 */
  89. CHAN5G(5785, 35), /* Channel 157 */
  90. CHAN5G(5805, 36), /* Channel 161 */
  91. CHAN5G(5825, 37), /* Channel 165 */
  92. };
  93. static void ath_cache_conf_rate(struct ath_softc *sc,
  94. struct ieee80211_conf *conf)
  95. {
  96. switch (conf->channel->band) {
  97. case IEEE80211_BAND_2GHZ:
  98. if (conf_is_ht20(conf))
  99. sc->cur_rate_table =
  100. sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
  101. else if (conf_is_ht40_minus(conf))
  102. sc->cur_rate_table =
  103. sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
  104. else if (conf_is_ht40_plus(conf))
  105. sc->cur_rate_table =
  106. sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
  107. else
  108. sc->cur_rate_table =
  109. sc->hw_rate_table[ATH9K_MODE_11G];
  110. break;
  111. case IEEE80211_BAND_5GHZ:
  112. if (conf_is_ht20(conf))
  113. sc->cur_rate_table =
  114. sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
  115. else if (conf_is_ht40_minus(conf))
  116. sc->cur_rate_table =
  117. sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
  118. else if (conf_is_ht40_plus(conf))
  119. sc->cur_rate_table =
  120. sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
  121. else
  122. sc->cur_rate_table =
  123. sc->hw_rate_table[ATH9K_MODE_11A];
  124. break;
  125. default:
  126. BUG_ON(1);
  127. break;
  128. }
  129. }
  130. static void ath_update_txpow(struct ath_softc *sc)
  131. {
  132. struct ath_hw *ah = sc->sc_ah;
  133. u32 txpow;
  134. if (sc->curtxpow != sc->config.txpowlimit) {
  135. ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
  136. /* read back in case value is clamped */
  137. ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
  138. sc->curtxpow = txpow;
  139. }
  140. }
  141. static u8 parse_mpdudensity(u8 mpdudensity)
  142. {
  143. /*
  144. * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
  145. * 0 for no restriction
  146. * 1 for 1/4 us
  147. * 2 for 1/2 us
  148. * 3 for 1 us
  149. * 4 for 2 us
  150. * 5 for 4 us
  151. * 6 for 8 us
  152. * 7 for 16 us
  153. */
  154. switch (mpdudensity) {
  155. case 0:
  156. return 0;
  157. case 1:
  158. case 2:
  159. case 3:
  160. /* Our lower layer calculations limit our precision to
  161. 1 microsecond */
  162. return 1;
  163. case 4:
  164. return 2;
  165. case 5:
  166. return 4;
  167. case 6:
  168. return 8;
  169. case 7:
  170. return 16;
  171. default:
  172. return 0;
  173. }
  174. }
  175. static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
  176. {
  177. struct ath_rate_table *rate_table = NULL;
  178. struct ieee80211_supported_band *sband;
  179. struct ieee80211_rate *rate;
  180. int i, maxrates;
  181. switch (band) {
  182. case IEEE80211_BAND_2GHZ:
  183. rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
  184. break;
  185. case IEEE80211_BAND_5GHZ:
  186. rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
  187. break;
  188. default:
  189. break;
  190. }
  191. if (rate_table == NULL)
  192. return;
  193. sband = &sc->sbands[band];
  194. rate = sc->rates[band];
  195. if (rate_table->rate_cnt > ATH_RATE_MAX)
  196. maxrates = ATH_RATE_MAX;
  197. else
  198. maxrates = rate_table->rate_cnt;
  199. for (i = 0; i < maxrates; i++) {
  200. rate[i].bitrate = rate_table->info[i].ratekbps / 100;
  201. rate[i].hw_value = rate_table->info[i].ratecode;
  202. if (rate_table->info[i].short_preamble) {
  203. rate[i].hw_value_short = rate_table->info[i].ratecode |
  204. rate_table->info[i].short_preamble;
  205. rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
  206. }
  207. sband->n_bitrates++;
  208. DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
  209. rate[i].bitrate / 10, rate[i].hw_value);
  210. }
  211. }
  212. /*
  213. * Set/change channels. If the channel is really being changed, it's done
  214. * by reseting the chip. To accomplish this we must first cleanup any pending
  215. * DMA, then restart stuff.
  216. */
  217. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  218. struct ath9k_channel *hchan)
  219. {
  220. struct ath_hw *ah = sc->sc_ah;
  221. bool fastcc = true, stopped;
  222. struct ieee80211_channel *channel = hw->conf.channel;
  223. int r;
  224. if (sc->sc_flags & SC_OP_INVALID)
  225. return -EIO;
  226. ath9k_ps_wakeup(sc);
  227. /*
  228. * This is only performed if the channel settings have
  229. * actually changed.
  230. *
  231. * To switch channels clear any pending DMA operations;
  232. * wait long enough for the RX fifo to drain, reset the
  233. * hardware at the new frequency, and then re-enable
  234. * the relevant bits of the h/w.
  235. */
  236. ath9k_hw_set_interrupts(ah, 0);
  237. ath_drain_all_txq(sc, false);
  238. stopped = ath_stoprecv(sc);
  239. /* XXX: do not flush receive queue here. We don't want
  240. * to flush data frames already in queue because of
  241. * changing channel. */
  242. if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
  243. fastcc = false;
  244. DPRINTF(sc, ATH_DBG_CONFIG,
  245. "(%u MHz) -> (%u MHz), chanwidth: %d\n",
  246. sc->sc_ah->curchan->channel,
  247. channel->center_freq, sc->tx_chan_width);
  248. spin_lock_bh(&sc->sc_resetlock);
  249. r = ath9k_hw_reset(ah, hchan, fastcc);
  250. if (r) {
  251. DPRINTF(sc, ATH_DBG_FATAL,
  252. "Unable to reset channel (%u Mhz) "
  253. "reset status %u\n",
  254. channel->center_freq, r);
  255. spin_unlock_bh(&sc->sc_resetlock);
  256. return r;
  257. }
  258. spin_unlock_bh(&sc->sc_resetlock);
  259. sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
  260. sc->sc_flags &= ~SC_OP_FULL_RESET;
  261. if (ath_startrecv(sc) != 0) {
  262. DPRINTF(sc, ATH_DBG_FATAL,
  263. "Unable to restart recv logic\n");
  264. return -EIO;
  265. }
  266. ath_cache_conf_rate(sc, &hw->conf);
  267. ath_update_txpow(sc);
  268. ath9k_hw_set_interrupts(ah, sc->imask);
  269. ath9k_ps_restore(sc);
  270. return 0;
  271. }
  272. /*
  273. * This routine performs the periodic noise floor calibration function
  274. * that is used to adjust and optimize the chip performance. This
  275. * takes environmental changes (location, temperature) into account.
  276. * When the task is complete, it reschedules itself depending on the
  277. * appropriate interval that was calculated.
  278. */
  279. static void ath_ani_calibrate(unsigned long data)
  280. {
  281. struct ath_softc *sc = (struct ath_softc *)data;
  282. struct ath_hw *ah = sc->sc_ah;
  283. bool longcal = false;
  284. bool shortcal = false;
  285. bool aniflag = false;
  286. unsigned int timestamp = jiffies_to_msecs(jiffies);
  287. u32 cal_interval, short_cal_interval;
  288. short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
  289. ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
  290. /*
  291. * don't calibrate when we're scanning.
  292. * we are most likely not on our home channel.
  293. */
  294. if (sc->sc_flags & SC_OP_SCANNING)
  295. goto set_timer;
  296. /* Long calibration runs independently of short calibration. */
  297. if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
  298. longcal = true;
  299. DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
  300. sc->ani.longcal_timer = timestamp;
  301. }
  302. /* Short calibration applies only while caldone is false */
  303. if (!sc->ani.caldone) {
  304. if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
  305. shortcal = true;
  306. DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
  307. sc->ani.shortcal_timer = timestamp;
  308. sc->ani.resetcal_timer = timestamp;
  309. }
  310. } else {
  311. if ((timestamp - sc->ani.resetcal_timer) >=
  312. ATH_RESTART_CALINTERVAL) {
  313. sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
  314. if (sc->ani.caldone)
  315. sc->ani.resetcal_timer = timestamp;
  316. }
  317. }
  318. /* Verify whether we must check ANI */
  319. if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
  320. aniflag = true;
  321. sc->ani.checkani_timer = timestamp;
  322. }
  323. /* Skip all processing if there's nothing to do. */
  324. if (longcal || shortcal || aniflag) {
  325. /* Call ANI routine if necessary */
  326. if (aniflag)
  327. ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
  328. /* Perform calibration if necessary */
  329. if (longcal || shortcal) {
  330. bool iscaldone = false;
  331. if (ath9k_hw_calibrate(ah, ah->curchan,
  332. sc->rx_chainmask, longcal,
  333. &iscaldone)) {
  334. if (longcal)
  335. sc->ani.noise_floor =
  336. ath9k_hw_getchan_noise(ah,
  337. ah->curchan);
  338. DPRINTF(sc, ATH_DBG_ANI,
  339. "calibrate chan %u/%x nf: %d\n",
  340. ah->curchan->channel,
  341. ah->curchan->channelFlags,
  342. sc->ani.noise_floor);
  343. } else {
  344. DPRINTF(sc, ATH_DBG_ANY,
  345. "calibrate chan %u/%x failed\n",
  346. ah->curchan->channel,
  347. ah->curchan->channelFlags);
  348. }
  349. sc->ani.caldone = iscaldone;
  350. }
  351. }
  352. set_timer:
  353. /*
  354. * Set timer interval based on previous results.
  355. * The interval must be the shortest necessary to satisfy ANI,
  356. * short calibration and long calibration.
  357. */
  358. cal_interval = ATH_LONG_CALINTERVAL;
  359. if (sc->sc_ah->config.enable_ani)
  360. cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
  361. if (!sc->ani.caldone)
  362. cal_interval = min(cal_interval, (u32)short_cal_interval);
  363. mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
  364. }
  365. /*
  366. * Update tx/rx chainmask. For legacy association,
  367. * hard code chainmask to 1x1, for 11n association, use
  368. * the chainmask configuration, for bt coexistence, use
  369. * the chainmask configuration even in legacy mode.
  370. */
  371. void ath_update_chainmask(struct ath_softc *sc, int is_ht)
  372. {
  373. sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
  374. if (is_ht ||
  375. (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
  376. sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
  377. sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
  378. } else {
  379. sc->tx_chainmask = 1;
  380. sc->rx_chainmask = 1;
  381. }
  382. DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
  383. sc->tx_chainmask, sc->rx_chainmask);
  384. }
  385. static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
  386. {
  387. struct ath_node *an;
  388. an = (struct ath_node *)sta->drv_priv;
  389. if (sc->sc_flags & SC_OP_TXAGGR)
  390. ath_tx_node_init(sc, an);
  391. an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
  392. sta->ht_cap.ampdu_factor);
  393. an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
  394. }
  395. static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
  396. {
  397. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  398. if (sc->sc_flags & SC_OP_TXAGGR)
  399. ath_tx_node_cleanup(sc, an);
  400. }
  401. static void ath9k_tasklet(unsigned long data)
  402. {
  403. struct ath_softc *sc = (struct ath_softc *)data;
  404. u32 status = sc->intrstatus;
  405. if (status & ATH9K_INT_FATAL) {
  406. /* need a chip reset */
  407. ath_reset(sc, false);
  408. return;
  409. } else {
  410. if (status &
  411. (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
  412. spin_lock_bh(&sc->rx.rxflushlock);
  413. ath_rx_tasklet(sc, 0);
  414. spin_unlock_bh(&sc->rx.rxflushlock);
  415. }
  416. /* XXX: optimize this */
  417. if (status & ATH9K_INT_TX)
  418. ath_tx_tasklet(sc);
  419. }
  420. /* re-enable hardware interrupt */
  421. ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
  422. }
  423. irqreturn_t ath_isr(int irq, void *dev)
  424. {
  425. struct ath_softc *sc = dev;
  426. struct ath_hw *ah = sc->sc_ah;
  427. enum ath9k_int status;
  428. bool sched = false;
  429. do {
  430. if (sc->sc_flags & SC_OP_INVALID) {
  431. /*
  432. * The hardware is not ready/present, don't
  433. * touch anything. Note this can happen early
  434. * on if the IRQ is shared.
  435. */
  436. return IRQ_NONE;
  437. }
  438. if (!ath9k_hw_intrpend(ah)) { /* shared irq, not for us */
  439. return IRQ_NONE;
  440. }
  441. /*
  442. * Figure out the reason(s) for the interrupt. Note
  443. * that the hal returns a pseudo-ISR that may include
  444. * bits we haven't explicitly enabled so we mask the
  445. * value to insure we only process bits we requested.
  446. */
  447. ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
  448. status &= sc->imask; /* discard unasked-for bits */
  449. /*
  450. * If there are no status bits set, then this interrupt was not
  451. * for me (should have been caught above).
  452. */
  453. if (!status)
  454. return IRQ_NONE;
  455. sc->intrstatus = status;
  456. ath9k_ps_wakeup(sc);
  457. if (status & ATH9K_INT_FATAL) {
  458. /* need a chip reset */
  459. sched = true;
  460. } else if (status & ATH9K_INT_RXORN) {
  461. /* need a chip reset */
  462. sched = true;
  463. } else {
  464. if (status & ATH9K_INT_SWBA) {
  465. /* schedule a tasklet for beacon handling */
  466. tasklet_schedule(&sc->bcon_tasklet);
  467. }
  468. if (status & ATH9K_INT_RXEOL) {
  469. /*
  470. * NB: the hardware should re-read the link when
  471. * RXE bit is written, but it doesn't work
  472. * at least on older hardware revs.
  473. */
  474. sched = true;
  475. }
  476. if (status & ATH9K_INT_TXURN)
  477. /* bump tx trigger level */
  478. ath9k_hw_updatetxtriglevel(ah, true);
  479. /* XXX: optimize this */
  480. if (status & ATH9K_INT_RX)
  481. sched = true;
  482. if (status & ATH9K_INT_TX)
  483. sched = true;
  484. if (status & ATH9K_INT_BMISS)
  485. sched = true;
  486. /* carrier sense timeout */
  487. if (status & ATH9K_INT_CST)
  488. sched = true;
  489. if (status & ATH9K_INT_MIB) {
  490. /*
  491. * Disable interrupts until we service the MIB
  492. * interrupt; otherwise it will continue to
  493. * fire.
  494. */
  495. ath9k_hw_set_interrupts(ah, 0);
  496. /*
  497. * Let the hal handle the event. We assume
  498. * it will clear whatever condition caused
  499. * the interrupt.
  500. */
  501. ath9k_hw_procmibevent(ah, &sc->nodestats);
  502. ath9k_hw_set_interrupts(ah, sc->imask);
  503. }
  504. if (status & ATH9K_INT_TIM_TIMER) {
  505. if (!(ah->caps.hw_caps &
  506. ATH9K_HW_CAP_AUTOSLEEP)) {
  507. /* Clear RxAbort bit so that we can
  508. * receive frames */
  509. ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
  510. ath9k_hw_setrxabort(ah, 0);
  511. sched = true;
  512. sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
  513. }
  514. }
  515. if (status & ATH9K_INT_TSFOOR) {
  516. /* FIXME: Handle this interrupt for power save */
  517. sched = true;
  518. }
  519. }
  520. ath9k_ps_restore(sc);
  521. } while (0);
  522. ath_debug_stat_interrupt(sc, status);
  523. if (sched) {
  524. /* turn off every interrupt except SWBA */
  525. ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
  526. tasklet_schedule(&sc->intr_tq);
  527. }
  528. return IRQ_HANDLED;
  529. }
  530. static u32 ath_get_extchanmode(struct ath_softc *sc,
  531. struct ieee80211_channel *chan,
  532. enum nl80211_channel_type channel_type)
  533. {
  534. u32 chanmode = 0;
  535. switch (chan->band) {
  536. case IEEE80211_BAND_2GHZ:
  537. switch(channel_type) {
  538. case NL80211_CHAN_NO_HT:
  539. case NL80211_CHAN_HT20:
  540. chanmode = CHANNEL_G_HT20;
  541. break;
  542. case NL80211_CHAN_HT40PLUS:
  543. chanmode = CHANNEL_G_HT40PLUS;
  544. break;
  545. case NL80211_CHAN_HT40MINUS:
  546. chanmode = CHANNEL_G_HT40MINUS;
  547. break;
  548. }
  549. break;
  550. case IEEE80211_BAND_5GHZ:
  551. switch(channel_type) {
  552. case NL80211_CHAN_NO_HT:
  553. case NL80211_CHAN_HT20:
  554. chanmode = CHANNEL_A_HT20;
  555. break;
  556. case NL80211_CHAN_HT40PLUS:
  557. chanmode = CHANNEL_A_HT40PLUS;
  558. break;
  559. case NL80211_CHAN_HT40MINUS:
  560. chanmode = CHANNEL_A_HT40MINUS;
  561. break;
  562. }
  563. break;
  564. default:
  565. break;
  566. }
  567. return chanmode;
  568. }
  569. static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
  570. struct ath9k_keyval *hk, const u8 *addr,
  571. bool authenticator)
  572. {
  573. const u8 *key_rxmic;
  574. const u8 *key_txmic;
  575. key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
  576. key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
  577. if (addr == NULL) {
  578. /*
  579. * Group key installation - only two key cache entries are used
  580. * regardless of splitmic capability since group key is only
  581. * used either for TX or RX.
  582. */
  583. if (authenticator) {
  584. memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
  585. memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
  586. } else {
  587. memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
  588. memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
  589. }
  590. return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
  591. }
  592. if (!sc->splitmic) {
  593. /* TX and RX keys share the same key cache entry. */
  594. memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
  595. memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
  596. return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
  597. }
  598. /* Separate key cache entries for TX and RX */
  599. /* TX key goes at first index, RX key at +32. */
  600. memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
  601. if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
  602. /* TX MIC entry failed. No need to proceed further */
  603. DPRINTF(sc, ATH_DBG_KEYCACHE,
  604. "Setting TX MIC Key Failed\n");
  605. return 0;
  606. }
  607. memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
  608. /* XXX delete tx key on failure? */
  609. return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
  610. }
  611. static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
  612. {
  613. int i;
  614. for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
  615. if (test_bit(i, sc->keymap) ||
  616. test_bit(i + 64, sc->keymap))
  617. continue; /* At least one part of TKIP key allocated */
  618. if (sc->splitmic &&
  619. (test_bit(i + 32, sc->keymap) ||
  620. test_bit(i + 64 + 32, sc->keymap)))
  621. continue; /* At least one part of TKIP key allocated */
  622. /* Found a free slot for a TKIP key */
  623. return i;
  624. }
  625. return -1;
  626. }
  627. static int ath_reserve_key_cache_slot(struct ath_softc *sc)
  628. {
  629. int i;
  630. /* First, try to find slots that would not be available for TKIP. */
  631. if (sc->splitmic) {
  632. for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
  633. if (!test_bit(i, sc->keymap) &&
  634. (test_bit(i + 32, sc->keymap) ||
  635. test_bit(i + 64, sc->keymap) ||
  636. test_bit(i + 64 + 32, sc->keymap)))
  637. return i;
  638. if (!test_bit(i + 32, sc->keymap) &&
  639. (test_bit(i, sc->keymap) ||
  640. test_bit(i + 64, sc->keymap) ||
  641. test_bit(i + 64 + 32, sc->keymap)))
  642. return i + 32;
  643. if (!test_bit(i + 64, sc->keymap) &&
  644. (test_bit(i , sc->keymap) ||
  645. test_bit(i + 32, sc->keymap) ||
  646. test_bit(i + 64 + 32, sc->keymap)))
  647. return i + 64;
  648. if (!test_bit(i + 64 + 32, sc->keymap) &&
  649. (test_bit(i, sc->keymap) ||
  650. test_bit(i + 32, sc->keymap) ||
  651. test_bit(i + 64, sc->keymap)))
  652. return i + 64 + 32;
  653. }
  654. } else {
  655. for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
  656. if (!test_bit(i, sc->keymap) &&
  657. test_bit(i + 64, sc->keymap))
  658. return i;
  659. if (test_bit(i, sc->keymap) &&
  660. !test_bit(i + 64, sc->keymap))
  661. return i + 64;
  662. }
  663. }
  664. /* No partially used TKIP slots, pick any available slot */
  665. for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
  666. /* Do not allow slots that could be needed for TKIP group keys
  667. * to be used. This limitation could be removed if we know that
  668. * TKIP will not be used. */
  669. if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
  670. continue;
  671. if (sc->splitmic) {
  672. if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
  673. continue;
  674. if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
  675. continue;
  676. }
  677. if (!test_bit(i, sc->keymap))
  678. return i; /* Found a free slot for a key */
  679. }
  680. /* No free slot found */
  681. return -1;
  682. }
  683. static int ath_key_config(struct ath_softc *sc,
  684. struct ieee80211_vif *vif,
  685. struct ieee80211_sta *sta,
  686. struct ieee80211_key_conf *key)
  687. {
  688. struct ath9k_keyval hk;
  689. const u8 *mac = NULL;
  690. int ret = 0;
  691. int idx;
  692. memset(&hk, 0, sizeof(hk));
  693. switch (key->alg) {
  694. case ALG_WEP:
  695. hk.kv_type = ATH9K_CIPHER_WEP;
  696. break;
  697. case ALG_TKIP:
  698. hk.kv_type = ATH9K_CIPHER_TKIP;
  699. break;
  700. case ALG_CCMP:
  701. hk.kv_type = ATH9K_CIPHER_AES_CCM;
  702. break;
  703. default:
  704. return -EOPNOTSUPP;
  705. }
  706. hk.kv_len = key->keylen;
  707. memcpy(hk.kv_val, key->key, key->keylen);
  708. if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  709. /* For now, use the default keys for broadcast keys. This may
  710. * need to change with virtual interfaces. */
  711. idx = key->keyidx;
  712. } else if (key->keyidx) {
  713. if (WARN_ON(!sta))
  714. return -EOPNOTSUPP;
  715. mac = sta->addr;
  716. if (vif->type != NL80211_IFTYPE_AP) {
  717. /* Only keyidx 0 should be used with unicast key, but
  718. * allow this for client mode for now. */
  719. idx = key->keyidx;
  720. } else
  721. return -EIO;
  722. } else {
  723. if (WARN_ON(!sta))
  724. return -EOPNOTSUPP;
  725. mac = sta->addr;
  726. if (key->alg == ALG_TKIP)
  727. idx = ath_reserve_key_cache_slot_tkip(sc);
  728. else
  729. idx = ath_reserve_key_cache_slot(sc);
  730. if (idx < 0)
  731. return -ENOSPC; /* no free key cache entries */
  732. }
  733. if (key->alg == ALG_TKIP)
  734. ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
  735. vif->type == NL80211_IFTYPE_AP);
  736. else
  737. ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
  738. if (!ret)
  739. return -EIO;
  740. set_bit(idx, sc->keymap);
  741. if (key->alg == ALG_TKIP) {
  742. set_bit(idx + 64, sc->keymap);
  743. if (sc->splitmic) {
  744. set_bit(idx + 32, sc->keymap);
  745. set_bit(idx + 64 + 32, sc->keymap);
  746. }
  747. }
  748. return idx;
  749. }
  750. static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
  751. {
  752. ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
  753. if (key->hw_key_idx < IEEE80211_WEP_NKID)
  754. return;
  755. clear_bit(key->hw_key_idx, sc->keymap);
  756. if (key->alg != ALG_TKIP)
  757. return;
  758. clear_bit(key->hw_key_idx + 64, sc->keymap);
  759. if (sc->splitmic) {
  760. clear_bit(key->hw_key_idx + 32, sc->keymap);
  761. clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
  762. }
  763. }
  764. static void setup_ht_cap(struct ath_softc *sc,
  765. struct ieee80211_sta_ht_cap *ht_info)
  766. {
  767. #define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
  768. #define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
  769. ht_info->ht_supported = true;
  770. ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  771. IEEE80211_HT_CAP_SM_PS |
  772. IEEE80211_HT_CAP_SGI_40 |
  773. IEEE80211_HT_CAP_DSSSCCK40;
  774. ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
  775. ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
  776. /* set up supported mcs set */
  777. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  778. switch(sc->rx_chainmask) {
  779. case 1:
  780. ht_info->mcs.rx_mask[0] = 0xff;
  781. break;
  782. case 3:
  783. case 5:
  784. case 7:
  785. default:
  786. ht_info->mcs.rx_mask[0] = 0xff;
  787. ht_info->mcs.rx_mask[1] = 0xff;
  788. break;
  789. }
  790. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  791. }
  792. static void ath9k_bss_assoc_info(struct ath_softc *sc,
  793. struct ieee80211_vif *vif,
  794. struct ieee80211_bss_conf *bss_conf)
  795. {
  796. struct ath_vif *avp = (void *)vif->drv_priv;
  797. if (bss_conf->assoc) {
  798. DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
  799. bss_conf->aid, sc->curbssid);
  800. /* New association, store aid */
  801. if (avp->av_opmode == NL80211_IFTYPE_STATION) {
  802. sc->curaid = bss_conf->aid;
  803. ath9k_hw_write_associd(sc);
  804. }
  805. /* Configure the beacon */
  806. ath_beacon_config(sc, vif);
  807. /* Reset rssi stats */
  808. sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
  809. sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
  810. sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
  811. sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
  812. /* Start ANI */
  813. mod_timer(&sc->ani.timer,
  814. jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
  815. } else {
  816. DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
  817. sc->curaid = 0;
  818. }
  819. }
  820. /********************************/
  821. /* LED functions */
  822. /********************************/
  823. static void ath_led_blink_work(struct work_struct *work)
  824. {
  825. struct ath_softc *sc = container_of(work, struct ath_softc,
  826. ath_led_blink_work.work);
  827. if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
  828. return;
  829. if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
  830. (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
  831. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
  832. else
  833. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
  834. (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
  835. queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
  836. (sc->sc_flags & SC_OP_LED_ON) ?
  837. msecs_to_jiffies(sc->led_off_duration) :
  838. msecs_to_jiffies(sc->led_on_duration));
  839. sc->led_on_duration = sc->led_on_cnt ?
  840. max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
  841. ATH_LED_ON_DURATION_IDLE;
  842. sc->led_off_duration = sc->led_off_cnt ?
  843. max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
  844. ATH_LED_OFF_DURATION_IDLE;
  845. sc->led_on_cnt = sc->led_off_cnt = 0;
  846. if (sc->sc_flags & SC_OP_LED_ON)
  847. sc->sc_flags &= ~SC_OP_LED_ON;
  848. else
  849. sc->sc_flags |= SC_OP_LED_ON;
  850. }
  851. static void ath_led_brightness(struct led_classdev *led_cdev,
  852. enum led_brightness brightness)
  853. {
  854. struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
  855. struct ath_softc *sc = led->sc;
  856. switch (brightness) {
  857. case LED_OFF:
  858. if (led->led_type == ATH_LED_ASSOC ||
  859. led->led_type == ATH_LED_RADIO) {
  860. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
  861. (led->led_type == ATH_LED_RADIO));
  862. sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
  863. if (led->led_type == ATH_LED_RADIO)
  864. sc->sc_flags &= ~SC_OP_LED_ON;
  865. } else {
  866. sc->led_off_cnt++;
  867. }
  868. break;
  869. case LED_FULL:
  870. if (led->led_type == ATH_LED_ASSOC) {
  871. sc->sc_flags |= SC_OP_LED_ASSOCIATED;
  872. queue_delayed_work(sc->hw->workqueue,
  873. &sc->ath_led_blink_work, 0);
  874. } else if (led->led_type == ATH_LED_RADIO) {
  875. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
  876. sc->sc_flags |= SC_OP_LED_ON;
  877. } else {
  878. sc->led_on_cnt++;
  879. }
  880. break;
  881. default:
  882. break;
  883. }
  884. }
  885. static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
  886. char *trigger)
  887. {
  888. int ret;
  889. led->sc = sc;
  890. led->led_cdev.name = led->name;
  891. led->led_cdev.default_trigger = trigger;
  892. led->led_cdev.brightness_set = ath_led_brightness;
  893. ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
  894. if (ret)
  895. DPRINTF(sc, ATH_DBG_FATAL,
  896. "Failed to register led:%s", led->name);
  897. else
  898. led->registered = 1;
  899. return ret;
  900. }
  901. static void ath_unregister_led(struct ath_led *led)
  902. {
  903. if (led->registered) {
  904. led_classdev_unregister(&led->led_cdev);
  905. led->registered = 0;
  906. }
  907. }
  908. static void ath_deinit_leds(struct ath_softc *sc)
  909. {
  910. cancel_delayed_work_sync(&sc->ath_led_blink_work);
  911. ath_unregister_led(&sc->assoc_led);
  912. sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
  913. ath_unregister_led(&sc->tx_led);
  914. ath_unregister_led(&sc->rx_led);
  915. ath_unregister_led(&sc->radio_led);
  916. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
  917. }
  918. static void ath_init_leds(struct ath_softc *sc)
  919. {
  920. char *trigger;
  921. int ret;
  922. /* Configure gpio 1 for output */
  923. ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
  924. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  925. /* LED off, active low */
  926. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
  927. INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
  928. trigger = ieee80211_get_radio_led_name(sc->hw);
  929. snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
  930. "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
  931. ret = ath_register_led(sc, &sc->radio_led, trigger);
  932. sc->radio_led.led_type = ATH_LED_RADIO;
  933. if (ret)
  934. goto fail;
  935. trigger = ieee80211_get_assoc_led_name(sc->hw);
  936. snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
  937. "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
  938. ret = ath_register_led(sc, &sc->assoc_led, trigger);
  939. sc->assoc_led.led_type = ATH_LED_ASSOC;
  940. if (ret)
  941. goto fail;
  942. trigger = ieee80211_get_tx_led_name(sc->hw);
  943. snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
  944. "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
  945. ret = ath_register_led(sc, &sc->tx_led, trigger);
  946. sc->tx_led.led_type = ATH_LED_TX;
  947. if (ret)
  948. goto fail;
  949. trigger = ieee80211_get_rx_led_name(sc->hw);
  950. snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
  951. "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
  952. ret = ath_register_led(sc, &sc->rx_led, trigger);
  953. sc->rx_led.led_type = ATH_LED_RX;
  954. if (ret)
  955. goto fail;
  956. return;
  957. fail:
  958. ath_deinit_leds(sc);
  959. }
  960. void ath_radio_enable(struct ath_softc *sc)
  961. {
  962. struct ath_hw *ah = sc->sc_ah;
  963. struct ieee80211_channel *channel = sc->hw->conf.channel;
  964. int r;
  965. ath9k_ps_wakeup(sc);
  966. spin_lock_bh(&sc->sc_resetlock);
  967. r = ath9k_hw_reset(ah, ah->curchan, false);
  968. if (r) {
  969. DPRINTF(sc, ATH_DBG_FATAL,
  970. "Unable to reset channel %u (%uMhz) ",
  971. "reset status %u\n",
  972. channel->center_freq, r);
  973. }
  974. spin_unlock_bh(&sc->sc_resetlock);
  975. ath_update_txpow(sc);
  976. if (ath_startrecv(sc) != 0) {
  977. DPRINTF(sc, ATH_DBG_FATAL,
  978. "Unable to restart recv logic\n");
  979. return;
  980. }
  981. if (sc->sc_flags & SC_OP_BEACONS)
  982. ath_beacon_config(sc, NULL); /* restart beacons */
  983. /* Re-Enable interrupts */
  984. ath9k_hw_set_interrupts(ah, sc->imask);
  985. /* Enable LED */
  986. ath9k_hw_cfg_output(ah, ATH_LED_PIN,
  987. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  988. ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
  989. ieee80211_wake_queues(sc->hw);
  990. ath9k_ps_restore(sc);
  991. }
  992. void ath_radio_disable(struct ath_softc *sc)
  993. {
  994. struct ath_hw *ah = sc->sc_ah;
  995. struct ieee80211_channel *channel = sc->hw->conf.channel;
  996. int r;
  997. ath9k_ps_wakeup(sc);
  998. ieee80211_stop_queues(sc->hw);
  999. /* Disable LED */
  1000. ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
  1001. ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
  1002. /* Disable interrupts */
  1003. ath9k_hw_set_interrupts(ah, 0);
  1004. ath_drain_all_txq(sc, false); /* clear pending tx frames */
  1005. ath_stoprecv(sc); /* turn off frame recv */
  1006. ath_flushrecv(sc); /* flush recv queue */
  1007. spin_lock_bh(&sc->sc_resetlock);
  1008. r = ath9k_hw_reset(ah, ah->curchan, false);
  1009. if (r) {
  1010. DPRINTF(sc, ATH_DBG_FATAL,
  1011. "Unable to reset channel %u (%uMhz) "
  1012. "reset status %u\n",
  1013. channel->center_freq, r);
  1014. }
  1015. spin_unlock_bh(&sc->sc_resetlock);
  1016. ath9k_hw_phy_disable(ah);
  1017. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  1018. ath9k_ps_restore(sc);
  1019. }
  1020. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1021. /*******************/
  1022. /* Rfkill */
  1023. /*******************/
  1024. static bool ath_is_rfkill_set(struct ath_softc *sc)
  1025. {
  1026. struct ath_hw *ah = sc->sc_ah;
  1027. return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
  1028. ah->rfkill_polarity;
  1029. }
  1030. /* h/w rfkill poll function */
  1031. static void ath_rfkill_poll(struct work_struct *work)
  1032. {
  1033. struct ath_softc *sc = container_of(work, struct ath_softc,
  1034. rf_kill.rfkill_poll.work);
  1035. bool radio_on;
  1036. if (sc->sc_flags & SC_OP_INVALID)
  1037. return;
  1038. radio_on = !ath_is_rfkill_set(sc);
  1039. /*
  1040. * enable/disable radio only when there is a
  1041. * state change in RF switch
  1042. */
  1043. if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
  1044. enum rfkill_state state;
  1045. if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
  1046. state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
  1047. : RFKILL_STATE_HARD_BLOCKED;
  1048. } else if (radio_on) {
  1049. ath_radio_enable(sc);
  1050. state = RFKILL_STATE_UNBLOCKED;
  1051. } else {
  1052. ath_radio_disable(sc);
  1053. state = RFKILL_STATE_HARD_BLOCKED;
  1054. }
  1055. if (state == RFKILL_STATE_HARD_BLOCKED)
  1056. sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
  1057. else
  1058. sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;
  1059. rfkill_force_state(sc->rf_kill.rfkill, state);
  1060. }
  1061. queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
  1062. msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
  1063. }
  1064. /* s/w rfkill handler */
  1065. static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
  1066. {
  1067. struct ath_softc *sc = data;
  1068. switch (state) {
  1069. case RFKILL_STATE_SOFT_BLOCKED:
  1070. if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
  1071. SC_OP_RFKILL_SW_BLOCKED)))
  1072. ath_radio_disable(sc);
  1073. sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
  1074. return 0;
  1075. case RFKILL_STATE_UNBLOCKED:
  1076. if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
  1077. sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
  1078. if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
  1079. DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
  1080. "radio as it is disabled by h/w\n");
  1081. return -EPERM;
  1082. }
  1083. ath_radio_enable(sc);
  1084. }
  1085. return 0;
  1086. default:
  1087. return -EINVAL;
  1088. }
  1089. }
  1090. /* Init s/w rfkill */
  1091. static int ath_init_sw_rfkill(struct ath_softc *sc)
  1092. {
  1093. sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
  1094. RFKILL_TYPE_WLAN);
  1095. if (!sc->rf_kill.rfkill) {
  1096. DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
  1097. return -ENOMEM;
  1098. }
  1099. snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
  1100. "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
  1101. sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
  1102. sc->rf_kill.rfkill->data = sc;
  1103. sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
  1104. sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
  1105. sc->rf_kill.rfkill->user_claim_unsupported = 1;
  1106. return 0;
  1107. }
  1108. /* Deinitialize rfkill */
  1109. static void ath_deinit_rfkill(struct ath_softc *sc)
  1110. {
  1111. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1112. cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
  1113. if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
  1114. rfkill_unregister(sc->rf_kill.rfkill);
  1115. sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
  1116. sc->rf_kill.rfkill = NULL;
  1117. }
  1118. }
  1119. static int ath_start_rfkill_poll(struct ath_softc *sc)
  1120. {
  1121. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1122. queue_delayed_work(sc->hw->workqueue,
  1123. &sc->rf_kill.rfkill_poll, 0);
  1124. if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
  1125. if (rfkill_register(sc->rf_kill.rfkill)) {
  1126. DPRINTF(sc, ATH_DBG_FATAL,
  1127. "Unable to register rfkill\n");
  1128. rfkill_free(sc->rf_kill.rfkill);
  1129. /* Deinitialize the device */
  1130. ath_cleanup(sc);
  1131. return -EIO;
  1132. } else {
  1133. sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
  1134. }
  1135. }
  1136. return 0;
  1137. }
  1138. #endif /* CONFIG_RFKILL */
  1139. void ath_cleanup(struct ath_softc *sc)
  1140. {
  1141. ath_detach(sc);
  1142. free_irq(sc->irq, sc);
  1143. ath_bus_cleanup(sc);
  1144. kfree(sc->sec_wiphy);
  1145. ieee80211_free_hw(sc->hw);
  1146. }
  1147. void ath_detach(struct ath_softc *sc)
  1148. {
  1149. struct ieee80211_hw *hw = sc->hw;
  1150. int i = 0;
  1151. ath9k_ps_wakeup(sc);
  1152. DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
  1153. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1154. ath_deinit_rfkill(sc);
  1155. #endif
  1156. ath_deinit_leds(sc);
  1157. cancel_work_sync(&sc->chan_work);
  1158. cancel_delayed_work_sync(&sc->wiphy_work);
  1159. for (i = 0; i < sc->num_sec_wiphy; i++) {
  1160. struct ath_wiphy *aphy = sc->sec_wiphy[i];
  1161. if (aphy == NULL)
  1162. continue;
  1163. sc->sec_wiphy[i] = NULL;
  1164. ieee80211_unregister_hw(aphy->hw);
  1165. ieee80211_free_hw(aphy->hw);
  1166. }
  1167. ieee80211_unregister_hw(hw);
  1168. ath_rx_cleanup(sc);
  1169. ath_tx_cleanup(sc);
  1170. tasklet_kill(&sc->intr_tq);
  1171. tasklet_kill(&sc->bcon_tasklet);
  1172. if (!(sc->sc_flags & SC_OP_INVALID))
  1173. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  1174. /* cleanup tx queues */
  1175. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1176. if (ATH_TXQ_SETUP(sc, i))
  1177. ath_tx_cleanupq(sc, &sc->tx.txq[i]);
  1178. ath9k_hw_detach(sc->sc_ah);
  1179. ath9k_exit_debug(sc);
  1180. ath9k_ps_restore(sc);
  1181. }
  1182. static int ath_init(u16 devid, struct ath_softc *sc)
  1183. {
  1184. struct ath_hw *ah = NULL;
  1185. int status;
  1186. int error = 0, i;
  1187. int csz = 0;
  1188. /* XXX: hardware will not be ready until ath_open() being called */
  1189. sc->sc_flags |= SC_OP_INVALID;
  1190. if (ath9k_init_debug(sc) < 0)
  1191. printk(KERN_ERR "Unable to create debugfs files\n");
  1192. spin_lock_init(&sc->wiphy_lock);
  1193. spin_lock_init(&sc->sc_resetlock);
  1194. spin_lock_init(&sc->sc_serial_rw);
  1195. mutex_init(&sc->mutex);
  1196. tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
  1197. tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
  1198. (unsigned long)sc);
  1199. /*
  1200. * Cache line size is used to size and align various
  1201. * structures used to communicate with the hardware.
  1202. */
  1203. ath_read_cachesize(sc, &csz);
  1204. /* XXX assert csz is non-zero */
  1205. sc->cachelsz = csz << 2; /* convert to bytes */
  1206. ah = ath9k_hw_attach(devid, sc, &status);
  1207. if (ah == NULL) {
  1208. DPRINTF(sc, ATH_DBG_FATAL,
  1209. "Unable to attach hardware; HAL status %d\n", status);
  1210. error = -ENXIO;
  1211. goto bad;
  1212. }
  1213. sc->sc_ah = ah;
  1214. /* Get the hardware key cache size. */
  1215. sc->keymax = ah->caps.keycache_size;
  1216. if (sc->keymax > ATH_KEYMAX) {
  1217. DPRINTF(sc, ATH_DBG_KEYCACHE,
  1218. "Warning, using only %u entries in %u key cache\n",
  1219. ATH_KEYMAX, sc->keymax);
  1220. sc->keymax = ATH_KEYMAX;
  1221. }
  1222. /*
  1223. * Reset the key cache since some parts do not
  1224. * reset the contents on initial power up.
  1225. */
  1226. for (i = 0; i < sc->keymax; i++)
  1227. ath9k_hw_keyreset(ah, (u16) i);
  1228. if (ath9k_regd_init(sc->sc_ah))
  1229. goto bad;
  1230. /* default to MONITOR mode */
  1231. sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
  1232. /* Setup rate tables */
  1233. ath_rate_attach(sc);
  1234. ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
  1235. ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
  1236. /*
  1237. * Allocate hardware transmit queues: one queue for
  1238. * beacon frames and one data queue for each QoS
  1239. * priority. Note that the hal handles reseting
  1240. * these queues at the needed time.
  1241. */
  1242. sc->beacon.beaconq = ath_beaconq_setup(ah);
  1243. if (sc->beacon.beaconq == -1) {
  1244. DPRINTF(sc, ATH_DBG_FATAL,
  1245. "Unable to setup a beacon xmit queue\n");
  1246. error = -EIO;
  1247. goto bad2;
  1248. }
  1249. sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
  1250. if (sc->beacon.cabq == NULL) {
  1251. DPRINTF(sc, ATH_DBG_FATAL,
  1252. "Unable to setup CAB xmit queue\n");
  1253. error = -EIO;
  1254. goto bad2;
  1255. }
  1256. sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
  1257. ath_cabq_update(sc);
  1258. for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
  1259. sc->tx.hwq_map[i] = -1;
  1260. /* Setup data queues */
  1261. /* NB: ensure BK queue is the lowest priority h/w queue */
  1262. if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
  1263. DPRINTF(sc, ATH_DBG_FATAL,
  1264. "Unable to setup xmit queue for BK traffic\n");
  1265. error = -EIO;
  1266. goto bad2;
  1267. }
  1268. if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
  1269. DPRINTF(sc, ATH_DBG_FATAL,
  1270. "Unable to setup xmit queue for BE traffic\n");
  1271. error = -EIO;
  1272. goto bad2;
  1273. }
  1274. if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
  1275. DPRINTF(sc, ATH_DBG_FATAL,
  1276. "Unable to setup xmit queue for VI traffic\n");
  1277. error = -EIO;
  1278. goto bad2;
  1279. }
  1280. if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
  1281. DPRINTF(sc, ATH_DBG_FATAL,
  1282. "Unable to setup xmit queue for VO traffic\n");
  1283. error = -EIO;
  1284. goto bad2;
  1285. }
  1286. /* Initializes the noise floor to a reasonable default value.
  1287. * Later on this will be updated during ANI processing. */
  1288. sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
  1289. setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
  1290. if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
  1291. ATH9K_CIPHER_TKIP, NULL)) {
  1292. /*
  1293. * Whether we should enable h/w TKIP MIC.
  1294. * XXX: if we don't support WME TKIP MIC, then we wouldn't
  1295. * report WMM capable, so it's always safe to turn on
  1296. * TKIP MIC in this case.
  1297. */
  1298. ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
  1299. 0, 1, NULL);
  1300. }
  1301. /*
  1302. * Check whether the separate key cache entries
  1303. * are required to handle both tx+rx MIC keys.
  1304. * With split mic keys the number of stations is limited
  1305. * to 27 otherwise 59.
  1306. */
  1307. if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
  1308. ATH9K_CIPHER_TKIP, NULL)
  1309. && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
  1310. ATH9K_CIPHER_MIC, NULL)
  1311. && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
  1312. 0, NULL))
  1313. sc->splitmic = 1;
  1314. /* turn on mcast key search if possible */
  1315. if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
  1316. (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
  1317. 1, NULL);
  1318. sc->config.txpowlimit = ATH_TXPOWER_MAX;
  1319. /* 11n Capabilities */
  1320. if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  1321. sc->sc_flags |= SC_OP_TXAGGR;
  1322. sc->sc_flags |= SC_OP_RXAGGR;
  1323. }
  1324. sc->tx_chainmask = ah->caps.tx_chainmask;
  1325. sc->rx_chainmask = ah->caps.rx_chainmask;
  1326. ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
  1327. sc->rx.defant = ath9k_hw_getdefantenna(ah);
  1328. if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
  1329. memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
  1330. sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
  1331. /* initialize beacon slots */
  1332. for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
  1333. sc->beacon.bslot[i] = NULL;
  1334. sc->beacon.bslot_aphy[i] = NULL;
  1335. }
  1336. /* save MISC configurations */
  1337. sc->config.swBeaconProcess = 1;
  1338. /* setup channels and rates */
  1339. sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
  1340. sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
  1341. sc->rates[IEEE80211_BAND_2GHZ];
  1342. sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
  1343. sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
  1344. ARRAY_SIZE(ath9k_2ghz_chantable);
  1345. if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
  1346. sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
  1347. sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
  1348. sc->rates[IEEE80211_BAND_5GHZ];
  1349. sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
  1350. sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
  1351. ARRAY_SIZE(ath9k_5ghz_chantable);
  1352. }
  1353. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
  1354. ath9k_hw_btcoex_enable(sc->sc_ah);
  1355. return 0;
  1356. bad2:
  1357. /* cleanup tx queues */
  1358. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1359. if (ATH_TXQ_SETUP(sc, i))
  1360. ath_tx_cleanupq(sc, &sc->tx.txq[i]);
  1361. bad:
  1362. if (ah)
  1363. ath9k_hw_detach(ah);
  1364. ath9k_exit_debug(sc);
  1365. return error;
  1366. }
  1367. void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
  1368. {
  1369. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  1370. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1371. IEEE80211_HW_SIGNAL_DBM |
  1372. IEEE80211_HW_AMPDU_AGGREGATION |
  1373. IEEE80211_HW_SUPPORTS_PS |
  1374. IEEE80211_HW_PS_NULLFUNC_STACK |
  1375. IEEE80211_HW_SPECTRUM_MGMT;
  1376. if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
  1377. hw->flags |= IEEE80211_HW_MFP_CAPABLE;
  1378. hw->wiphy->interface_modes =
  1379. BIT(NL80211_IFTYPE_AP) |
  1380. BIT(NL80211_IFTYPE_STATION) |
  1381. BIT(NL80211_IFTYPE_ADHOC) |
  1382. BIT(NL80211_IFTYPE_MESH_POINT);
  1383. hw->wiphy->reg_notifier = ath9k_reg_notifier;
  1384. hw->wiphy->strict_regulatory = true;
  1385. hw->queues = 4;
  1386. hw->max_rates = 4;
  1387. hw->channel_change_time = 5000;
  1388. hw->max_listen_interval = 10;
  1389. hw->max_rate_tries = ATH_11N_TXMAXTRY;
  1390. hw->sta_data_size = sizeof(struct ath_node);
  1391. hw->vif_data_size = sizeof(struct ath_vif);
  1392. hw->rate_control_algorithm = "ath9k_rate_control";
  1393. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  1394. &sc->sbands[IEEE80211_BAND_2GHZ];
  1395. if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
  1396. hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  1397. &sc->sbands[IEEE80211_BAND_5GHZ];
  1398. }
  1399. int ath_attach(u16 devid, struct ath_softc *sc)
  1400. {
  1401. struct ieee80211_hw *hw = sc->hw;
  1402. const struct ieee80211_regdomain *regd;
  1403. int error = 0, i;
  1404. DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
  1405. error = ath_init(devid, sc);
  1406. if (error != 0)
  1407. return error;
  1408. /* get mac address from hardware and set in mac80211 */
  1409. SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
  1410. ath_set_hw_capab(sc, hw);
  1411. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  1412. setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
  1413. if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
  1414. setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
  1415. }
  1416. /* initialize tx/rx engine */
  1417. error = ath_tx_init(sc, ATH_TXBUF);
  1418. if (error != 0)
  1419. goto error_attach;
  1420. error = ath_rx_init(sc, ATH_RXBUF);
  1421. if (error != 0)
  1422. goto error_attach;
  1423. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1424. /* Initialze h/w Rfkill */
  1425. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1426. INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);
  1427. /* Initialize s/w rfkill */
  1428. error = ath_init_sw_rfkill(sc);
  1429. if (error)
  1430. goto error_attach;
  1431. #endif
  1432. if (ath9k_is_world_regd(sc->sc_ah)) {
  1433. /* Anything applied here (prior to wiphy registration) gets
  1434. * saved on the wiphy orig_* parameters */
  1435. regd = ath9k_world_regdomain(sc->sc_ah);
  1436. hw->wiphy->custom_regulatory = true;
  1437. hw->wiphy->strict_regulatory = false;
  1438. } else {
  1439. /* This gets applied in the case of the absense of CRDA,
  1440. * it's our own custom world regulatory domain, similar to
  1441. * cfg80211's but we enable passive scanning */
  1442. regd = ath9k_default_world_regdomain();
  1443. }
  1444. wiphy_apply_custom_regulatory(hw->wiphy, regd);
  1445. ath9k_reg_apply_radar_flags(hw->wiphy);
  1446. ath9k_reg_apply_world_flags(hw->wiphy, NL80211_REGDOM_SET_BY_DRIVER);
  1447. INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
  1448. INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
  1449. sc->wiphy_scheduler_int = msecs_to_jiffies(500);
  1450. error = ieee80211_register_hw(hw);
  1451. if (!ath9k_is_world_regd(sc->sc_ah)) {
  1452. error = regulatory_hint(hw->wiphy,
  1453. sc->sc_ah->regulatory.alpha2);
  1454. if (error)
  1455. goto error_attach;
  1456. }
  1457. /* Initialize LED control */
  1458. ath_init_leds(sc);
  1459. return 0;
  1460. error_attach:
  1461. /* cleanup tx queues */
  1462. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1463. if (ATH_TXQ_SETUP(sc, i))
  1464. ath_tx_cleanupq(sc, &sc->tx.txq[i]);
  1465. ath9k_hw_detach(sc->sc_ah);
  1466. ath9k_exit_debug(sc);
  1467. return error;
  1468. }
  1469. int ath_reset(struct ath_softc *sc, bool retry_tx)
  1470. {
  1471. struct ath_hw *ah = sc->sc_ah;
  1472. struct ieee80211_hw *hw = sc->hw;
  1473. int r;
  1474. ath9k_hw_set_interrupts(ah, 0);
  1475. ath_drain_all_txq(sc, retry_tx);
  1476. ath_stoprecv(sc);
  1477. ath_flushrecv(sc);
  1478. spin_lock_bh(&sc->sc_resetlock);
  1479. r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
  1480. if (r)
  1481. DPRINTF(sc, ATH_DBG_FATAL,
  1482. "Unable to reset hardware; reset status %u\n", r);
  1483. spin_unlock_bh(&sc->sc_resetlock);
  1484. if (ath_startrecv(sc) != 0)
  1485. DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
  1486. /*
  1487. * We may be doing a reset in response to a request
  1488. * that changes the channel so update any state that
  1489. * might change as a result.
  1490. */
  1491. ath_cache_conf_rate(sc, &hw->conf);
  1492. ath_update_txpow(sc);
  1493. if (sc->sc_flags & SC_OP_BEACONS)
  1494. ath_beacon_config(sc, NULL); /* restart beacons */
  1495. ath9k_hw_set_interrupts(ah, sc->imask);
  1496. if (retry_tx) {
  1497. int i;
  1498. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1499. if (ATH_TXQ_SETUP(sc, i)) {
  1500. spin_lock_bh(&sc->tx.txq[i].axq_lock);
  1501. ath_txq_schedule(sc, &sc->tx.txq[i]);
  1502. spin_unlock_bh(&sc->tx.txq[i].axq_lock);
  1503. }
  1504. }
  1505. }
  1506. return r;
  1507. }
  1508. /*
  1509. * This function will allocate both the DMA descriptor structure, and the
  1510. * buffers it contains. These are used to contain the descriptors used
  1511. * by the system.
  1512. */
  1513. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  1514. struct list_head *head, const char *name,
  1515. int nbuf, int ndesc)
  1516. {
  1517. #define DS2PHYS(_dd, _ds) \
  1518. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  1519. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  1520. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  1521. struct ath_desc *ds;
  1522. struct ath_buf *bf;
  1523. int i, bsize, error;
  1524. DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
  1525. name, nbuf, ndesc);
  1526. INIT_LIST_HEAD(head);
  1527. /* ath_desc must be a multiple of DWORDs */
  1528. if ((sizeof(struct ath_desc) % 4) != 0) {
  1529. DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
  1530. ASSERT((sizeof(struct ath_desc) % 4) == 0);
  1531. error = -ENOMEM;
  1532. goto fail;
  1533. }
  1534. dd->dd_name = name;
  1535. dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
  1536. /*
  1537. * Need additional DMA memory because we can't use
  1538. * descriptors that cross the 4K page boundary. Assume
  1539. * one skipped descriptor per 4K page.
  1540. */
  1541. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
  1542. u32 ndesc_skipped =
  1543. ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
  1544. u32 dma_len;
  1545. while (ndesc_skipped) {
  1546. dma_len = ndesc_skipped * sizeof(struct ath_desc);
  1547. dd->dd_desc_len += dma_len;
  1548. ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
  1549. };
  1550. }
  1551. /* allocate descriptors */
  1552. dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
  1553. &dd->dd_desc_paddr, GFP_KERNEL);
  1554. if (dd->dd_desc == NULL) {
  1555. error = -ENOMEM;
  1556. goto fail;
  1557. }
  1558. ds = dd->dd_desc;
  1559. DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
  1560. dd->dd_name, ds, (u32) dd->dd_desc_len,
  1561. ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
  1562. /* allocate buffers */
  1563. bsize = sizeof(struct ath_buf) * nbuf;
  1564. bf = kzalloc(bsize, GFP_KERNEL);
  1565. if (bf == NULL) {
  1566. error = -ENOMEM;
  1567. goto fail2;
  1568. }
  1569. dd->dd_bufptr = bf;
  1570. for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
  1571. bf->bf_desc = ds;
  1572. bf->bf_daddr = DS2PHYS(dd, ds);
  1573. if (!(sc->sc_ah->caps.hw_caps &
  1574. ATH9K_HW_CAP_4KB_SPLITTRANS)) {
  1575. /*
  1576. * Skip descriptor addresses which can cause 4KB
  1577. * boundary crossing (addr + length) with a 32 dword
  1578. * descriptor fetch.
  1579. */
  1580. while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
  1581. ASSERT((caddr_t) bf->bf_desc <
  1582. ((caddr_t) dd->dd_desc +
  1583. dd->dd_desc_len));
  1584. ds += ndesc;
  1585. bf->bf_desc = ds;
  1586. bf->bf_daddr = DS2PHYS(dd, ds);
  1587. }
  1588. }
  1589. list_add_tail(&bf->list, head);
  1590. }
  1591. return 0;
  1592. fail2:
  1593. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1594. dd->dd_desc_paddr);
  1595. fail:
  1596. memset(dd, 0, sizeof(*dd));
  1597. return error;
  1598. #undef ATH_DESC_4KB_BOUND_CHECK
  1599. #undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
  1600. #undef DS2PHYS
  1601. }
  1602. void ath_descdma_cleanup(struct ath_softc *sc,
  1603. struct ath_descdma *dd,
  1604. struct list_head *head)
  1605. {
  1606. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1607. dd->dd_desc_paddr);
  1608. INIT_LIST_HEAD(head);
  1609. kfree(dd->dd_bufptr);
  1610. memset(dd, 0, sizeof(*dd));
  1611. }
  1612. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
  1613. {
  1614. int qnum;
  1615. switch (queue) {
  1616. case 0:
  1617. qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
  1618. break;
  1619. case 1:
  1620. qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
  1621. break;
  1622. case 2:
  1623. qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
  1624. break;
  1625. case 3:
  1626. qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
  1627. break;
  1628. default:
  1629. qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
  1630. break;
  1631. }
  1632. return qnum;
  1633. }
  1634. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
  1635. {
  1636. int qnum;
  1637. switch (queue) {
  1638. case ATH9K_WME_AC_VO:
  1639. qnum = 0;
  1640. break;
  1641. case ATH9K_WME_AC_VI:
  1642. qnum = 1;
  1643. break;
  1644. case ATH9K_WME_AC_BE:
  1645. qnum = 2;
  1646. break;
  1647. case ATH9K_WME_AC_BK:
  1648. qnum = 3;
  1649. break;
  1650. default:
  1651. qnum = -1;
  1652. break;
  1653. }
  1654. return qnum;
  1655. }
  1656. /* XXX: Remove me once we don't depend on ath9k_channel for all
  1657. * this redundant data */
  1658. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  1659. struct ath9k_channel *ichan)
  1660. {
  1661. struct ieee80211_channel *chan = hw->conf.channel;
  1662. struct ieee80211_conf *conf = &hw->conf;
  1663. ichan->channel = chan->center_freq;
  1664. ichan->chan = chan;
  1665. if (chan->band == IEEE80211_BAND_2GHZ) {
  1666. ichan->chanmode = CHANNEL_G;
  1667. ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
  1668. } else {
  1669. ichan->chanmode = CHANNEL_A;
  1670. ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
  1671. }
  1672. sc->tx_chan_width = ATH9K_HT_MACMODE_20;
  1673. if (conf_is_ht(conf)) {
  1674. if (conf_is_ht40(conf))
  1675. sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
  1676. ichan->chanmode = ath_get_extchanmode(sc, chan,
  1677. conf->channel_type);
  1678. }
  1679. }
  1680. /**********************/
  1681. /* mac80211 callbacks */
  1682. /**********************/
  1683. static int ath9k_start(struct ieee80211_hw *hw)
  1684. {
  1685. struct ath_wiphy *aphy = hw->priv;
  1686. struct ath_softc *sc = aphy->sc;
  1687. struct ieee80211_channel *curchan = hw->conf.channel;
  1688. struct ath9k_channel *init_channel;
  1689. int r, pos;
  1690. DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
  1691. "initial channel: %d MHz\n", curchan->center_freq);
  1692. mutex_lock(&sc->mutex);
  1693. if (ath9k_wiphy_started(sc)) {
  1694. if (sc->chan_idx == curchan->hw_value) {
  1695. /*
  1696. * Already on the operational channel, the new wiphy
  1697. * can be marked active.
  1698. */
  1699. aphy->state = ATH_WIPHY_ACTIVE;
  1700. ieee80211_wake_queues(hw);
  1701. } else {
  1702. /*
  1703. * Another wiphy is on another channel, start the new
  1704. * wiphy in paused state.
  1705. */
  1706. aphy->state = ATH_WIPHY_PAUSED;
  1707. ieee80211_stop_queues(hw);
  1708. }
  1709. mutex_unlock(&sc->mutex);
  1710. return 0;
  1711. }
  1712. aphy->state = ATH_WIPHY_ACTIVE;
  1713. /* setup initial channel */
  1714. pos = curchan->hw_value;
  1715. sc->chan_idx = pos;
  1716. init_channel = &sc->sc_ah->channels[pos];
  1717. ath9k_update_ichannel(sc, hw, init_channel);
  1718. /* Reset SERDES registers */
  1719. ath9k_hw_configpcipowersave(sc->sc_ah, 0);
  1720. /*
  1721. * The basic interface to setting the hardware in a good
  1722. * state is ``reset''. On return the hardware is known to
  1723. * be powered up and with interrupts disabled. This must
  1724. * be followed by initialization of the appropriate bits
  1725. * and then setup of the interrupt mask.
  1726. */
  1727. spin_lock_bh(&sc->sc_resetlock);
  1728. r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
  1729. if (r) {
  1730. DPRINTF(sc, ATH_DBG_FATAL,
  1731. "Unable to reset hardware; reset status %u "
  1732. "(freq %u MHz)\n", r,
  1733. curchan->center_freq);
  1734. spin_unlock_bh(&sc->sc_resetlock);
  1735. goto mutex_unlock;
  1736. }
  1737. spin_unlock_bh(&sc->sc_resetlock);
  1738. /*
  1739. * This is needed only to setup initial state
  1740. * but it's best done after a reset.
  1741. */
  1742. ath_update_txpow(sc);
  1743. /*
  1744. * Setup the hardware after reset:
  1745. * The receive engine is set going.
  1746. * Frame transmit is handled entirely
  1747. * in the frame output path; there's nothing to do
  1748. * here except setup the interrupt mask.
  1749. */
  1750. if (ath_startrecv(sc) != 0) {
  1751. DPRINTF(sc, ATH_DBG_FATAL,
  1752. "Unable to start recv logic\n");
  1753. r = -EIO;
  1754. goto mutex_unlock;
  1755. }
  1756. /* Setup our intr mask. */
  1757. sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
  1758. | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
  1759. | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
  1760. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
  1761. sc->imask |= ATH9K_INT_GTT;
  1762. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
  1763. sc->imask |= ATH9K_INT_CST;
  1764. ath_cache_conf_rate(sc, &hw->conf);
  1765. sc->sc_flags &= ~SC_OP_INVALID;
  1766. /* Disable BMISS interrupt when we're not associated */
  1767. sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
  1768. ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
  1769. ieee80211_wake_queues(hw);
  1770. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1771. r = ath_start_rfkill_poll(sc);
  1772. #endif
  1773. mutex_unlock:
  1774. mutex_unlock(&sc->mutex);
  1775. return r;
  1776. }
  1777. static int ath9k_tx(struct ieee80211_hw *hw,
  1778. struct sk_buff *skb)
  1779. {
  1780. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1781. struct ath_wiphy *aphy = hw->priv;
  1782. struct ath_softc *sc = aphy->sc;
  1783. struct ath_tx_control txctl;
  1784. int hdrlen, padsize;
  1785. if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
  1786. printk(KERN_DEBUG "ath9k: %s: TX in unexpected wiphy state "
  1787. "%d\n", wiphy_name(hw->wiphy), aphy->state);
  1788. goto exit;
  1789. }
  1790. memset(&txctl, 0, sizeof(struct ath_tx_control));
  1791. /*
  1792. * As a temporary workaround, assign seq# here; this will likely need
  1793. * to be cleaned up to work better with Beacon transmission and virtual
  1794. * BSSes.
  1795. */
  1796. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1797. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1798. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1799. sc->tx.seq_no += 0x10;
  1800. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1801. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1802. }
  1803. /* Add the padding after the header if this is not already done */
  1804. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1805. if (hdrlen & 3) {
  1806. padsize = hdrlen % 4;
  1807. if (skb_headroom(skb) < padsize)
  1808. return -1;
  1809. skb_push(skb, padsize);
  1810. memmove(skb->data, skb->data + padsize, hdrlen);
  1811. }
  1812. /* Check if a tx queue is available */
  1813. txctl.txq = ath_test_get_txq(sc, skb);
  1814. if (!txctl.txq)
  1815. goto exit;
  1816. DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
  1817. if (ath_tx_start(hw, skb, &txctl) != 0) {
  1818. DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
  1819. goto exit;
  1820. }
  1821. return 0;
  1822. exit:
  1823. dev_kfree_skb_any(skb);
  1824. return 0;
  1825. }
  1826. static void ath9k_stop(struct ieee80211_hw *hw)
  1827. {
  1828. struct ath_wiphy *aphy = hw->priv;
  1829. struct ath_softc *sc = aphy->sc;
  1830. aphy->state = ATH_WIPHY_INACTIVE;
  1831. if (sc->sc_flags & SC_OP_INVALID) {
  1832. DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
  1833. return;
  1834. }
  1835. mutex_lock(&sc->mutex);
  1836. ieee80211_stop_queues(hw);
  1837. if (ath9k_wiphy_started(sc)) {
  1838. mutex_unlock(&sc->mutex);
  1839. return; /* another wiphy still in use */
  1840. }
  1841. /* make sure h/w will not generate any interrupt
  1842. * before setting the invalid flag. */
  1843. ath9k_hw_set_interrupts(sc->sc_ah, 0);
  1844. if (!(sc->sc_flags & SC_OP_INVALID)) {
  1845. ath_drain_all_txq(sc, false);
  1846. ath_stoprecv(sc);
  1847. ath9k_hw_phy_disable(sc->sc_ah);
  1848. } else
  1849. sc->rx.rxlink = NULL;
  1850. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1851. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1852. cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
  1853. #endif
  1854. /* disable HAL and put h/w to sleep */
  1855. ath9k_hw_disable(sc->sc_ah);
  1856. ath9k_hw_configpcipowersave(sc->sc_ah, 1);
  1857. sc->sc_flags |= SC_OP_INVALID;
  1858. mutex_unlock(&sc->mutex);
  1859. DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
  1860. }
  1861. static int ath9k_add_interface(struct ieee80211_hw *hw,
  1862. struct ieee80211_if_init_conf *conf)
  1863. {
  1864. struct ath_wiphy *aphy = hw->priv;
  1865. struct ath_softc *sc = aphy->sc;
  1866. struct ath_vif *avp = (void *)conf->vif->drv_priv;
  1867. enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
  1868. int ret = 0;
  1869. mutex_lock(&sc->mutex);
  1870. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
  1871. sc->nvifs > 0) {
  1872. ret = -ENOBUFS;
  1873. goto out;
  1874. }
  1875. switch (conf->type) {
  1876. case NL80211_IFTYPE_STATION:
  1877. ic_opmode = NL80211_IFTYPE_STATION;
  1878. break;
  1879. case NL80211_IFTYPE_ADHOC:
  1880. case NL80211_IFTYPE_AP:
  1881. case NL80211_IFTYPE_MESH_POINT:
  1882. if (sc->nbcnvifs >= ATH_BCBUF) {
  1883. ret = -ENOBUFS;
  1884. goto out;
  1885. }
  1886. ic_opmode = conf->type;
  1887. break;
  1888. default:
  1889. DPRINTF(sc, ATH_DBG_FATAL,
  1890. "Interface type %d not yet supported\n", conf->type);
  1891. ret = -EOPNOTSUPP;
  1892. goto out;
  1893. }
  1894. DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
  1895. /* Set the VIF opmode */
  1896. avp->av_opmode = ic_opmode;
  1897. avp->av_bslot = -1;
  1898. sc->nvifs++;
  1899. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
  1900. ath9k_set_bssid_mask(hw);
  1901. if (sc->nvifs > 1)
  1902. goto out; /* skip global settings for secondary vif */
  1903. if (ic_opmode == NL80211_IFTYPE_AP) {
  1904. ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
  1905. sc->sc_flags |= SC_OP_TSF_RESET;
  1906. }
  1907. /* Set the device opmode */
  1908. sc->sc_ah->opmode = ic_opmode;
  1909. /*
  1910. * Enable MIB interrupts when there are hardware phy counters.
  1911. * Note we only do this (at the moment) for station mode.
  1912. */
  1913. if ((conf->type == NL80211_IFTYPE_STATION) ||
  1914. (conf->type == NL80211_IFTYPE_ADHOC) ||
  1915. (conf->type == NL80211_IFTYPE_MESH_POINT)) {
  1916. if (ath9k_hw_phycounters(sc->sc_ah))
  1917. sc->imask |= ATH9K_INT_MIB;
  1918. sc->imask |= ATH9K_INT_TSFOOR;
  1919. }
  1920. /*
  1921. * Some hardware processes the TIM IE and fires an
  1922. * interrupt when the TIM bit is set. For hardware
  1923. * that does, if not overridden by configuration,
  1924. * enable the TIM interrupt when operating as station.
  1925. */
  1926. if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
  1927. (conf->type == NL80211_IFTYPE_STATION) &&
  1928. !sc->config.swBeaconProcess)
  1929. sc->imask |= ATH9K_INT_TIM;
  1930. ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
  1931. if (conf->type == NL80211_IFTYPE_AP) {
  1932. /* TODO: is this a suitable place to start ANI for AP mode? */
  1933. /* Start ANI */
  1934. mod_timer(&sc->ani.timer,
  1935. jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
  1936. }
  1937. out:
  1938. mutex_unlock(&sc->mutex);
  1939. return ret;
  1940. }
  1941. static void ath9k_remove_interface(struct ieee80211_hw *hw,
  1942. struct ieee80211_if_init_conf *conf)
  1943. {
  1944. struct ath_wiphy *aphy = hw->priv;
  1945. struct ath_softc *sc = aphy->sc;
  1946. struct ath_vif *avp = (void *)conf->vif->drv_priv;
  1947. int i;
  1948. DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
  1949. mutex_lock(&sc->mutex);
  1950. /* Stop ANI */
  1951. del_timer_sync(&sc->ani.timer);
  1952. /* Reclaim beacon resources */
  1953. if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
  1954. (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
  1955. (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
  1956. ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
  1957. ath_beacon_return(sc, avp);
  1958. }
  1959. sc->sc_flags &= ~SC_OP_BEACONS;
  1960. for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
  1961. if (sc->beacon.bslot[i] == conf->vif) {
  1962. printk(KERN_DEBUG "%s: vif had allocated beacon "
  1963. "slot\n", __func__);
  1964. sc->beacon.bslot[i] = NULL;
  1965. sc->beacon.bslot_aphy[i] = NULL;
  1966. }
  1967. }
  1968. sc->nvifs--;
  1969. mutex_unlock(&sc->mutex);
  1970. }
  1971. static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
  1972. {
  1973. struct ath_wiphy *aphy = hw->priv;
  1974. struct ath_softc *sc = aphy->sc;
  1975. struct ieee80211_conf *conf = &hw->conf;
  1976. mutex_lock(&sc->mutex);
  1977. if (changed & IEEE80211_CONF_CHANGE_PS) {
  1978. if (conf->flags & IEEE80211_CONF_PS) {
  1979. if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
  1980. sc->imask |= ATH9K_INT_TIM_TIMER;
  1981. ath9k_hw_set_interrupts(sc->sc_ah,
  1982. sc->imask);
  1983. }
  1984. ath9k_hw_setrxabort(sc->sc_ah, 1);
  1985. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
  1986. } else {
  1987. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  1988. ath9k_hw_setrxabort(sc->sc_ah, 0);
  1989. sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
  1990. if (sc->imask & ATH9K_INT_TIM_TIMER) {
  1991. sc->imask &= ~ATH9K_INT_TIM_TIMER;
  1992. ath9k_hw_set_interrupts(sc->sc_ah,
  1993. sc->imask);
  1994. }
  1995. }
  1996. }
  1997. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  1998. struct ieee80211_channel *curchan = hw->conf.channel;
  1999. int pos = curchan->hw_value;
  2000. aphy->chan_idx = pos;
  2001. aphy->chan_is_ht = conf_is_ht(conf);
  2002. if (aphy->state == ATH_WIPHY_SCAN ||
  2003. aphy->state == ATH_WIPHY_ACTIVE)
  2004. ath9k_wiphy_pause_all_forced(sc, aphy);
  2005. else {
  2006. /*
  2007. * Do not change operational channel based on a paused
  2008. * wiphy changes.
  2009. */
  2010. goto skip_chan_change;
  2011. }
  2012. DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
  2013. curchan->center_freq);
  2014. /* XXX: remove me eventualy */
  2015. ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
  2016. ath_update_chainmask(sc, conf_is_ht(conf));
  2017. if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
  2018. DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
  2019. mutex_unlock(&sc->mutex);
  2020. return -EINVAL;
  2021. }
  2022. }
  2023. skip_chan_change:
  2024. if (changed & IEEE80211_CONF_CHANGE_POWER)
  2025. sc->config.txpowlimit = 2 * conf->power_level;
  2026. /*
  2027. * The HW TSF has to be reset when the beacon interval changes.
  2028. * We set the flag here, and ath_beacon_config_ap() would take this
  2029. * into account when it gets called through the subsequent
  2030. * config_interface() call - with IFCC_BEACON in the changed field.
  2031. */
  2032. if (changed & IEEE80211_CONF_CHANGE_BEACON_INTERVAL)
  2033. sc->sc_flags |= SC_OP_TSF_RESET;
  2034. mutex_unlock(&sc->mutex);
  2035. return 0;
  2036. }
  2037. static int ath9k_config_interface(struct ieee80211_hw *hw,
  2038. struct ieee80211_vif *vif,
  2039. struct ieee80211_if_conf *conf)
  2040. {
  2041. struct ath_wiphy *aphy = hw->priv;
  2042. struct ath_softc *sc = aphy->sc;
  2043. struct ath_hw *ah = sc->sc_ah;
  2044. struct ath_vif *avp = (void *)vif->drv_priv;
  2045. u32 rfilt = 0;
  2046. int error, i;
  2047. mutex_lock(&sc->mutex);
  2048. /* TODO: Need to decide which hw opmode to use for multi-interface
  2049. * cases */
  2050. if (vif->type == NL80211_IFTYPE_AP &&
  2051. ah->opmode != NL80211_IFTYPE_AP) {
  2052. ah->opmode = NL80211_IFTYPE_STATION;
  2053. ath9k_hw_setopmode(ah);
  2054. memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
  2055. sc->curaid = 0;
  2056. ath9k_hw_write_associd(sc);
  2057. /* Request full reset to get hw opmode changed properly */
  2058. sc->sc_flags |= SC_OP_FULL_RESET;
  2059. }
  2060. if ((conf->changed & IEEE80211_IFCC_BSSID) &&
  2061. !is_zero_ether_addr(conf->bssid)) {
  2062. switch (vif->type) {
  2063. case NL80211_IFTYPE_STATION:
  2064. case NL80211_IFTYPE_ADHOC:
  2065. case NL80211_IFTYPE_MESH_POINT:
  2066. /* Set BSSID */
  2067. memcpy(sc->curbssid, conf->bssid, ETH_ALEN);
  2068. memcpy(avp->bssid, conf->bssid, ETH_ALEN);
  2069. sc->curaid = 0;
  2070. ath9k_hw_write_associd(sc);
  2071. /* Set aggregation protection mode parameters */
  2072. sc->config.ath_aggr_prot = 0;
  2073. DPRINTF(sc, ATH_DBG_CONFIG,
  2074. "RX filter 0x%x bssid %pM aid 0x%x\n",
  2075. rfilt, sc->curbssid, sc->curaid);
  2076. /* need to reconfigure the beacon */
  2077. sc->sc_flags &= ~SC_OP_BEACONS ;
  2078. break;
  2079. default:
  2080. break;
  2081. }
  2082. }
  2083. if ((vif->type == NL80211_IFTYPE_ADHOC) ||
  2084. (vif->type == NL80211_IFTYPE_AP) ||
  2085. (vif->type == NL80211_IFTYPE_MESH_POINT)) {
  2086. if ((conf->changed & IEEE80211_IFCC_BEACON) ||
  2087. (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
  2088. conf->enable_beacon)) {
  2089. /*
  2090. * Allocate and setup the beacon frame.
  2091. *
  2092. * Stop any previous beacon DMA. This may be
  2093. * necessary, for example, when an ibss merge
  2094. * causes reconfiguration; we may be called
  2095. * with beacon transmission active.
  2096. */
  2097. ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
  2098. error = ath_beacon_alloc(aphy, vif);
  2099. if (error != 0) {
  2100. mutex_unlock(&sc->mutex);
  2101. return error;
  2102. }
  2103. ath_beacon_config(sc, vif);
  2104. }
  2105. }
  2106. /* Check for WLAN_CAPABILITY_PRIVACY ? */
  2107. if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
  2108. for (i = 0; i < IEEE80211_WEP_NKID; i++)
  2109. if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
  2110. ath9k_hw_keysetmac(sc->sc_ah,
  2111. (u16)i,
  2112. sc->curbssid);
  2113. }
  2114. /* Only legacy IBSS for now */
  2115. if (vif->type == NL80211_IFTYPE_ADHOC)
  2116. ath_update_chainmask(sc, 0);
  2117. mutex_unlock(&sc->mutex);
  2118. return 0;
  2119. }
  2120. #define SUPPORTED_FILTERS \
  2121. (FIF_PROMISC_IN_BSS | \
  2122. FIF_ALLMULTI | \
  2123. FIF_CONTROL | \
  2124. FIF_OTHER_BSS | \
  2125. FIF_BCN_PRBRESP_PROMISC | \
  2126. FIF_FCSFAIL)
  2127. /* FIXME: sc->sc_full_reset ? */
  2128. static void ath9k_configure_filter(struct ieee80211_hw *hw,
  2129. unsigned int changed_flags,
  2130. unsigned int *total_flags,
  2131. int mc_count,
  2132. struct dev_mc_list *mclist)
  2133. {
  2134. struct ath_wiphy *aphy = hw->priv;
  2135. struct ath_softc *sc = aphy->sc;
  2136. u32 rfilt;
  2137. changed_flags &= SUPPORTED_FILTERS;
  2138. *total_flags &= SUPPORTED_FILTERS;
  2139. sc->rx.rxfilter = *total_flags;
  2140. rfilt = ath_calcrxfilter(sc);
  2141. ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
  2142. DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
  2143. }
  2144. static void ath9k_sta_notify(struct ieee80211_hw *hw,
  2145. struct ieee80211_vif *vif,
  2146. enum sta_notify_cmd cmd,
  2147. struct ieee80211_sta *sta)
  2148. {
  2149. struct ath_wiphy *aphy = hw->priv;
  2150. struct ath_softc *sc = aphy->sc;
  2151. switch (cmd) {
  2152. case STA_NOTIFY_ADD:
  2153. ath_node_attach(sc, sta);
  2154. break;
  2155. case STA_NOTIFY_REMOVE:
  2156. ath_node_detach(sc, sta);
  2157. break;
  2158. default:
  2159. break;
  2160. }
  2161. }
  2162. static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
  2163. const struct ieee80211_tx_queue_params *params)
  2164. {
  2165. struct ath_wiphy *aphy = hw->priv;
  2166. struct ath_softc *sc = aphy->sc;
  2167. struct ath9k_tx_queue_info qi;
  2168. int ret = 0, qnum;
  2169. if (queue >= WME_NUM_AC)
  2170. return 0;
  2171. mutex_lock(&sc->mutex);
  2172. qi.tqi_aifs = params->aifs;
  2173. qi.tqi_cwmin = params->cw_min;
  2174. qi.tqi_cwmax = params->cw_max;
  2175. qi.tqi_burstTime = params->txop;
  2176. qnum = ath_get_hal_qnum(queue, sc);
  2177. DPRINTF(sc, ATH_DBG_CONFIG,
  2178. "Configure tx [queue/halq] [%d/%d], "
  2179. "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
  2180. queue, qnum, params->aifs, params->cw_min,
  2181. params->cw_max, params->txop);
  2182. ret = ath_txq_update(sc, qnum, &qi);
  2183. if (ret)
  2184. DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
  2185. mutex_unlock(&sc->mutex);
  2186. return ret;
  2187. }
  2188. static int ath9k_set_key(struct ieee80211_hw *hw,
  2189. enum set_key_cmd cmd,
  2190. struct ieee80211_vif *vif,
  2191. struct ieee80211_sta *sta,
  2192. struct ieee80211_key_conf *key)
  2193. {
  2194. struct ath_wiphy *aphy = hw->priv;
  2195. struct ath_softc *sc = aphy->sc;
  2196. int ret = 0;
  2197. if (modparam_nohwcrypt)
  2198. return -ENOSPC;
  2199. mutex_lock(&sc->mutex);
  2200. ath9k_ps_wakeup(sc);
  2201. DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
  2202. switch (cmd) {
  2203. case SET_KEY:
  2204. ret = ath_key_config(sc, vif, sta, key);
  2205. if (ret >= 0) {
  2206. key->hw_key_idx = ret;
  2207. /* push IV and Michael MIC generation to stack */
  2208. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2209. if (key->alg == ALG_TKIP)
  2210. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2211. if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
  2212. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
  2213. ret = 0;
  2214. }
  2215. break;
  2216. case DISABLE_KEY:
  2217. ath_key_delete(sc, key);
  2218. break;
  2219. default:
  2220. ret = -EINVAL;
  2221. }
  2222. ath9k_ps_restore(sc);
  2223. mutex_unlock(&sc->mutex);
  2224. return ret;
  2225. }
  2226. static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
  2227. struct ieee80211_vif *vif,
  2228. struct ieee80211_bss_conf *bss_conf,
  2229. u32 changed)
  2230. {
  2231. struct ath_wiphy *aphy = hw->priv;
  2232. struct ath_softc *sc = aphy->sc;
  2233. mutex_lock(&sc->mutex);
  2234. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  2235. DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
  2236. bss_conf->use_short_preamble);
  2237. if (bss_conf->use_short_preamble)
  2238. sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
  2239. else
  2240. sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
  2241. }
  2242. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  2243. DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
  2244. bss_conf->use_cts_prot);
  2245. if (bss_conf->use_cts_prot &&
  2246. hw->conf.channel->band != IEEE80211_BAND_5GHZ)
  2247. sc->sc_flags |= SC_OP_PROTECT_ENABLE;
  2248. else
  2249. sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
  2250. }
  2251. if (changed & BSS_CHANGED_ASSOC) {
  2252. DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
  2253. bss_conf->assoc);
  2254. ath9k_bss_assoc_info(sc, vif, bss_conf);
  2255. }
  2256. mutex_unlock(&sc->mutex);
  2257. }
  2258. static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
  2259. {
  2260. u64 tsf;
  2261. struct ath_wiphy *aphy = hw->priv;
  2262. struct ath_softc *sc = aphy->sc;
  2263. mutex_lock(&sc->mutex);
  2264. tsf = ath9k_hw_gettsf64(sc->sc_ah);
  2265. mutex_unlock(&sc->mutex);
  2266. return tsf;
  2267. }
  2268. static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2269. {
  2270. struct ath_wiphy *aphy = hw->priv;
  2271. struct ath_softc *sc = aphy->sc;
  2272. mutex_lock(&sc->mutex);
  2273. ath9k_hw_settsf64(sc->sc_ah, tsf);
  2274. mutex_unlock(&sc->mutex);
  2275. }
  2276. static void ath9k_reset_tsf(struct ieee80211_hw *hw)
  2277. {
  2278. struct ath_wiphy *aphy = hw->priv;
  2279. struct ath_softc *sc = aphy->sc;
  2280. mutex_lock(&sc->mutex);
  2281. ath9k_hw_reset_tsf(sc->sc_ah);
  2282. mutex_unlock(&sc->mutex);
  2283. }
  2284. static int ath9k_ampdu_action(struct ieee80211_hw *hw,
  2285. enum ieee80211_ampdu_mlme_action action,
  2286. struct ieee80211_sta *sta,
  2287. u16 tid, u16 *ssn)
  2288. {
  2289. struct ath_wiphy *aphy = hw->priv;
  2290. struct ath_softc *sc = aphy->sc;
  2291. int ret = 0;
  2292. switch (action) {
  2293. case IEEE80211_AMPDU_RX_START:
  2294. if (!(sc->sc_flags & SC_OP_RXAGGR))
  2295. ret = -ENOTSUPP;
  2296. break;
  2297. case IEEE80211_AMPDU_RX_STOP:
  2298. break;
  2299. case IEEE80211_AMPDU_TX_START:
  2300. ret = ath_tx_aggr_start(sc, sta, tid, ssn);
  2301. if (ret < 0)
  2302. DPRINTF(sc, ATH_DBG_FATAL,
  2303. "Unable to start TX aggregation\n");
  2304. else
  2305. ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
  2306. break;
  2307. case IEEE80211_AMPDU_TX_STOP:
  2308. ret = ath_tx_aggr_stop(sc, sta, tid);
  2309. if (ret < 0)
  2310. DPRINTF(sc, ATH_DBG_FATAL,
  2311. "Unable to stop TX aggregation\n");
  2312. ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
  2313. break;
  2314. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2315. ath_tx_aggr_resume(sc, sta, tid);
  2316. break;
  2317. default:
  2318. DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
  2319. }
  2320. return ret;
  2321. }
  2322. static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
  2323. {
  2324. struct ath_wiphy *aphy = hw->priv;
  2325. struct ath_softc *sc = aphy->sc;
  2326. if (ath9k_wiphy_scanning(sc)) {
  2327. printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
  2328. "same time\n");
  2329. /*
  2330. * Do not allow the concurrent scanning state for now. This
  2331. * could be improved with scanning control moved into ath9k.
  2332. */
  2333. return;
  2334. }
  2335. aphy->state = ATH_WIPHY_SCAN;
  2336. ath9k_wiphy_pause_all_forced(sc, aphy);
  2337. mutex_lock(&sc->mutex);
  2338. sc->sc_flags |= SC_OP_SCANNING;
  2339. mutex_unlock(&sc->mutex);
  2340. }
  2341. static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
  2342. {
  2343. struct ath_wiphy *aphy = hw->priv;
  2344. struct ath_softc *sc = aphy->sc;
  2345. mutex_lock(&sc->mutex);
  2346. aphy->state = ATH_WIPHY_ACTIVE;
  2347. sc->sc_flags &= ~SC_OP_SCANNING;
  2348. mutex_unlock(&sc->mutex);
  2349. }
  2350. struct ieee80211_ops ath9k_ops = {
  2351. .tx = ath9k_tx,
  2352. .start = ath9k_start,
  2353. .stop = ath9k_stop,
  2354. .add_interface = ath9k_add_interface,
  2355. .remove_interface = ath9k_remove_interface,
  2356. .config = ath9k_config,
  2357. .config_interface = ath9k_config_interface,
  2358. .configure_filter = ath9k_configure_filter,
  2359. .sta_notify = ath9k_sta_notify,
  2360. .conf_tx = ath9k_conf_tx,
  2361. .bss_info_changed = ath9k_bss_info_changed,
  2362. .set_key = ath9k_set_key,
  2363. .get_tsf = ath9k_get_tsf,
  2364. .set_tsf = ath9k_set_tsf,
  2365. .reset_tsf = ath9k_reset_tsf,
  2366. .ampdu_action = ath9k_ampdu_action,
  2367. .sw_scan_start = ath9k_sw_scan_start,
  2368. .sw_scan_complete = ath9k_sw_scan_complete,
  2369. };
  2370. static struct {
  2371. u32 version;
  2372. const char * name;
  2373. } ath_mac_bb_names[] = {
  2374. { AR_SREV_VERSION_5416_PCI, "5416" },
  2375. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2376. { AR_SREV_VERSION_9100, "9100" },
  2377. { AR_SREV_VERSION_9160, "9160" },
  2378. { AR_SREV_VERSION_9280, "9280" },
  2379. { AR_SREV_VERSION_9285, "9285" }
  2380. };
  2381. static struct {
  2382. u16 version;
  2383. const char * name;
  2384. } ath_rf_names[] = {
  2385. { 0, "5133" },
  2386. { AR_RAD5133_SREV_MAJOR, "5133" },
  2387. { AR_RAD5122_SREV_MAJOR, "5122" },
  2388. { AR_RAD2133_SREV_MAJOR, "2133" },
  2389. { AR_RAD2122_SREV_MAJOR, "2122" }
  2390. };
  2391. /*
  2392. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2393. */
  2394. const char *
  2395. ath_mac_bb_name(u32 mac_bb_version)
  2396. {
  2397. int i;
  2398. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2399. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2400. return ath_mac_bb_names[i].name;
  2401. }
  2402. }
  2403. return "????";
  2404. }
  2405. /*
  2406. * Return the RF name. "????" is returned if the RF is unknown.
  2407. */
  2408. const char *
  2409. ath_rf_name(u16 rf_version)
  2410. {
  2411. int i;
  2412. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2413. if (ath_rf_names[i].version == rf_version) {
  2414. return ath_rf_names[i].name;
  2415. }
  2416. }
  2417. return "????";
  2418. }
  2419. static int __init ath9k_init(void)
  2420. {
  2421. int error;
  2422. /* Register rate control algorithm */
  2423. error = ath_rate_control_register();
  2424. if (error != 0) {
  2425. printk(KERN_ERR
  2426. "ath9k: Unable to register rate control "
  2427. "algorithm: %d\n",
  2428. error);
  2429. goto err_out;
  2430. }
  2431. error = ath9k_debug_create_root();
  2432. if (error) {
  2433. printk(KERN_ERR
  2434. "ath9k: Unable to create debugfs root: %d\n",
  2435. error);
  2436. goto err_rate_unregister;
  2437. }
  2438. error = ath_pci_init();
  2439. if (error < 0) {
  2440. printk(KERN_ERR
  2441. "ath9k: No PCI devices found, driver not installed.\n");
  2442. error = -ENODEV;
  2443. goto err_remove_root;
  2444. }
  2445. error = ath_ahb_init();
  2446. if (error < 0) {
  2447. error = -ENODEV;
  2448. goto err_pci_exit;
  2449. }
  2450. return 0;
  2451. err_pci_exit:
  2452. ath_pci_exit();
  2453. err_remove_root:
  2454. ath9k_debug_remove_root();
  2455. err_rate_unregister:
  2456. ath_rate_control_unregister();
  2457. err_out:
  2458. return error;
  2459. }
  2460. module_init(ath9k_init);
  2461. static void __exit ath9k_exit(void)
  2462. {
  2463. ath_ahb_exit();
  2464. ath_pci_exit();
  2465. ath9k_debug_remove_root();
  2466. ath_rate_control_unregister();
  2467. printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
  2468. }
  2469. module_exit(ath9k_exit);