hw.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "regd.h"
  26. #include "reg.h"
  27. #include "phy.h"
  28. #define ATHEROS_VENDOR_ID 0x168c
  29. #define AR5416_DEVID_PCI 0x0023
  30. #define AR5416_DEVID_PCIE 0x0024
  31. #define AR9160_DEVID_PCI 0x0027
  32. #define AR9280_DEVID_PCI 0x0029
  33. #define AR9280_DEVID_PCIE 0x002a
  34. #define AR9285_DEVID_PCIE 0x002b
  35. #define AR5416_AR9100_DEVID 0x000b
  36. #define AR_SUBVENDOR_ID_NOG 0x0e11
  37. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  38. #define AR5416_MAGIC 0x19641014
  39. /* Register read/write primitives */
  40. #define REG_WRITE(_ah, _reg, _val) ath9k_iowrite32((_ah), (_reg), (_val))
  41. #define REG_READ(_ah, _reg) ath9k_ioread32((_ah), (_reg))
  42. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  43. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  44. #define REG_RMW(_a, _r, _set, _clr) \
  45. REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
  46. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  47. REG_WRITE(_a, _r, \
  48. (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
  49. #define REG_SET_BIT(_a, _r, _f) \
  50. REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
  51. #define REG_CLR_BIT(_a, _r, _f) \
  52. REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
  53. #define DO_DELAY(x) do { \
  54. if ((++(x) % 64) == 0) \
  55. udelay(1); \
  56. } while (0)
  57. #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
  58. int r; \
  59. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  60. REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
  61. INI_RA((iniarray), r, (column))); \
  62. DO_DELAY(regWr); \
  63. } \
  64. } while (0)
  65. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  66. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  67. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  68. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  69. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  70. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  71. #define AR_GPIOD_MASK 0x00001FFF
  72. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  73. #define BASE_ACTIVATE_DELAY 100
  74. #define RTC_PLL_SETTLE_DELAY 1000
  75. #define COEF_SCALE_S 24
  76. #define HT40_CHANNEL_CENTER_SHIFT 10
  77. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  78. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  79. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  80. #define ATH9K_NUM_QUEUES 10
  81. #define MAX_RATE_POWER 63
  82. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  83. #define AH_TIME_QUANTUM 10
  84. #define AR_KEYTABLE_SIZE 128
  85. #define POWER_UP_TIME 200000
  86. #define SPUR_RSSI_THRESH 40
  87. #define CAB_TIMEOUT_VAL 10
  88. #define BEACON_TIMEOUT_VAL 10
  89. #define MIN_BEACON_TIMEOUT_VAL 1
  90. #define SLEEP_SLOP 3
  91. #define INIT_CONFIG_STATUS 0x00000000
  92. #define INIT_RSSI_THR 0x00000700
  93. #define INIT_BCON_CNTRL_REG 0x00000000
  94. #define TU_TO_USEC(_tu) ((_tu) << 10)
  95. enum wireless_mode {
  96. ATH9K_MODE_11A = 0,
  97. ATH9K_MODE_11B = 2,
  98. ATH9K_MODE_11G = 3,
  99. ATH9K_MODE_11NA_HT20 = 6,
  100. ATH9K_MODE_11NG_HT20 = 7,
  101. ATH9K_MODE_11NA_HT40PLUS = 8,
  102. ATH9K_MODE_11NA_HT40MINUS = 9,
  103. ATH9K_MODE_11NG_HT40PLUS = 10,
  104. ATH9K_MODE_11NG_HT40MINUS = 11,
  105. ATH9K_MODE_MAX
  106. };
  107. enum ath9k_hw_caps {
  108. ATH9K_HW_CAP_CHAN_SPREAD = BIT(0),
  109. ATH9K_HW_CAP_MIC_AESCCM = BIT(1),
  110. ATH9K_HW_CAP_MIC_CKIP = BIT(2),
  111. ATH9K_HW_CAP_MIC_TKIP = BIT(3),
  112. ATH9K_HW_CAP_CIPHER_AESCCM = BIT(4),
  113. ATH9K_HW_CAP_CIPHER_CKIP = BIT(5),
  114. ATH9K_HW_CAP_CIPHER_TKIP = BIT(6),
  115. ATH9K_HW_CAP_VEOL = BIT(7),
  116. ATH9K_HW_CAP_BSSIDMASK = BIT(8),
  117. ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(9),
  118. ATH9K_HW_CAP_CHAN_HALFRATE = BIT(10),
  119. ATH9K_HW_CAP_CHAN_QUARTERRATE = BIT(11),
  120. ATH9K_HW_CAP_HT = BIT(12),
  121. ATH9K_HW_CAP_GTT = BIT(13),
  122. ATH9K_HW_CAP_FASTCC = BIT(14),
  123. ATH9K_HW_CAP_RFSILENT = BIT(15),
  124. ATH9K_HW_CAP_WOW = BIT(16),
  125. ATH9K_HW_CAP_CST = BIT(17),
  126. ATH9K_HW_CAP_ENHANCEDPM = BIT(18),
  127. ATH9K_HW_CAP_AUTOSLEEP = BIT(19),
  128. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(20),
  129. ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT = BIT(21),
  130. ATH9K_HW_CAP_BT_COEX = BIT(22)
  131. };
  132. enum ath9k_capability_type {
  133. ATH9K_CAP_CIPHER = 0,
  134. ATH9K_CAP_TKIP_MIC,
  135. ATH9K_CAP_TKIP_SPLIT,
  136. ATH9K_CAP_DIVERSITY,
  137. ATH9K_CAP_TXPOW,
  138. ATH9K_CAP_MCAST_KEYSRCH,
  139. ATH9K_CAP_DS
  140. };
  141. struct ath9k_hw_capabilities {
  142. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  143. DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
  144. u16 total_queues;
  145. u16 keycache_size;
  146. u16 low_5ghz_chan, high_5ghz_chan;
  147. u16 low_2ghz_chan, high_2ghz_chan;
  148. u16 num_mr_retries;
  149. u16 rts_aggr_limit;
  150. u8 tx_chainmask;
  151. u8 rx_chainmask;
  152. u16 tx_triglevel_max;
  153. u16 reg_cap;
  154. u8 num_gpio_pins;
  155. u8 num_antcfg_2ghz;
  156. u8 num_antcfg_5ghz;
  157. };
  158. struct ath9k_ops_config {
  159. int dma_beacon_response_time;
  160. int sw_beacon_response_time;
  161. int additional_swba_backoff;
  162. int ack_6mb;
  163. int cwm_ignore_extcca;
  164. u8 pcie_powersave_enable;
  165. u8 pcie_l1skp_enable;
  166. u8 pcie_clock_req;
  167. u32 pcie_waen;
  168. int pcie_power_reset;
  169. u8 pcie_restore;
  170. u8 analog_shiftreg;
  171. u8 ht_enable;
  172. u32 ofdm_trig_low;
  173. u32 ofdm_trig_high;
  174. u32 cck_trig_high;
  175. u32 cck_trig_low;
  176. u32 enable_ani;
  177. u8 noise_immunity_level;
  178. u32 ofdm_weaksignal_det;
  179. u32 cck_weaksignal_thr;
  180. u8 spur_immunity_level;
  181. u8 firstep_level;
  182. int8_t rssi_thr_high;
  183. int8_t rssi_thr_low;
  184. u16 diversity_control;
  185. u16 antenna_switch_swap;
  186. int serialize_regmode;
  187. int intr_mitigation;
  188. #define SPUR_DISABLE 0
  189. #define SPUR_ENABLE_IOCTL 1
  190. #define SPUR_ENABLE_EEPROM 2
  191. #define AR_EEPROM_MODAL_SPURS 5
  192. #define AR_SPUR_5413_1 1640
  193. #define AR_SPUR_5413_2 1200
  194. #define AR_NO_SPUR 0x8000
  195. #define AR_BASE_FREQ_2GHZ 2300
  196. #define AR_BASE_FREQ_5GHZ 4900
  197. #define AR_SPUR_FEEQ_BOUND_HT40 19
  198. #define AR_SPUR_FEEQ_BOUND_HT20 10
  199. int spurmode;
  200. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  201. };
  202. enum ath9k_int {
  203. ATH9K_INT_RX = 0x00000001,
  204. ATH9K_INT_RXDESC = 0x00000002,
  205. ATH9K_INT_RXNOFRM = 0x00000008,
  206. ATH9K_INT_RXEOL = 0x00000010,
  207. ATH9K_INT_RXORN = 0x00000020,
  208. ATH9K_INT_TX = 0x00000040,
  209. ATH9K_INT_TXDESC = 0x00000080,
  210. ATH9K_INT_TIM_TIMER = 0x00000100,
  211. ATH9K_INT_TXURN = 0x00000800,
  212. ATH9K_INT_MIB = 0x00001000,
  213. ATH9K_INT_RXPHY = 0x00004000,
  214. ATH9K_INT_RXKCM = 0x00008000,
  215. ATH9K_INT_SWBA = 0x00010000,
  216. ATH9K_INT_BMISS = 0x00040000,
  217. ATH9K_INT_BNR = 0x00100000,
  218. ATH9K_INT_TIM = 0x00200000,
  219. ATH9K_INT_DTIM = 0x00400000,
  220. ATH9K_INT_DTIMSYNC = 0x00800000,
  221. ATH9K_INT_GPIO = 0x01000000,
  222. ATH9K_INT_CABEND = 0x02000000,
  223. ATH9K_INT_TSFOOR = 0x04000000,
  224. ATH9K_INT_CST = 0x10000000,
  225. ATH9K_INT_GTT = 0x20000000,
  226. ATH9K_INT_FATAL = 0x40000000,
  227. ATH9K_INT_GLOBAL = 0x80000000,
  228. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  229. ATH9K_INT_DTIM |
  230. ATH9K_INT_DTIMSYNC |
  231. ATH9K_INT_TSFOOR |
  232. ATH9K_INT_CABEND,
  233. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  234. ATH9K_INT_RXDESC |
  235. ATH9K_INT_RXEOL |
  236. ATH9K_INT_RXORN |
  237. ATH9K_INT_TXURN |
  238. ATH9K_INT_TXDESC |
  239. ATH9K_INT_MIB |
  240. ATH9K_INT_RXPHY |
  241. ATH9K_INT_RXKCM |
  242. ATH9K_INT_SWBA |
  243. ATH9K_INT_BMISS |
  244. ATH9K_INT_GPIO,
  245. ATH9K_INT_NOCARD = 0xffffffff
  246. };
  247. #define CHANNEL_CW_INT 0x00002
  248. #define CHANNEL_CCK 0x00020
  249. #define CHANNEL_OFDM 0x00040
  250. #define CHANNEL_2GHZ 0x00080
  251. #define CHANNEL_5GHZ 0x00100
  252. #define CHANNEL_PASSIVE 0x00200
  253. #define CHANNEL_DYN 0x00400
  254. #define CHANNEL_HALF 0x04000
  255. #define CHANNEL_QUARTER 0x08000
  256. #define CHANNEL_HT20 0x10000
  257. #define CHANNEL_HT40PLUS 0x20000
  258. #define CHANNEL_HT40MINUS 0x40000
  259. #define CHANNEL_INTERFERENCE 0x01
  260. #define CHANNEL_DFS 0x02
  261. #define CHANNEL_4MS_LIMIT 0x04
  262. #define CHANNEL_DFS_CLEAR 0x08
  263. #define CHANNEL_DISALLOW_ADHOC 0x10
  264. #define CHANNEL_PER_11D_ADHOC 0x20
  265. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  266. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  267. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  268. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  269. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  270. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  271. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  272. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  273. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  274. #define CHANNEL_ALL \
  275. (CHANNEL_OFDM| \
  276. CHANNEL_CCK| \
  277. CHANNEL_2GHZ | \
  278. CHANNEL_5GHZ | \
  279. CHANNEL_HT20 | \
  280. CHANNEL_HT40PLUS | \
  281. CHANNEL_HT40MINUS)
  282. struct ath9k_channel {
  283. struct ieee80211_channel *chan;
  284. u16 channel;
  285. u32 channelFlags;
  286. u32 chanmode;
  287. int32_t CalValid;
  288. bool oneTimeCalsDone;
  289. int8_t iCoff;
  290. int8_t qCoff;
  291. int16_t rawNoiseFloor;
  292. };
  293. #define IS_CHAN_A(_c) ((((_c)->channelFlags & CHANNEL_A) == CHANNEL_A) || \
  294. (((_c)->channelFlags & CHANNEL_A_HT20) == CHANNEL_A_HT20) || \
  295. (((_c)->channelFlags & CHANNEL_A_HT40PLUS) == CHANNEL_A_HT40PLUS) || \
  296. (((_c)->channelFlags & CHANNEL_A_HT40MINUS) == CHANNEL_A_HT40MINUS))
  297. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  298. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  299. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  300. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  301. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  302. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  303. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  304. #define IS_CHAN_PASSIVE(_c) (((_c)->channelFlags & CHANNEL_PASSIVE) != 0)
  305. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  306. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  307. #define IS_CHAN_A_5MHZ_SPACED(_c) \
  308. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  309. (((_c)->channel % 20) != 0) && \
  310. (((_c)->channel % 10) != 0))
  311. /* These macros check chanmode and not channelFlags */
  312. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  313. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  314. ((_c)->chanmode == CHANNEL_G_HT20))
  315. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  316. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  317. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  318. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  319. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  320. enum ath9k_power_mode {
  321. ATH9K_PM_AWAKE = 0,
  322. ATH9K_PM_FULL_SLEEP,
  323. ATH9K_PM_NETWORK_SLEEP,
  324. ATH9K_PM_UNDEFINED
  325. };
  326. enum ath9k_ant_setting {
  327. ATH9K_ANT_VARIABLE = 0,
  328. ATH9K_ANT_FIXED_A,
  329. ATH9K_ANT_FIXED_B
  330. };
  331. enum ath9k_tp_scale {
  332. ATH9K_TP_SCALE_MAX = 0,
  333. ATH9K_TP_SCALE_50,
  334. ATH9K_TP_SCALE_25,
  335. ATH9K_TP_SCALE_12,
  336. ATH9K_TP_SCALE_MIN
  337. };
  338. enum ser_reg_mode {
  339. SER_REG_MODE_OFF = 0,
  340. SER_REG_MODE_ON = 1,
  341. SER_REG_MODE_AUTO = 2,
  342. };
  343. struct ath9k_beacon_state {
  344. u32 bs_nexttbtt;
  345. u32 bs_nextdtim;
  346. u32 bs_intval;
  347. #define ATH9K_BEACON_PERIOD 0x0000ffff
  348. #define ATH9K_BEACON_ENA 0x00800000
  349. #define ATH9K_BEACON_RESET_TSF 0x01000000
  350. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  351. u32 bs_dtimperiod;
  352. u16 bs_cfpperiod;
  353. u16 bs_cfpmaxduration;
  354. u32 bs_cfpnext;
  355. u16 bs_timoffset;
  356. u16 bs_bmissthreshold;
  357. u32 bs_sleepduration;
  358. u32 bs_tsfoor_threshold;
  359. };
  360. struct chan_centers {
  361. u16 synth_center;
  362. u16 ctl_center;
  363. u16 ext_center;
  364. };
  365. enum {
  366. ATH9K_RESET_POWER_ON,
  367. ATH9K_RESET_WARM,
  368. ATH9K_RESET_COLD,
  369. };
  370. struct ath9k_hw_version {
  371. u32 magic;
  372. u16 devid;
  373. u16 subvendorid;
  374. u32 macVersion;
  375. u16 macRev;
  376. u16 phyRev;
  377. u16 analog5GhzRev;
  378. u16 analog2GhzRev;
  379. };
  380. struct ath_hw {
  381. struct ath_softc *ah_sc;
  382. struct ath9k_hw_version hw_version;
  383. struct ath9k_ops_config config;
  384. struct ath9k_hw_capabilities caps;
  385. struct ath9k_regulatory regulatory;
  386. struct ath9k_channel channels[38];
  387. struct ath9k_channel *curchan;
  388. union {
  389. struct ar5416_eeprom_def def;
  390. struct ar5416_eeprom_4k map4k;
  391. } eeprom;
  392. const struct eeprom_ops *eep_ops;
  393. enum ath9k_eep_map eep_map;
  394. bool sw_mgmt_crypto;
  395. bool is_pciexpress;
  396. u8 macaddr[ETH_ALEN];
  397. u16 tx_trig_level;
  398. u16 rfsilent;
  399. u32 rfkill_gpio;
  400. u32 rfkill_polarity;
  401. u32 btactive_gpio;
  402. u32 wlanactive_gpio;
  403. u32 ah_flags;
  404. enum nl80211_iftype opmode;
  405. enum ath9k_power_mode power_mode;
  406. enum ath9k_power_mode restore_mode;
  407. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  408. struct ar5416Stats stats;
  409. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  410. int16_t curchan_rad_index;
  411. u32 mask_reg;
  412. u32 txok_interrupt_mask;
  413. u32 txerr_interrupt_mask;
  414. u32 txdesc_interrupt_mask;
  415. u32 txeol_interrupt_mask;
  416. u32 txurn_interrupt_mask;
  417. bool chip_fullsleep;
  418. u32 atim_window;
  419. u16 antenna_switch_swap;
  420. enum ath9k_ant_setting diversity_control;
  421. /* Calibration */
  422. enum hal_cal_types supp_cals;
  423. struct hal_cal_list iq_caldata;
  424. struct hal_cal_list adcgain_caldata;
  425. struct hal_cal_list adcdc_calinitdata;
  426. struct hal_cal_list adcdc_caldata;
  427. struct hal_cal_list *cal_list;
  428. struct hal_cal_list *cal_list_last;
  429. struct hal_cal_list *cal_list_curr;
  430. #define totalPowerMeasI meas0.unsign
  431. #define totalPowerMeasQ meas1.unsign
  432. #define totalIqCorrMeas meas2.sign
  433. #define totalAdcIOddPhase meas0.unsign
  434. #define totalAdcIEvenPhase meas1.unsign
  435. #define totalAdcQOddPhase meas2.unsign
  436. #define totalAdcQEvenPhase meas3.unsign
  437. #define totalAdcDcOffsetIOddPhase meas0.sign
  438. #define totalAdcDcOffsetIEvenPhase meas1.sign
  439. #define totalAdcDcOffsetQOddPhase meas2.sign
  440. #define totalAdcDcOffsetQEvenPhase meas3.sign
  441. union {
  442. u32 unsign[AR5416_MAX_CHAINS];
  443. int32_t sign[AR5416_MAX_CHAINS];
  444. } meas0;
  445. union {
  446. u32 unsign[AR5416_MAX_CHAINS];
  447. int32_t sign[AR5416_MAX_CHAINS];
  448. } meas1;
  449. union {
  450. u32 unsign[AR5416_MAX_CHAINS];
  451. int32_t sign[AR5416_MAX_CHAINS];
  452. } meas2;
  453. union {
  454. u32 unsign[AR5416_MAX_CHAINS];
  455. int32_t sign[AR5416_MAX_CHAINS];
  456. } meas3;
  457. u16 cal_samples;
  458. u32 sta_id1_defaults;
  459. u32 misc_mode;
  460. enum {
  461. AUTO_32KHZ,
  462. USE_32KHZ,
  463. DONT_USE_32KHZ,
  464. } enable_32kHz_clock;
  465. /* RF */
  466. u32 *analogBank0Data;
  467. u32 *analogBank1Data;
  468. u32 *analogBank2Data;
  469. u32 *analogBank3Data;
  470. u32 *analogBank6Data;
  471. u32 *analogBank6TPCData;
  472. u32 *analogBank7Data;
  473. u32 *addac5416_21;
  474. u32 *bank6Temp;
  475. int16_t txpower_indexoffset;
  476. u32 beacon_interval;
  477. u32 slottime;
  478. u32 acktimeout;
  479. u32 ctstimeout;
  480. u32 globaltxtimeout;
  481. u8 gbeacon_rate;
  482. /* ANI */
  483. u32 proc_phyerr;
  484. bool has_hw_phycounters;
  485. u32 aniperiod;
  486. struct ar5416AniState *curani;
  487. struct ar5416AniState ani[255];
  488. int totalSizeDesired[5];
  489. int coarse_high[5];
  490. int coarse_low[5];
  491. int firpwr[5];
  492. enum ath9k_ani_cmd ani_function;
  493. u32 intr_txqs;
  494. bool intr_mitigation;
  495. enum ath9k_ht_extprotspacing extprotspacing;
  496. u8 txchainmask;
  497. u8 rxchainmask;
  498. u32 originalGain[22];
  499. int initPDADC;
  500. int PDADCdelta;
  501. struct ar5416IniArray iniModes;
  502. struct ar5416IniArray iniCommon;
  503. struct ar5416IniArray iniBank0;
  504. struct ar5416IniArray iniBB_RfGain;
  505. struct ar5416IniArray iniBank1;
  506. struct ar5416IniArray iniBank2;
  507. struct ar5416IniArray iniBank3;
  508. struct ar5416IniArray iniBank6;
  509. struct ar5416IniArray iniBank6TPC;
  510. struct ar5416IniArray iniBank7;
  511. struct ar5416IniArray iniAddac;
  512. struct ar5416IniArray iniPcieSerdes;
  513. struct ar5416IniArray iniModesAdditional;
  514. struct ar5416IniArray iniModesRxGain;
  515. struct ar5416IniArray iniModesTxGain;
  516. };
  517. /* Attach, Detach, Reset */
  518. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  519. void ath9k_hw_detach(struct ath_hw *ah);
  520. struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error);
  521. void ath9k_hw_rfdetach(struct ath_hw *ah);
  522. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  523. bool bChannelChange);
  524. bool ath9k_hw_fill_cap_info(struct ath_hw *ah);
  525. bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  526. u32 capability, u32 *result);
  527. bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  528. u32 capability, u32 setting, int *status);
  529. /* Key Cache Management */
  530. bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
  531. bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
  532. bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
  533. const struct ath9k_keyval *k,
  534. const u8 *mac);
  535. bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
  536. /* GPIO / RFKILL / Antennae */
  537. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  538. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  539. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  540. u32 ah_signal_type);
  541. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  542. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  543. void ath9k_enable_rfkill(struct ath_hw *ah);
  544. #endif
  545. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  546. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  547. bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
  548. enum ath9k_ant_setting settings,
  549. struct ath9k_channel *chan,
  550. u8 *tx_chainmask, u8 *rx_chainmask,
  551. u8 *antenna_cfgd);
  552. /* General Operation */
  553. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  554. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  555. bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
  556. u16 ath9k_hw_computetxtime(struct ath_hw *ah, struct ath_rate_table *rates,
  557. u32 frameLen, u16 rateix, bool shortPreamble);
  558. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  559. struct ath9k_channel *chan,
  560. struct chan_centers *centers);
  561. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  562. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  563. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  564. bool ath9k_hw_disable(struct ath_hw *ah);
  565. bool ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
  566. void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
  567. void ath9k_hw_setopmode(struct ath_hw *ah);
  568. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  569. void ath9k_hw_setbssidmask(struct ath_softc *sc);
  570. void ath9k_hw_write_associd(struct ath_softc *sc);
  571. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  572. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  573. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  574. bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  575. bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
  576. void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode);
  577. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  578. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  579. const struct ath9k_beacon_state *bs);
  580. bool ath9k_hw_setpower(struct ath_hw *ah,
  581. enum ath9k_power_mode mode);
  582. void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore);
  583. /* Interrupt Handling */
  584. bool ath9k_hw_intrpend(struct ath_hw *ah);
  585. bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
  586. enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah);
  587. enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
  588. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  589. #endif