eeprom.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef EEPROM_H
  17. #define EEPROM_H
  18. #define AH_USE_EEPROM 0x1
  19. #ifdef __BIG_ENDIAN
  20. #define AR5416_EEPROM_MAGIC 0x5aa5
  21. #else
  22. #define AR5416_EEPROM_MAGIC 0xa55a
  23. #endif
  24. #define CTRY_DEBUG 0x1ff
  25. #define CTRY_DEFAULT 0
  26. #define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001
  27. #define AR_EEPROM_EEPCAP_AES_DIS 0x0002
  28. #define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004
  29. #define AR_EEPROM_EEPCAP_BURST_DIS 0x0008
  30. #define AR_EEPROM_EEPCAP_MAXQCU 0x01F0
  31. #define AR_EEPROM_EEPCAP_MAXQCU_S 4
  32. #define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200
  33. #define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000
  34. #define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12
  35. #define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
  36. #define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
  37. #define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100
  38. #define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
  39. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
  40. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
  41. #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000
  42. #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
  43. #define AR5416_EEPROM_MAGIC_OFFSET 0x0
  44. #define AR5416_EEPROM_S 2
  45. #define AR5416_EEPROM_OFFSET 0x2000
  46. #define AR5416_EEPROM_MAX 0xae0
  47. #define AR5416_EEPROM_START_ADDR \
  48. (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200
  49. #define SD_NO_CTL 0xE0
  50. #define NO_CTL 0xff
  51. #define CTL_MODE_M 7
  52. #define CTL_11A 0
  53. #define CTL_11B 1
  54. #define CTL_11G 2
  55. #define CTL_2GHT20 5
  56. #define CTL_5GHT20 6
  57. #define CTL_2GHT40 7
  58. #define CTL_5GHT40 8
  59. #define EXT_ADDITIVE (0x8000)
  60. #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
  61. #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
  62. #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
  63. #define SUB_NUM_CTL_MODES_AT_5G_40 2
  64. #define SUB_NUM_CTL_MODES_AT_2G_40 3
  65. #define INCREASE_MAXPOW_BY_TWO_CHAIN 6 /* 10*log10(2)*2 */
  66. #define INCREASE_MAXPOW_BY_THREE_CHAIN 10 /* 10*log10(3)*2 */
  67. /*
  68. * For AR9285 and later chipsets, the following bits are not being programmed
  69. * in EEPROM and so need to be enabled always.
  70. *
  71. * Bit 0: en_fcc_mid
  72. * Bit 1: en_jap_mid
  73. * Bit 2: en_fcc_dfs_ht40
  74. * Bit 3: en_jap_ht40
  75. * Bit 4: en_jap_dfs_ht40
  76. */
  77. #define AR9285_RDEXT_DEFAULT 0x1F
  78. #define AR_EEPROM_MAC(i) (0x1d+(i))
  79. #define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
  80. #define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5))
  81. #define ath9k_hw_use_flash(_ah) (!(_ah->ah_flags & AH_USE_EEPROM))
  82. #define AR5416_VER_MASK (eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK)
  83. #define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \
  84. ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  85. #define AR_EEPROM_RFSILENT_GPIO_SEL 0x001c
  86. #define AR_EEPROM_RFSILENT_GPIO_SEL_S 2
  87. #define AR_EEPROM_RFSILENT_POLARITY 0x0002
  88. #define AR_EEPROM_RFSILENT_POLARITY_S 1
  89. #define EEP_RFSILENT_ENABLED 0x0001
  90. #define EEP_RFSILENT_ENABLED_S 0
  91. #define EEP_RFSILENT_POLARITY 0x0002
  92. #define EEP_RFSILENT_POLARITY_S 1
  93. #define EEP_RFSILENT_GPIO_SEL 0x001c
  94. #define EEP_RFSILENT_GPIO_SEL_S 2
  95. #define AR5416_OPFLAGS_11A 0x01
  96. #define AR5416_OPFLAGS_11G 0x02
  97. #define AR5416_OPFLAGS_N_5G_HT40 0x04
  98. #define AR5416_OPFLAGS_N_2G_HT40 0x08
  99. #define AR5416_OPFLAGS_N_5G_HT20 0x10
  100. #define AR5416_OPFLAGS_N_2G_HT20 0x20
  101. #define AR5416_EEP_NO_BACK_VER 0x1
  102. #define AR5416_EEP_VER 0xE
  103. #define AR5416_EEP_VER_MINOR_MASK 0x0FFF
  104. #define AR5416_EEP_MINOR_VER_2 0x2
  105. #define AR5416_EEP_MINOR_VER_3 0x3
  106. #define AR5416_EEP_MINOR_VER_7 0x7
  107. #define AR5416_EEP_MINOR_VER_9 0x9
  108. #define AR5416_EEP_MINOR_VER_16 0x10
  109. #define AR5416_EEP_MINOR_VER_17 0x11
  110. #define AR5416_EEP_MINOR_VER_19 0x13
  111. #define AR5416_EEP_MINOR_VER_20 0x14
  112. #define AR5416_EEP_MINOR_VER_22 0x16
  113. #define AR5416_NUM_5G_CAL_PIERS 8
  114. #define AR5416_NUM_2G_CAL_PIERS 4
  115. #define AR5416_NUM_5G_20_TARGET_POWERS 8
  116. #define AR5416_NUM_5G_40_TARGET_POWERS 8
  117. #define AR5416_NUM_2G_CCK_TARGET_POWERS 3
  118. #define AR5416_NUM_2G_20_TARGET_POWERS 4
  119. #define AR5416_NUM_2G_40_TARGET_POWERS 4
  120. #define AR5416_NUM_CTLS 24
  121. #define AR5416_NUM_BAND_EDGES 8
  122. #define AR5416_NUM_PD_GAINS 4
  123. #define AR5416_PD_GAINS_IN_MASK 4
  124. #define AR5416_PD_GAIN_ICEPTS 5
  125. #define AR5416_EEPROM_MODAL_SPURS 5
  126. #define AR5416_MAX_RATE_POWER 63
  127. #define AR5416_NUM_PDADC_VALUES 128
  128. #define AR5416_BCHAN_UNUSED 0xFF
  129. #define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64
  130. #define AR5416_MAX_CHAINS 3
  131. #define AR5416_PWR_TABLE_OFFSET -5
  132. /* Rx gain type values */
  133. #define AR5416_EEP_RXGAIN_23DB_BACKOFF 0
  134. #define AR5416_EEP_RXGAIN_13DB_BACKOFF 1
  135. #define AR5416_EEP_RXGAIN_ORIG 2
  136. /* Tx gain type values */
  137. #define AR5416_EEP_TXGAIN_ORIGINAL 0
  138. #define AR5416_EEP_TXGAIN_HIGH_POWER 1
  139. #define AR5416_EEP4K_START_LOC 64
  140. #define AR5416_EEP4K_NUM_2G_CAL_PIERS 3
  141. #define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3
  142. #define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS 3
  143. #define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS 3
  144. #define AR5416_EEP4K_NUM_CTLS 12
  145. #define AR5416_EEP4K_NUM_BAND_EDGES 4
  146. #define AR5416_EEP4K_NUM_PD_GAINS 2
  147. #define AR5416_EEP4K_PD_GAINS_IN_MASK 4
  148. #define AR5416_EEP4K_PD_GAIN_ICEPTS 5
  149. #define AR5416_EEP4K_MAX_CHAINS 1
  150. #define AR9280_TX_GAIN_TABLE_SIZE 22
  151. enum eeprom_param {
  152. EEP_NFTHRESH_5,
  153. EEP_NFTHRESH_2,
  154. EEP_MAC_MSW,
  155. EEP_MAC_MID,
  156. EEP_MAC_LSW,
  157. EEP_REG_0,
  158. EEP_REG_1,
  159. EEP_OP_CAP,
  160. EEP_OP_MODE,
  161. EEP_RF_SILENT,
  162. EEP_OB_5,
  163. EEP_DB_5,
  164. EEP_OB_2,
  165. EEP_DB_2,
  166. EEP_MINOR_REV,
  167. EEP_TX_MASK,
  168. EEP_RX_MASK,
  169. EEP_RXGAIN_TYPE,
  170. EEP_TXGAIN_TYPE,
  171. EEP_OL_PWRCTRL,
  172. EEP_RC_CHAIN_MASK,
  173. EEP_DAC_HPWR_5G,
  174. EEP_FRAC_N_5G
  175. };
  176. enum ar5416_rates {
  177. rate6mb, rate9mb, rate12mb, rate18mb,
  178. rate24mb, rate36mb, rate48mb, rate54mb,
  179. rate1l, rate2l, rate2s, rate5_5l,
  180. rate5_5s, rate11l, rate11s, rateXr,
  181. rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3,
  182. rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7,
  183. rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3,
  184. rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7,
  185. rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm,
  186. Ar5416RateSize
  187. };
  188. enum ath9k_hal_freq_band {
  189. ATH9K_HAL_FREQ_BAND_5GHZ = 0,
  190. ATH9K_HAL_FREQ_BAND_2GHZ = 1
  191. };
  192. struct base_eep_header {
  193. u16 length;
  194. u16 checksum;
  195. u16 version;
  196. u8 opCapFlags;
  197. u8 eepMisc;
  198. u16 regDmn[2];
  199. u8 macAddr[6];
  200. u8 rxMask;
  201. u8 txMask;
  202. u16 rfSilent;
  203. u16 blueToothOptions;
  204. u16 deviceCap;
  205. u32 binBuildNumber;
  206. u8 deviceType;
  207. u8 pwdclkind;
  208. u8 futureBase_1[2];
  209. u8 rxGainType;
  210. u8 dacHiPwrMode_5G;
  211. u8 openLoopPwrCntl;
  212. u8 dacLpMode;
  213. u8 txGainType;
  214. u8 rcChainMask;
  215. u8 desiredScaleCCK;
  216. u8 power_table_offset;
  217. u8 frac_n_5g;
  218. u8 futureBase_3[21];
  219. } __packed;
  220. struct base_eep_header_4k {
  221. u16 length;
  222. u16 checksum;
  223. u16 version;
  224. u8 opCapFlags;
  225. u8 eepMisc;
  226. u16 regDmn[2];
  227. u8 macAddr[6];
  228. u8 rxMask;
  229. u8 txMask;
  230. u16 rfSilent;
  231. u16 blueToothOptions;
  232. u16 deviceCap;
  233. u32 binBuildNumber;
  234. u8 deviceType;
  235. u8 txGainType;
  236. } __packed;
  237. struct spur_chan {
  238. u16 spurChan;
  239. u8 spurRangeLow;
  240. u8 spurRangeHigh;
  241. } __packed;
  242. struct modal_eep_header {
  243. u32 antCtrlChain[AR5416_MAX_CHAINS];
  244. u32 antCtrlCommon;
  245. u8 antennaGainCh[AR5416_MAX_CHAINS];
  246. u8 switchSettling;
  247. u8 txRxAttenCh[AR5416_MAX_CHAINS];
  248. u8 rxTxMarginCh[AR5416_MAX_CHAINS];
  249. u8 adcDesiredSize;
  250. u8 pgaDesiredSize;
  251. u8 xlnaGainCh[AR5416_MAX_CHAINS];
  252. u8 txEndToXpaOff;
  253. u8 txEndToRxOn;
  254. u8 txFrameToXpaOn;
  255. u8 thresh62;
  256. u8 noiseFloorThreshCh[AR5416_MAX_CHAINS];
  257. u8 xpdGain;
  258. u8 xpd;
  259. u8 iqCalICh[AR5416_MAX_CHAINS];
  260. u8 iqCalQCh[AR5416_MAX_CHAINS];
  261. u8 pdGainOverlap;
  262. u8 ob;
  263. u8 db;
  264. u8 xpaBiasLvl;
  265. u8 pwrDecreaseFor2Chain;
  266. u8 pwrDecreaseFor3Chain;
  267. u8 txFrameToDataStart;
  268. u8 txFrameToPaOn;
  269. u8 ht40PowerIncForPdadc;
  270. u8 bswAtten[AR5416_MAX_CHAINS];
  271. u8 bswMargin[AR5416_MAX_CHAINS];
  272. u8 swSettleHt40;
  273. u8 xatten2Db[AR5416_MAX_CHAINS];
  274. u8 xatten2Margin[AR5416_MAX_CHAINS];
  275. u8 ob_ch1;
  276. u8 db_ch1;
  277. u8 useAnt1:1,
  278. force_xpaon:1,
  279. local_bias:1,
  280. femBandSelectUsed:1, xlnabufin:1, xlnaisel:2, xlnabufmode:1;
  281. u8 miscBits;
  282. u16 xpaBiasLvlFreq[3];
  283. u8 futureModal[6];
  284. struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
  285. } __packed;
  286. struct calDataPerFreqOpLoop {
  287. u8 pwrPdg[2][5];
  288. u8 vpdPdg[2][5];
  289. u8 pcdac[2][5];
  290. u8 empty[2][5];
  291. } __packed;
  292. struct modal_eep_4k_header {
  293. u32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS];
  294. u32 antCtrlCommon;
  295. u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS];
  296. u8 switchSettling;
  297. u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS];
  298. u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS];
  299. u8 adcDesiredSize;
  300. u8 pgaDesiredSize;
  301. u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS];
  302. u8 txEndToXpaOff;
  303. u8 txEndToRxOn;
  304. u8 txFrameToXpaOn;
  305. u8 thresh62;
  306. u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS];
  307. u8 xpdGain;
  308. u8 xpd;
  309. u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS];
  310. u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS];
  311. u8 pdGainOverlap;
  312. u8 ob_01;
  313. u8 db1_01;
  314. u8 xpaBiasLvl;
  315. u8 txFrameToDataStart;
  316. u8 txFrameToPaOn;
  317. u8 ht40PowerIncForPdadc;
  318. u8 bswAtten[AR5416_EEP4K_MAX_CHAINS];
  319. u8 bswMargin[AR5416_EEP4K_MAX_CHAINS];
  320. u8 swSettleHt40;
  321. u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS];
  322. u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS];
  323. u8 db2_01;
  324. u8 version;
  325. u16 ob_234;
  326. u16 db1_234;
  327. u16 db2_234;
  328. u8 futureModal[4];
  329. struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS];
  330. } __packed;
  331. struct cal_data_per_freq {
  332. u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  333. u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS];
  334. } __packed;
  335. struct cal_data_per_freq_4k {
  336. u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
  337. u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS];
  338. } __packed;
  339. struct cal_target_power_leg {
  340. u8 bChannel;
  341. u8 tPow2x[4];
  342. } __packed;
  343. struct cal_target_power_ht {
  344. u8 bChannel;
  345. u8 tPow2x[8];
  346. } __packed;
  347. #ifdef __BIG_ENDIAN_BITFIELD
  348. struct cal_ctl_edges {
  349. u8 bChannel;
  350. u8 flag:2, tPower:6;
  351. } __packed;
  352. #else
  353. struct cal_ctl_edges {
  354. u8 bChannel;
  355. u8 tPower:6, flag:2;
  356. } __packed;
  357. #endif
  358. struct cal_ctl_data {
  359. struct cal_ctl_edges
  360. ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES];
  361. } __packed;
  362. struct cal_ctl_data_4k {
  363. struct cal_ctl_edges
  364. ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES];
  365. } __packed;
  366. struct ar5416_eeprom_def {
  367. struct base_eep_header baseEepHeader;
  368. u8 custData[64];
  369. struct modal_eep_header modalHeader[2];
  370. u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS];
  371. u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS];
  372. struct cal_data_per_freq
  373. calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS];
  374. struct cal_data_per_freq
  375. calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS];
  376. struct cal_target_power_leg
  377. calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS];
  378. struct cal_target_power_ht
  379. calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS];
  380. struct cal_target_power_ht
  381. calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS];
  382. struct cal_target_power_leg
  383. calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS];
  384. struct cal_target_power_leg
  385. calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS];
  386. struct cal_target_power_ht
  387. calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS];
  388. struct cal_target_power_ht
  389. calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS];
  390. u8 ctlIndex[AR5416_NUM_CTLS];
  391. struct cal_ctl_data ctlData[AR5416_NUM_CTLS];
  392. u8 padding;
  393. } __packed;
  394. struct ar5416_eeprom_4k {
  395. struct base_eep_header_4k baseEepHeader;
  396. u8 custData[20];
  397. struct modal_eep_4k_header modalHeader;
  398. u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS];
  399. struct cal_data_per_freq_4k
  400. calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS];
  401. struct cal_target_power_leg
  402. calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS];
  403. struct cal_target_power_leg
  404. calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
  405. struct cal_target_power_ht
  406. calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS];
  407. struct cal_target_power_ht
  408. calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS];
  409. u8 ctlIndex[AR5416_EEP4K_NUM_CTLS];
  410. struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS];
  411. u8 padding;
  412. } __packed;
  413. enum reg_ext_bitmap {
  414. REG_EXT_JAPAN_MIDBAND = 1,
  415. REG_EXT_FCC_DFS_HT40 = 2,
  416. REG_EXT_JAPAN_NONDFS_HT40 = 3,
  417. REG_EXT_JAPAN_DFS_HT40 = 4
  418. };
  419. struct ath9k_country_entry {
  420. u16 countryCode;
  421. u16 regDmnEnum;
  422. u16 regDmn5G;
  423. u16 regDmn2G;
  424. u8 isMultidomain;
  425. u8 iso[3];
  426. };
  427. enum ath9k_eep_map {
  428. EEP_MAP_DEFAULT = 0x0,
  429. EEP_MAP_4KBITS,
  430. EEP_MAP_MAX
  431. };
  432. struct eeprom_ops {
  433. int (*check_eeprom)(struct ath_hw *hw);
  434. u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param);
  435. bool (*fill_eeprom)(struct ath_hw *hw);
  436. int (*get_eeprom_ver)(struct ath_hw *hw);
  437. int (*get_eeprom_rev)(struct ath_hw *hw);
  438. u8 (*get_num_ant_config)(struct ath_hw *hw, enum ieee80211_band band);
  439. u16 (*get_eeprom_antenna_cfg)(struct ath_hw *hw,
  440. struct ath9k_channel *chan);
  441. void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan);
  442. void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan);
  443. int (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan,
  444. u16 cfgCtl, u8 twiceAntennaReduction,
  445. u8 twiceMaxRegulatoryPower, u8 powerLimit);
  446. u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz);
  447. };
  448. #define ar5416_get_ntxchains(_txchainmask) \
  449. (((_txchainmask >> 2) & 1) + \
  450. ((_txchainmask >> 1) & 1) + (_txchainmask & 1))
  451. int ath9k_hw_eeprom_attach(struct ath_hw *ah);
  452. #endif /* EEPROM_H */