calib.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. /* We can tune this as we go by monitoring really low values */
  18. #define ATH9K_NF_TOO_LOW -60
  19. /* AR5416 may return very high value (like -31 dBm), in those cases the nf
  20. * is incorrect and we should use the static NF value. Later we can try to
  21. * find out why they are reporting these values */
  22. static bool ath9k_hw_nf_in_range(struct ath_hw *ah, s16 nf)
  23. {
  24. if (nf > ATH9K_NF_TOO_LOW) {
  25. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  26. "noise floor value detected (%d) is "
  27. "lower than what we think is a "
  28. "reasonable value (%d)\n",
  29. nf, ATH9K_NF_TOO_LOW);
  30. return false;
  31. }
  32. return true;
  33. }
  34. static int16_t ath9k_hw_get_nf_hist_mid(int16_t *nfCalBuffer)
  35. {
  36. int16_t nfval;
  37. int16_t sort[ATH9K_NF_CAL_HIST_MAX];
  38. int i, j;
  39. for (i = 0; i < ATH9K_NF_CAL_HIST_MAX; i++)
  40. sort[i] = nfCalBuffer[i];
  41. for (i = 0; i < ATH9K_NF_CAL_HIST_MAX - 1; i++) {
  42. for (j = 1; j < ATH9K_NF_CAL_HIST_MAX - i; j++) {
  43. if (sort[j] > sort[j - 1]) {
  44. nfval = sort[j];
  45. sort[j] = sort[j - 1];
  46. sort[j - 1] = nfval;
  47. }
  48. }
  49. }
  50. nfval = sort[(ATH9K_NF_CAL_HIST_MAX - 1) >> 1];
  51. return nfval;
  52. }
  53. static void ath9k_hw_update_nfcal_hist_buffer(struct ath9k_nfcal_hist *h,
  54. int16_t *nfarray)
  55. {
  56. int i;
  57. for (i = 0; i < NUM_NF_READINGS; i++) {
  58. h[i].nfCalBuffer[h[i].currIndex] = nfarray[i];
  59. if (++h[i].currIndex >= ATH9K_NF_CAL_HIST_MAX)
  60. h[i].currIndex = 0;
  61. if (h[i].invalidNFcount > 0) {
  62. if (nfarray[i] < AR_PHY_CCA_MIN_BAD_VALUE ||
  63. nfarray[i] > AR_PHY_CCA_MAX_HIGH_VALUE) {
  64. h[i].invalidNFcount = ATH9K_NF_CAL_HIST_MAX;
  65. } else {
  66. h[i].invalidNFcount--;
  67. h[i].privNF = nfarray[i];
  68. }
  69. } else {
  70. h[i].privNF =
  71. ath9k_hw_get_nf_hist_mid(h[i].nfCalBuffer);
  72. }
  73. }
  74. return;
  75. }
  76. static void ath9k_hw_do_getnf(struct ath_hw *ah,
  77. int16_t nfarray[NUM_NF_READINGS])
  78. {
  79. int16_t nf;
  80. if (AR_SREV_9280_10_OR_LATER(ah))
  81. nf = MS(REG_READ(ah, AR_PHY_CCA), AR9280_PHY_MINCCA_PWR);
  82. else
  83. nf = MS(REG_READ(ah, AR_PHY_CCA), AR_PHY_MINCCA_PWR);
  84. if (nf & 0x100)
  85. nf = 0 - ((nf ^ 0x1ff) + 1);
  86. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  87. "NF calibrated [ctl] [chain 0] is %d\n", nf);
  88. nfarray[0] = nf;
  89. if (!AR_SREV_9285(ah)) {
  90. if (AR_SREV_9280_10_OR_LATER(ah))
  91. nf = MS(REG_READ(ah, AR_PHY_CH1_CCA),
  92. AR9280_PHY_CH1_MINCCA_PWR);
  93. else
  94. nf = MS(REG_READ(ah, AR_PHY_CH1_CCA),
  95. AR_PHY_CH1_MINCCA_PWR);
  96. if (nf & 0x100)
  97. nf = 0 - ((nf ^ 0x1ff) + 1);
  98. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  99. "NF calibrated [ctl] [chain 1] is %d\n", nf);
  100. nfarray[1] = nf;
  101. if (!AR_SREV_9280(ah)) {
  102. nf = MS(REG_READ(ah, AR_PHY_CH2_CCA),
  103. AR_PHY_CH2_MINCCA_PWR);
  104. if (nf & 0x100)
  105. nf = 0 - ((nf ^ 0x1ff) + 1);
  106. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  107. "NF calibrated [ctl] [chain 2] is %d\n", nf);
  108. nfarray[2] = nf;
  109. }
  110. }
  111. if (AR_SREV_9280_10_OR_LATER(ah))
  112. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA),
  113. AR9280_PHY_EXT_MINCCA_PWR);
  114. else
  115. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA),
  116. AR_PHY_EXT_MINCCA_PWR);
  117. if (nf & 0x100)
  118. nf = 0 - ((nf ^ 0x1ff) + 1);
  119. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  120. "NF calibrated [ext] [chain 0] is %d\n", nf);
  121. nfarray[3] = nf;
  122. if (!AR_SREV_9285(ah)) {
  123. if (AR_SREV_9280_10_OR_LATER(ah))
  124. nf = MS(REG_READ(ah, AR_PHY_CH1_EXT_CCA),
  125. AR9280_PHY_CH1_EXT_MINCCA_PWR);
  126. else
  127. nf = MS(REG_READ(ah, AR_PHY_CH1_EXT_CCA),
  128. AR_PHY_CH1_EXT_MINCCA_PWR);
  129. if (nf & 0x100)
  130. nf = 0 - ((nf ^ 0x1ff) + 1);
  131. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  132. "NF calibrated [ext] [chain 1] is %d\n", nf);
  133. nfarray[4] = nf;
  134. if (!AR_SREV_9280(ah)) {
  135. nf = MS(REG_READ(ah, AR_PHY_CH2_EXT_CCA),
  136. AR_PHY_CH2_EXT_MINCCA_PWR);
  137. if (nf & 0x100)
  138. nf = 0 - ((nf ^ 0x1ff) + 1);
  139. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  140. "NF calibrated [ext] [chain 2] is %d\n", nf);
  141. nfarray[5] = nf;
  142. }
  143. }
  144. }
  145. static bool getNoiseFloorThresh(struct ath_hw *ah,
  146. enum ieee80211_band band,
  147. int16_t *nft)
  148. {
  149. switch (band) {
  150. case IEEE80211_BAND_5GHZ:
  151. *nft = (int8_t)ah->eep_ops->get_eeprom(ah, EEP_NFTHRESH_5);
  152. break;
  153. case IEEE80211_BAND_2GHZ:
  154. *nft = (int8_t)ah->eep_ops->get_eeprom(ah, EEP_NFTHRESH_2);
  155. break;
  156. default:
  157. BUG_ON(1);
  158. return false;
  159. }
  160. return true;
  161. }
  162. static void ath9k_hw_setup_calibration(struct ath_hw *ah,
  163. struct hal_cal_list *currCal)
  164. {
  165. REG_RMW_FIELD(ah, AR_PHY_TIMING_CTRL4(0),
  166. AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX,
  167. currCal->calData->calCountMax);
  168. switch (currCal->calData->calType) {
  169. case IQ_MISMATCH_CAL:
  170. REG_WRITE(ah, AR_PHY_CALMODE, AR_PHY_CALMODE_IQ);
  171. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  172. "starting IQ Mismatch Calibration\n");
  173. break;
  174. case ADC_GAIN_CAL:
  175. REG_WRITE(ah, AR_PHY_CALMODE, AR_PHY_CALMODE_ADC_GAIN);
  176. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  177. "starting ADC Gain Calibration\n");
  178. break;
  179. case ADC_DC_CAL:
  180. REG_WRITE(ah, AR_PHY_CALMODE, AR_PHY_CALMODE_ADC_DC_PER);
  181. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  182. "starting ADC DC Calibration\n");
  183. break;
  184. case ADC_DC_INIT_CAL:
  185. REG_WRITE(ah, AR_PHY_CALMODE, AR_PHY_CALMODE_ADC_DC_INIT);
  186. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  187. "starting Init ADC DC Calibration\n");
  188. break;
  189. }
  190. REG_SET_BIT(ah, AR_PHY_TIMING_CTRL4(0),
  191. AR_PHY_TIMING_CTRL4_DO_CAL);
  192. }
  193. static void ath9k_hw_reset_calibration(struct ath_hw *ah,
  194. struct hal_cal_list *currCal)
  195. {
  196. int i;
  197. ath9k_hw_setup_calibration(ah, currCal);
  198. currCal->calState = CAL_RUNNING;
  199. for (i = 0; i < AR5416_MAX_CHAINS; i++) {
  200. ah->meas0.sign[i] = 0;
  201. ah->meas1.sign[i] = 0;
  202. ah->meas2.sign[i] = 0;
  203. ah->meas3.sign[i] = 0;
  204. }
  205. ah->cal_samples = 0;
  206. }
  207. static void ath9k_hw_per_calibration(struct ath_hw *ah,
  208. struct ath9k_channel *ichan,
  209. u8 rxchainmask,
  210. struct hal_cal_list *currCal,
  211. bool *isCalDone)
  212. {
  213. *isCalDone = false;
  214. if (currCal->calState == CAL_RUNNING) {
  215. if (!(REG_READ(ah, AR_PHY_TIMING_CTRL4(0)) &
  216. AR_PHY_TIMING_CTRL4_DO_CAL)) {
  217. currCal->calData->calCollect(ah);
  218. ah->cal_samples++;
  219. if (ah->cal_samples >= currCal->calData->calNumSamples) {
  220. int i, numChains = 0;
  221. for (i = 0; i < AR5416_MAX_CHAINS; i++) {
  222. if (rxchainmask & (1 << i))
  223. numChains++;
  224. }
  225. currCal->calData->calPostProc(ah, numChains);
  226. ichan->CalValid |= currCal->calData->calType;
  227. currCal->calState = CAL_DONE;
  228. *isCalDone = true;
  229. } else {
  230. ath9k_hw_setup_calibration(ah, currCal);
  231. }
  232. }
  233. } else if (!(ichan->CalValid & currCal->calData->calType)) {
  234. ath9k_hw_reset_calibration(ah, currCal);
  235. }
  236. }
  237. /* Assumes you are talking about the currently configured channel */
  238. static bool ath9k_hw_iscal_supported(struct ath_hw *ah,
  239. enum hal_cal_types calType)
  240. {
  241. struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
  242. switch (calType & ah->supp_cals) {
  243. case IQ_MISMATCH_CAL: /* Both 2 GHz and 5 GHz support OFDM */
  244. return true;
  245. case ADC_GAIN_CAL:
  246. case ADC_DC_CAL:
  247. if (conf->channel->band == IEEE80211_BAND_5GHZ &&
  248. conf_is_ht20(conf))
  249. return true;
  250. break;
  251. }
  252. return false;
  253. }
  254. static void ath9k_hw_iqcal_collect(struct ath_hw *ah)
  255. {
  256. int i;
  257. for (i = 0; i < AR5416_MAX_CHAINS; i++) {
  258. ah->totalPowerMeasI[i] +=
  259. REG_READ(ah, AR_PHY_CAL_MEAS_0(i));
  260. ah->totalPowerMeasQ[i] +=
  261. REG_READ(ah, AR_PHY_CAL_MEAS_1(i));
  262. ah->totalIqCorrMeas[i] +=
  263. (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_2(i));
  264. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  265. "%d: Chn %d pmi=0x%08x;pmq=0x%08x;iqcm=0x%08x;\n",
  266. ah->cal_samples, i, ah->totalPowerMeasI[i],
  267. ah->totalPowerMeasQ[i],
  268. ah->totalIqCorrMeas[i]);
  269. }
  270. }
  271. static void ath9k_hw_adc_gaincal_collect(struct ath_hw *ah)
  272. {
  273. int i;
  274. for (i = 0; i < AR5416_MAX_CHAINS; i++) {
  275. ah->totalAdcIOddPhase[i] +=
  276. REG_READ(ah, AR_PHY_CAL_MEAS_0(i));
  277. ah->totalAdcIEvenPhase[i] +=
  278. REG_READ(ah, AR_PHY_CAL_MEAS_1(i));
  279. ah->totalAdcQOddPhase[i] +=
  280. REG_READ(ah, AR_PHY_CAL_MEAS_2(i));
  281. ah->totalAdcQEvenPhase[i] +=
  282. REG_READ(ah, AR_PHY_CAL_MEAS_3(i));
  283. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  284. "%d: Chn %d oddi=0x%08x; eveni=0x%08x; "
  285. "oddq=0x%08x; evenq=0x%08x;\n",
  286. ah->cal_samples, i,
  287. ah->totalAdcIOddPhase[i],
  288. ah->totalAdcIEvenPhase[i],
  289. ah->totalAdcQOddPhase[i],
  290. ah->totalAdcQEvenPhase[i]);
  291. }
  292. }
  293. static void ath9k_hw_adc_dccal_collect(struct ath_hw *ah)
  294. {
  295. int i;
  296. for (i = 0; i < AR5416_MAX_CHAINS; i++) {
  297. ah->totalAdcDcOffsetIOddPhase[i] +=
  298. (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_0(i));
  299. ah->totalAdcDcOffsetIEvenPhase[i] +=
  300. (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_1(i));
  301. ah->totalAdcDcOffsetQOddPhase[i] +=
  302. (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_2(i));
  303. ah->totalAdcDcOffsetQEvenPhase[i] +=
  304. (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_3(i));
  305. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  306. "%d: Chn %d oddi=0x%08x; eveni=0x%08x; "
  307. "oddq=0x%08x; evenq=0x%08x;\n",
  308. ah->cal_samples, i,
  309. ah->totalAdcDcOffsetIOddPhase[i],
  310. ah->totalAdcDcOffsetIEvenPhase[i],
  311. ah->totalAdcDcOffsetQOddPhase[i],
  312. ah->totalAdcDcOffsetQEvenPhase[i]);
  313. }
  314. }
  315. static void ath9k_hw_iqcalibrate(struct ath_hw *ah, u8 numChains)
  316. {
  317. u32 powerMeasQ, powerMeasI, iqCorrMeas;
  318. u32 qCoffDenom, iCoffDenom;
  319. int32_t qCoff, iCoff;
  320. int iqCorrNeg, i;
  321. for (i = 0; i < numChains; i++) {
  322. powerMeasI = ah->totalPowerMeasI[i];
  323. powerMeasQ = ah->totalPowerMeasQ[i];
  324. iqCorrMeas = ah->totalIqCorrMeas[i];
  325. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  326. "Starting IQ Cal and Correction for Chain %d\n",
  327. i);
  328. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  329. "Orignal: Chn %diq_corr_meas = 0x%08x\n",
  330. i, ah->totalIqCorrMeas[i]);
  331. iqCorrNeg = 0;
  332. if (iqCorrMeas > 0x80000000) {
  333. iqCorrMeas = (0xffffffff - iqCorrMeas) + 1;
  334. iqCorrNeg = 1;
  335. }
  336. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  337. "Chn %d pwr_meas_i = 0x%08x\n", i, powerMeasI);
  338. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  339. "Chn %d pwr_meas_q = 0x%08x\n", i, powerMeasQ);
  340. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE, "iqCorrNeg is 0x%08x\n",
  341. iqCorrNeg);
  342. iCoffDenom = (powerMeasI / 2 + powerMeasQ / 2) / 128;
  343. qCoffDenom = powerMeasQ / 64;
  344. if (powerMeasQ != 0) {
  345. iCoff = iqCorrMeas / iCoffDenom;
  346. qCoff = powerMeasI / qCoffDenom - 64;
  347. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  348. "Chn %d iCoff = 0x%08x\n", i, iCoff);
  349. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  350. "Chn %d qCoff = 0x%08x\n", i, qCoff);
  351. iCoff = iCoff & 0x3f;
  352. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  353. "New: Chn %d iCoff = 0x%08x\n", i, iCoff);
  354. if (iqCorrNeg == 0x0)
  355. iCoff = 0x40 - iCoff;
  356. if (qCoff > 15)
  357. qCoff = 15;
  358. else if (qCoff <= -16)
  359. qCoff = 16;
  360. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  361. "Chn %d : iCoff = 0x%x qCoff = 0x%x\n",
  362. i, iCoff, qCoff);
  363. REG_RMW_FIELD(ah, AR_PHY_TIMING_CTRL4(i),
  364. AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF,
  365. iCoff);
  366. REG_RMW_FIELD(ah, AR_PHY_TIMING_CTRL4(i),
  367. AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF,
  368. qCoff);
  369. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  370. "IQ Cal and Correction done for Chain %d\n",
  371. i);
  372. }
  373. }
  374. REG_SET_BIT(ah, AR_PHY_TIMING_CTRL4(0),
  375. AR_PHY_TIMING_CTRL4_IQCORR_ENABLE);
  376. }
  377. static void ath9k_hw_adc_gaincal_calibrate(struct ath_hw *ah, u8 numChains)
  378. {
  379. u32 iOddMeasOffset, iEvenMeasOffset, qOddMeasOffset, qEvenMeasOffset;
  380. u32 qGainMismatch, iGainMismatch, val, i;
  381. for (i = 0; i < numChains; i++) {
  382. iOddMeasOffset = ah->totalAdcIOddPhase[i];
  383. iEvenMeasOffset = ah->totalAdcIEvenPhase[i];
  384. qOddMeasOffset = ah->totalAdcQOddPhase[i];
  385. qEvenMeasOffset = ah->totalAdcQEvenPhase[i];
  386. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  387. "Starting ADC Gain Cal for Chain %d\n", i);
  388. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  389. "Chn %d pwr_meas_odd_i = 0x%08x\n", i,
  390. iOddMeasOffset);
  391. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  392. "Chn %d pwr_meas_even_i = 0x%08x\n", i,
  393. iEvenMeasOffset);
  394. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  395. "Chn %d pwr_meas_odd_q = 0x%08x\n", i,
  396. qOddMeasOffset);
  397. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  398. "Chn %d pwr_meas_even_q = 0x%08x\n", i,
  399. qEvenMeasOffset);
  400. if (iOddMeasOffset != 0 && qEvenMeasOffset != 0) {
  401. iGainMismatch =
  402. ((iEvenMeasOffset * 32) /
  403. iOddMeasOffset) & 0x3f;
  404. qGainMismatch =
  405. ((qOddMeasOffset * 32) /
  406. qEvenMeasOffset) & 0x3f;
  407. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  408. "Chn %d gain_mismatch_i = 0x%08x\n", i,
  409. iGainMismatch);
  410. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  411. "Chn %d gain_mismatch_q = 0x%08x\n", i,
  412. qGainMismatch);
  413. val = REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i));
  414. val &= 0xfffff000;
  415. val |= (qGainMismatch) | (iGainMismatch << 6);
  416. REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i), val);
  417. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  418. "ADC Gain Cal done for Chain %d\n", i);
  419. }
  420. }
  421. REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0),
  422. REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0)) |
  423. AR_PHY_NEW_ADC_GAIN_CORR_ENABLE);
  424. }
  425. static void ath9k_hw_adc_dccal_calibrate(struct ath_hw *ah, u8 numChains)
  426. {
  427. u32 iOddMeasOffset, iEvenMeasOffset, val, i;
  428. int32_t qOddMeasOffset, qEvenMeasOffset, qDcMismatch, iDcMismatch;
  429. const struct hal_percal_data *calData =
  430. ah->cal_list_curr->calData;
  431. u32 numSamples =
  432. (1 << (calData->calCountMax + 5)) * calData->calNumSamples;
  433. for (i = 0; i < numChains; i++) {
  434. iOddMeasOffset = ah->totalAdcDcOffsetIOddPhase[i];
  435. iEvenMeasOffset = ah->totalAdcDcOffsetIEvenPhase[i];
  436. qOddMeasOffset = ah->totalAdcDcOffsetQOddPhase[i];
  437. qEvenMeasOffset = ah->totalAdcDcOffsetQEvenPhase[i];
  438. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  439. "Starting ADC DC Offset Cal for Chain %d\n", i);
  440. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  441. "Chn %d pwr_meas_odd_i = %d\n", i,
  442. iOddMeasOffset);
  443. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  444. "Chn %d pwr_meas_even_i = %d\n", i,
  445. iEvenMeasOffset);
  446. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  447. "Chn %d pwr_meas_odd_q = %d\n", i,
  448. qOddMeasOffset);
  449. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  450. "Chn %d pwr_meas_even_q = %d\n", i,
  451. qEvenMeasOffset);
  452. iDcMismatch = (((iEvenMeasOffset - iOddMeasOffset) * 2) /
  453. numSamples) & 0x1ff;
  454. qDcMismatch = (((qOddMeasOffset - qEvenMeasOffset) * 2) /
  455. numSamples) & 0x1ff;
  456. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  457. "Chn %d dc_offset_mismatch_i = 0x%08x\n", i,
  458. iDcMismatch);
  459. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  460. "Chn %d dc_offset_mismatch_q = 0x%08x\n", i,
  461. qDcMismatch);
  462. val = REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i));
  463. val &= 0xc0000fff;
  464. val |= (qDcMismatch << 12) | (iDcMismatch << 21);
  465. REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i), val);
  466. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  467. "ADC DC Offset Cal done for Chain %d\n", i);
  468. }
  469. REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0),
  470. REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0)) |
  471. AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE);
  472. }
  473. /* This is done for the currently configured channel */
  474. bool ath9k_hw_reset_calvalid(struct ath_hw *ah)
  475. {
  476. struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
  477. struct hal_cal_list *currCal = ah->cal_list_curr;
  478. if (!ah->curchan)
  479. return true;
  480. if (!AR_SREV_9100(ah) && !AR_SREV_9160_10_OR_LATER(ah))
  481. return true;
  482. if (currCal == NULL)
  483. return true;
  484. if (currCal->calState != CAL_DONE) {
  485. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  486. "Calibration state incorrect, %d\n",
  487. currCal->calState);
  488. return true;
  489. }
  490. if (!ath9k_hw_iscal_supported(ah, currCal->calData->calType))
  491. return true;
  492. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  493. "Resetting Cal %d state for channel %u\n",
  494. currCal->calData->calType, conf->channel->center_freq);
  495. ah->curchan->CalValid &= ~currCal->calData->calType;
  496. currCal->calState = CAL_WAITING;
  497. return false;
  498. }
  499. void ath9k_hw_start_nfcal(struct ath_hw *ah)
  500. {
  501. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
  502. AR_PHY_AGC_CONTROL_ENABLE_NF);
  503. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
  504. AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
  505. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
  506. }
  507. void ath9k_hw_loadnf(struct ath_hw *ah, struct ath9k_channel *chan)
  508. {
  509. struct ath9k_nfcal_hist *h;
  510. int i, j;
  511. int32_t val;
  512. const u32 ar5416_cca_regs[6] = {
  513. AR_PHY_CCA,
  514. AR_PHY_CH1_CCA,
  515. AR_PHY_CH2_CCA,
  516. AR_PHY_EXT_CCA,
  517. AR_PHY_CH1_EXT_CCA,
  518. AR_PHY_CH2_EXT_CCA
  519. };
  520. u8 chainmask;
  521. if (AR_SREV_9285(ah))
  522. chainmask = 0x9;
  523. else if (AR_SREV_9280(ah))
  524. chainmask = 0x1B;
  525. else
  526. chainmask = 0x3F;
  527. h = ah->nfCalHist;
  528. for (i = 0; i < NUM_NF_READINGS; i++) {
  529. if (chainmask & (1 << i)) {
  530. val = REG_READ(ah, ar5416_cca_regs[i]);
  531. val &= 0xFFFFFE00;
  532. val |= (((u32) (h[i].privNF) << 1) & 0x1ff);
  533. REG_WRITE(ah, ar5416_cca_regs[i], val);
  534. }
  535. }
  536. REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
  537. AR_PHY_AGC_CONTROL_ENABLE_NF);
  538. REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
  539. AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
  540. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
  541. for (j = 0; j < 1000; j++) {
  542. if ((REG_READ(ah, AR_PHY_AGC_CONTROL) &
  543. AR_PHY_AGC_CONTROL_NF) == 0)
  544. break;
  545. udelay(10);
  546. }
  547. for (i = 0; i < NUM_NF_READINGS; i++) {
  548. if (chainmask & (1 << i)) {
  549. val = REG_READ(ah, ar5416_cca_regs[i]);
  550. val &= 0xFFFFFE00;
  551. val |= (((u32) (-50) << 1) & 0x1ff);
  552. REG_WRITE(ah, ar5416_cca_regs[i], val);
  553. }
  554. }
  555. }
  556. int16_t ath9k_hw_getnf(struct ath_hw *ah,
  557. struct ath9k_channel *chan)
  558. {
  559. int16_t nf, nfThresh;
  560. int16_t nfarray[NUM_NF_READINGS] = { 0 };
  561. struct ath9k_nfcal_hist *h;
  562. struct ieee80211_channel *c = chan->chan;
  563. chan->channelFlags &= (~CHANNEL_CW_INT);
  564. if (REG_READ(ah, AR_PHY_AGC_CONTROL) & AR_PHY_AGC_CONTROL_NF) {
  565. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  566. "NF did not complete in calibration window\n");
  567. nf = 0;
  568. chan->rawNoiseFloor = nf;
  569. return chan->rawNoiseFloor;
  570. } else {
  571. ath9k_hw_do_getnf(ah, nfarray);
  572. nf = nfarray[0];
  573. if (getNoiseFloorThresh(ah, c->band, &nfThresh)
  574. && nf > nfThresh) {
  575. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  576. "noise floor failed detected; "
  577. "detected %d, threshold %d\n",
  578. nf, nfThresh);
  579. chan->channelFlags |= CHANNEL_CW_INT;
  580. }
  581. }
  582. h = ah->nfCalHist;
  583. ath9k_hw_update_nfcal_hist_buffer(h, nfarray);
  584. chan->rawNoiseFloor = h[0].privNF;
  585. return chan->rawNoiseFloor;
  586. }
  587. void ath9k_init_nfcal_hist_buffer(struct ath_hw *ah)
  588. {
  589. int i, j;
  590. for (i = 0; i < NUM_NF_READINGS; i++) {
  591. ah->nfCalHist[i].currIndex = 0;
  592. ah->nfCalHist[i].privNF = AR_PHY_CCA_MAX_GOOD_VALUE;
  593. ah->nfCalHist[i].invalidNFcount =
  594. AR_PHY_CCA_FILTERWINDOW_LENGTH;
  595. for (j = 0; j < ATH9K_NF_CAL_HIST_MAX; j++) {
  596. ah->nfCalHist[i].nfCalBuffer[j] =
  597. AR_PHY_CCA_MAX_GOOD_VALUE;
  598. }
  599. }
  600. }
  601. s16 ath9k_hw_getchan_noise(struct ath_hw *ah, struct ath9k_channel *chan)
  602. {
  603. s16 nf;
  604. if (chan->rawNoiseFloor == 0)
  605. nf = -96;
  606. else
  607. nf = chan->rawNoiseFloor;
  608. if (!ath9k_hw_nf_in_range(ah, nf))
  609. nf = ATH_DEFAULT_NOISE_FLOOR;
  610. return nf;
  611. }
  612. static void ath9k_olc_temp_compensation(struct ath_hw *ah)
  613. {
  614. u32 rddata, i;
  615. int delta, currPDADC, regval;
  616. rddata = REG_READ(ah, AR_PHY_TX_PWRCTRL4);
  617. currPDADC = MS(rddata, AR_PHY_TX_PWRCTRL_PD_AVG_OUT);
  618. if (ah->eep_ops->get_eeprom(ah, EEP_DAC_HPWR_5G))
  619. delta = (currPDADC - ah->initPDADC + 4) / 8;
  620. else
  621. delta = (currPDADC - ah->initPDADC + 5) / 10;
  622. if (delta != ah->PDADCdelta) {
  623. ah->PDADCdelta = delta;
  624. for (i = 1; i < AR9280_TX_GAIN_TABLE_SIZE; i++) {
  625. regval = ah->originalGain[i] - delta;
  626. if (regval < 0)
  627. regval = 0;
  628. REG_RMW_FIELD(ah, AR_PHY_TX_GAIN_TBL1 + i * 4,
  629. AR_PHY_TX_GAIN, regval);
  630. }
  631. }
  632. }
  633. static inline void ath9k_hw_9285_pa_cal(struct ath_hw *ah)
  634. {
  635. u32 regVal;
  636. int i, offset, offs_6_1, offs_0;
  637. u32 ccomp_org, reg_field;
  638. u32 regList[][2] = {
  639. { 0x786c, 0 },
  640. { 0x7854, 0 },
  641. { 0x7820, 0 },
  642. { 0x7824, 0 },
  643. { 0x7868, 0 },
  644. { 0x783c, 0 },
  645. { 0x7838, 0 },
  646. };
  647. if (AR_SREV_9285_11(ah)) {
  648. REG_WRITE(ah, AR9285_AN_TOP4, (AR9285_AN_TOP4_DEFAULT | 0x14));
  649. udelay(10);
  650. }
  651. for (i = 0; i < ARRAY_SIZE(regList); i++)
  652. regList[i][1] = REG_READ(ah, regList[i][0]);
  653. regVal = REG_READ(ah, 0x7834);
  654. regVal &= (~(0x1));
  655. REG_WRITE(ah, 0x7834, regVal);
  656. regVal = REG_READ(ah, 0x9808);
  657. regVal |= (0x1 << 27);
  658. REG_WRITE(ah, 0x9808, regVal);
  659. REG_RMW_FIELD(ah, AR9285_AN_TOP3, AR9285_AN_TOP3_PWDDAC, 1);
  660. REG_RMW_FIELD(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDRXTXBB1, 1);
  661. REG_RMW_FIELD(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDV2I, 1);
  662. REG_RMW_FIELD(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDDACIF, 1);
  663. REG_RMW_FIELD(ah, AR9285_AN_RF2G2, AR9285_AN_RF2G2_OFFCAL, 0);
  664. REG_RMW_FIELD(ah, AR9285_AN_RF2G7, AR9285_AN_RF2G7_PWDDB, 0);
  665. REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_ENPACAL, 0);
  666. REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV1, 1);
  667. REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV2, 0);
  668. REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPAOUT, 0);
  669. REG_RMW_FIELD(ah, AR9285_AN_RF2G8, AR9285_AN_RF2G8_PADRVGN2TAB0, 7);
  670. REG_RMW_FIELD(ah, AR9285_AN_RF2G7, AR9285_AN_RF2G7_PADRVGN2TAB0, 0);
  671. ccomp_org = MS(REG_READ(ah, AR9285_AN_RF2G6), AR9285_AN_RF2G6_CCOMP);
  672. REG_RMW_FIELD(ah, AR9285_AN_RF2G6, AR9285_AN_RF2G6_CCOMP, 7);
  673. REG_WRITE(ah, AR9285_AN_TOP2, 0xca0358a0);
  674. udelay(30);
  675. REG_RMW_FIELD(ah, AR9285_AN_RF2G6, AR9285_AN_RF2G6_OFFS, 0);
  676. REG_RMW_FIELD(ah, AR9285_AN_RF2G3, AR9285_AN_RF2G3_PDVCCOMP, 0);
  677. for (i = 6; i > 0; i--) {
  678. regVal = REG_READ(ah, 0x7834);
  679. regVal |= (1 << (19 + i));
  680. REG_WRITE(ah, 0x7834, regVal);
  681. udelay(1);
  682. regVal = REG_READ(ah, 0x7834);
  683. regVal &= (~(0x1 << (19 + i)));
  684. reg_field = MS(REG_READ(ah, 0x7840), AR9285_AN_RXTXBB1_SPARE9);
  685. regVal |= (reg_field << (19 + i));
  686. REG_WRITE(ah, 0x7834, regVal);
  687. }
  688. REG_RMW_FIELD(ah, AR9285_AN_RF2G3, AR9285_AN_RF2G3_PDVCCOMP, 1);
  689. udelay(1);
  690. reg_field = MS(REG_READ(ah, AR9285_AN_RF2G9), AR9285_AN_RXTXBB1_SPARE9);
  691. REG_RMW_FIELD(ah, AR9285_AN_RF2G3, AR9285_AN_RF2G3_PDVCCOMP, reg_field);
  692. offs_6_1 = MS(REG_READ(ah, AR9285_AN_RF2G6), AR9285_AN_RF2G6_OFFS);
  693. offs_0 = MS(REG_READ(ah, AR9285_AN_RF2G3), AR9285_AN_RF2G3_PDVCCOMP);
  694. offset = (offs_6_1<<1) | offs_0;
  695. offset = offset - 0;
  696. offs_6_1 = offset>>1;
  697. offs_0 = offset & 1;
  698. REG_RMW_FIELD(ah, AR9285_AN_RF2G6, AR9285_AN_RF2G6_OFFS, offs_6_1);
  699. REG_RMW_FIELD(ah, AR9285_AN_RF2G3, AR9285_AN_RF2G3_PDVCCOMP, offs_0);
  700. regVal = REG_READ(ah, 0x7834);
  701. regVal |= 0x1;
  702. REG_WRITE(ah, 0x7834, regVal);
  703. regVal = REG_READ(ah, 0x9808);
  704. regVal &= (~(0x1 << 27));
  705. REG_WRITE(ah, 0x9808, regVal);
  706. for (i = 0; i < ARRAY_SIZE(regList); i++)
  707. REG_WRITE(ah, regList[i][0], regList[i][1]);
  708. REG_RMW_FIELD(ah, AR9285_AN_RF2G6, AR9285_AN_RF2G6_CCOMP, ccomp_org);
  709. if (AR_SREV_9285_11(ah))
  710. REG_WRITE(ah, AR9285_AN_TOP4, AR9285_AN_TOP4_DEFAULT);
  711. }
  712. bool ath9k_hw_calibrate(struct ath_hw *ah, struct ath9k_channel *chan,
  713. u8 rxchainmask, bool longcal,
  714. bool *isCalDone)
  715. {
  716. struct hal_cal_list *currCal = ah->cal_list_curr;
  717. *isCalDone = true;
  718. if (currCal &&
  719. (currCal->calState == CAL_RUNNING ||
  720. currCal->calState == CAL_WAITING)) {
  721. ath9k_hw_per_calibration(ah, chan, rxchainmask, currCal,
  722. isCalDone);
  723. if (*isCalDone) {
  724. ah->cal_list_curr = currCal = currCal->calNext;
  725. if (currCal->calState == CAL_WAITING) {
  726. *isCalDone = false;
  727. ath9k_hw_reset_calibration(ah, currCal);
  728. }
  729. }
  730. }
  731. if (longcal) {
  732. if (AR_SREV_9285(ah) && AR_SREV_9285_11_OR_LATER(ah))
  733. ath9k_hw_9285_pa_cal(ah);
  734. if (OLC_FOR_AR9280_20_LATER)
  735. ath9k_olc_temp_compensation(ah);
  736. ath9k_hw_getnf(ah, chan);
  737. ath9k_hw_loadnf(ah, ah->curchan);
  738. ath9k_hw_start_nfcal(ah);
  739. if (chan->channelFlags & CHANNEL_CW_INT)
  740. chan->channelFlags &= ~CHANNEL_CW_INT;
  741. }
  742. return true;
  743. }
  744. static bool ar9285_clc(struct ath_hw *ah, struct ath9k_channel *chan)
  745. {
  746. REG_SET_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_CL_CAL_ENABLE);
  747. if (chan->channelFlags & CHANNEL_HT20) {
  748. REG_SET_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_PARALLEL_CAL_ENABLE);
  749. REG_SET_BIT(ah, AR_PHY_TURBO, AR_PHY_FC_DYN2040_EN);
  750. REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
  751. AR_PHY_AGC_CONTROL_FLTR_CAL);
  752. REG_CLR_BIT(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_CAL_ENABLE);
  753. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_CAL);
  754. if (!ath9k_hw_wait(ah, AR_PHY_AGC_CONTROL,
  755. AR_PHY_AGC_CONTROL_CAL, 0, AH_WAIT_TIMEOUT)) {
  756. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE, "offset "
  757. "calibration failed to complete in "
  758. "1ms; noisy ??\n");
  759. return false;
  760. }
  761. REG_CLR_BIT(ah, AR_PHY_TURBO, AR_PHY_FC_DYN2040_EN);
  762. REG_CLR_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_PARALLEL_CAL_ENABLE);
  763. REG_CLR_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_CL_CAL_ENABLE);
  764. }
  765. REG_CLR_BIT(ah, AR_PHY_ADC_CTL, AR_PHY_ADC_CTL_OFF_PWDADC);
  766. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_FLTR_CAL);
  767. REG_SET_BIT(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_CAL_ENABLE);
  768. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_CAL);
  769. if (!ath9k_hw_wait(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_CAL,
  770. 0, AH_WAIT_TIMEOUT)) {
  771. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE, "offset calibration "
  772. "failed to complete in 1ms; noisy ??\n");
  773. return false;
  774. }
  775. REG_SET_BIT(ah, AR_PHY_ADC_CTL, AR_PHY_ADC_CTL_OFF_PWDADC);
  776. REG_CLR_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_CL_CAL_ENABLE);
  777. REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_FLTR_CAL);
  778. return true;
  779. }
  780. bool ath9k_hw_init_cal(struct ath_hw *ah,
  781. struct ath9k_channel *chan)
  782. {
  783. if (AR_SREV_9285(ah) && AR_SREV_9285_12_OR_LATER(ah)) {
  784. if (!ar9285_clc(ah, chan))
  785. return false;
  786. } else if (AR_SREV_9280_10_OR_LATER(ah)) {
  787. REG_CLR_BIT(ah, AR_PHY_ADC_CTL, AR_PHY_ADC_CTL_OFF_PWDADC);
  788. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_FLTR_CAL);
  789. REG_CLR_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_CL_CAL_ENABLE);
  790. /* Kick off the cal */
  791. REG_WRITE(ah, AR_PHY_AGC_CONTROL,
  792. REG_READ(ah, AR_PHY_AGC_CONTROL) |
  793. AR_PHY_AGC_CONTROL_CAL);
  794. if (!ath9k_hw_wait(ah, AR_PHY_AGC_CONTROL,
  795. AR_PHY_AGC_CONTROL_CAL, 0,
  796. AH_WAIT_TIMEOUT)) {
  797. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  798. "offset calibration failed to complete in 1ms; "
  799. "noisy environment?\n");
  800. return false;
  801. }
  802. REG_CLR_BIT(ah, AR_PHY_ADC_CTL, AR_PHY_ADC_CTL_OFF_PWDADC);
  803. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_FLTR_CAL);
  804. REG_SET_BIT(ah, AR_PHY_CL_CAL_CTL, AR_PHY_CL_CAL_ENABLE);
  805. }
  806. /* Calibrate the AGC */
  807. REG_WRITE(ah, AR_PHY_AGC_CONTROL,
  808. REG_READ(ah, AR_PHY_AGC_CONTROL) |
  809. AR_PHY_AGC_CONTROL_CAL);
  810. if (!ath9k_hw_wait(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_CAL,
  811. 0, AH_WAIT_TIMEOUT)) {
  812. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  813. "offset calibration failed to complete in 1ms; "
  814. "noisy environment?\n");
  815. return false;
  816. }
  817. if (AR_SREV_9280_10_OR_LATER(ah)) {
  818. REG_SET_BIT(ah, AR_PHY_ADC_CTL, AR_PHY_ADC_CTL_OFF_PWDADC);
  819. REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_FLTR_CAL);
  820. }
  821. /* Do PA Calibration */
  822. if (AR_SREV_9285(ah) && AR_SREV_9285_11_OR_LATER(ah))
  823. ath9k_hw_9285_pa_cal(ah);
  824. /* Do NF Calibration */
  825. REG_WRITE(ah, AR_PHY_AGC_CONTROL,
  826. REG_READ(ah, AR_PHY_AGC_CONTROL) |
  827. AR_PHY_AGC_CONTROL_NF);
  828. ah->cal_list = ah->cal_list_last = ah->cal_list_curr = NULL;
  829. if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah)) {
  830. if (ath9k_hw_iscal_supported(ah, ADC_GAIN_CAL)) {
  831. INIT_CAL(&ah->adcgain_caldata);
  832. INSERT_CAL(ah, &ah->adcgain_caldata);
  833. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  834. "enabling ADC Gain Calibration.\n");
  835. }
  836. if (ath9k_hw_iscal_supported(ah, ADC_DC_CAL)) {
  837. INIT_CAL(&ah->adcdc_caldata);
  838. INSERT_CAL(ah, &ah->adcdc_caldata);
  839. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  840. "enabling ADC DC Calibration.\n");
  841. }
  842. if (ath9k_hw_iscal_supported(ah, IQ_MISMATCH_CAL)) {
  843. INIT_CAL(&ah->iq_caldata);
  844. INSERT_CAL(ah, &ah->iq_caldata);
  845. DPRINTF(ah->ah_sc, ATH_DBG_CALIBRATE,
  846. "enabling IQ Calibration.\n");
  847. }
  848. ah->cal_list_curr = ah->cal_list;
  849. if (ah->cal_list_curr)
  850. ath9k_hw_reset_calibration(ah, ah->cal_list_curr);
  851. }
  852. chan->CalValid = 0;
  853. return true;
  854. }
  855. const struct hal_percal_data iq_cal_multi_sample = {
  856. IQ_MISMATCH_CAL,
  857. MAX_CAL_SAMPLES,
  858. PER_MIN_LOG_COUNT,
  859. ath9k_hw_iqcal_collect,
  860. ath9k_hw_iqcalibrate
  861. };
  862. const struct hal_percal_data iq_cal_single_sample = {
  863. IQ_MISMATCH_CAL,
  864. MIN_CAL_SAMPLES,
  865. PER_MAX_LOG_COUNT,
  866. ath9k_hw_iqcal_collect,
  867. ath9k_hw_iqcalibrate
  868. };
  869. const struct hal_percal_data adc_gain_cal_multi_sample = {
  870. ADC_GAIN_CAL,
  871. MAX_CAL_SAMPLES,
  872. PER_MIN_LOG_COUNT,
  873. ath9k_hw_adc_gaincal_collect,
  874. ath9k_hw_adc_gaincal_calibrate
  875. };
  876. const struct hal_percal_data adc_gain_cal_single_sample = {
  877. ADC_GAIN_CAL,
  878. MIN_CAL_SAMPLES,
  879. PER_MAX_LOG_COUNT,
  880. ath9k_hw_adc_gaincal_collect,
  881. ath9k_hw_adc_gaincal_calibrate
  882. };
  883. const struct hal_percal_data adc_dc_cal_multi_sample = {
  884. ADC_DC_CAL,
  885. MAX_CAL_SAMPLES,
  886. PER_MIN_LOG_COUNT,
  887. ath9k_hw_adc_dccal_collect,
  888. ath9k_hw_adc_dccal_calibrate
  889. };
  890. const struct hal_percal_data adc_dc_cal_single_sample = {
  891. ADC_DC_CAL,
  892. MIN_CAL_SAMPLES,
  893. PER_MAX_LOG_COUNT,
  894. ath9k_hw_adc_dccal_collect,
  895. ath9k_hw_adc_dccal_calibrate
  896. };
  897. const struct hal_percal_data adc_init_dc_cal = {
  898. ADC_DC_INIT_CAL,
  899. MIN_CAL_SAMPLES,
  900. INIT_LOG_COUNT,
  901. ath9k_hw_adc_dccal_collect,
  902. ath9k_hw_adc_dccal_calibrate
  903. };