ath9k.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <net/mac80211.h>
  21. #include <linux/leds.h>
  22. #include <linux/rfkill.h>
  23. #include "hw.h"
  24. #include "rc.h"
  25. #include "debug.h"
  26. struct ath_node;
  27. /* Macro to expand scalars to 64-bit objects */
  28. #define ito64(x) (sizeof(x) == 8) ? \
  29. (((unsigned long long int)(x)) & (0xff)) : \
  30. (sizeof(x) == 16) ? \
  31. (((unsigned long long int)(x)) & 0xffff) : \
  32. ((sizeof(x) == 32) ? \
  33. (((unsigned long long int)(x)) & 0xffffffff) : \
  34. (unsigned long long int)(x))
  35. /* increment with wrap-around */
  36. #define INCR(_l, _sz) do { \
  37. (_l)++; \
  38. (_l) &= ((_sz) - 1); \
  39. } while (0)
  40. /* decrement with wrap-around */
  41. #define DECR(_l, _sz) do { \
  42. (_l)--; \
  43. (_l) &= ((_sz) - 1); \
  44. } while (0)
  45. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  46. #define ASSERT(exp) do { \
  47. if (unlikely(!(exp))) { \
  48. BUG(); \
  49. } \
  50. } while (0)
  51. #define TSF_TO_TU(_h,_l) \
  52. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  53. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  54. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  55. struct ath_config {
  56. u32 ath_aggr_prot;
  57. u16 txpowlimit;
  58. u8 cabqReadytime;
  59. u8 swBeaconProcess;
  60. };
  61. /*************************/
  62. /* Descriptor Management */
  63. /*************************/
  64. #define ATH_TXBUF_RESET(_bf) do { \
  65. (_bf)->bf_status = 0; \
  66. (_bf)->bf_lastbf = NULL; \
  67. (_bf)->bf_next = NULL; \
  68. memset(&((_bf)->bf_state), 0, \
  69. sizeof(struct ath_buf_state)); \
  70. } while (0)
  71. /**
  72. * enum buffer_type - Buffer type flags
  73. *
  74. * @BUF_HT: Send this buffer using HT capabilities
  75. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  76. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  77. * (used in aggregation scheduling)
  78. * @BUF_RETRY: Indicates whether the buffer is retried
  79. * @BUF_XRETRY: To denote excessive retries of the buffer
  80. */
  81. enum buffer_type {
  82. BUF_HT = BIT(1),
  83. BUF_AMPDU = BIT(2),
  84. BUF_AGGR = BIT(3),
  85. BUF_RETRY = BIT(4),
  86. BUF_XRETRY = BIT(5),
  87. };
  88. struct ath_buf_state {
  89. int bfs_nframes;
  90. u16 bfs_al;
  91. u16 bfs_frmlen;
  92. int bfs_seqno;
  93. int bfs_tidno;
  94. int bfs_retries;
  95. u32 bf_type;
  96. u32 bfs_keyix;
  97. enum ath9k_key_type bfs_keytype;
  98. };
  99. #define bf_nframes bf_state.bfs_nframes
  100. #define bf_al bf_state.bfs_al
  101. #define bf_frmlen bf_state.bfs_frmlen
  102. #define bf_retries bf_state.bfs_retries
  103. #define bf_seqno bf_state.bfs_seqno
  104. #define bf_tidno bf_state.bfs_tidno
  105. #define bf_keyix bf_state.bfs_keyix
  106. #define bf_keytype bf_state.bfs_keytype
  107. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  108. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  109. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  110. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  111. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  112. struct ath_buf {
  113. struct list_head list;
  114. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  115. an aggregate) */
  116. struct ath_buf *bf_next; /* next subframe in the aggregate */
  117. void *bf_mpdu; /* enclosing frame structure */
  118. struct ath_desc *bf_desc; /* virtual addr of desc */
  119. dma_addr_t bf_daddr; /* physical addr of desc */
  120. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  121. u32 bf_status;
  122. u16 bf_flags;
  123. struct ath_buf_state bf_state;
  124. dma_addr_t bf_dmacontext;
  125. };
  126. #define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
  127. #define ATH_BUFSTATUS_STALE 0x00000002
  128. struct ath_descdma {
  129. const char *dd_name;
  130. struct ath_desc *dd_desc;
  131. dma_addr_t dd_desc_paddr;
  132. u32 dd_desc_len;
  133. struct ath_buf *dd_bufptr;
  134. dma_addr_t dd_dmacontext;
  135. };
  136. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  137. struct list_head *head, const char *name,
  138. int nbuf, int ndesc);
  139. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  140. struct list_head *head);
  141. /***********/
  142. /* RX / TX */
  143. /***********/
  144. #define ATH_MAX_ANTENNA 3
  145. #define ATH_RXBUF 512
  146. #define WME_NUM_TID 16
  147. #define ATH_TXBUF 512
  148. #define ATH_TXMAXTRY 13
  149. #define ATH_11N_TXMAXTRY 10
  150. #define ATH_MGT_TXMAXTRY 4
  151. #define WME_BA_BMP_SIZE 64
  152. #define WME_MAX_BA WME_BA_BMP_SIZE
  153. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  154. #define TID_TO_WME_AC(_tid) \
  155. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  156. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  157. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  158. WME_AC_VO)
  159. #define WME_AC_BE 0
  160. #define WME_AC_BK 1
  161. #define WME_AC_VI 2
  162. #define WME_AC_VO 3
  163. #define WME_NUM_AC 4
  164. #define ADDBA_EXCHANGE_ATTEMPTS 10
  165. #define ATH_AGGR_DELIM_SZ 4
  166. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  167. /* number of delimiters for encryption padding */
  168. #define ATH_AGGR_ENCRYPTDELIM 10
  169. /* minimum h/w qdepth to be sustained to maximize aggregation */
  170. #define ATH_AGGR_MIN_QDEPTH 2
  171. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  172. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  173. #define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
  174. #define IEEE80211_SEQ_SEQ_SHIFT 4
  175. #define IEEE80211_SEQ_MAX 4096
  176. #define IEEE80211_MIN_AMPDU_BUF 0x8
  177. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  178. #define IEEE80211_WEP_IVLEN 3
  179. #define IEEE80211_WEP_KIDLEN 1
  180. #define IEEE80211_WEP_CRCLEN 4
  181. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  182. (IEEE80211_WEP_IVLEN + \
  183. IEEE80211_WEP_KIDLEN + \
  184. IEEE80211_WEP_CRCLEN))
  185. /* return whether a bit at index _n in bitmap _bm is set
  186. * _sz is the size of the bitmap */
  187. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  188. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  189. /* return block-ack bitmap index given sequence and starting sequence */
  190. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  191. /* returns delimiter padding required given the packet length */
  192. #define ATH_AGGR_GET_NDELIM(_len) \
  193. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  194. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  195. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  196. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  197. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  198. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  199. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  200. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  201. enum ATH_AGGR_STATUS {
  202. ATH_AGGR_DONE,
  203. ATH_AGGR_BAW_CLOSED,
  204. ATH_AGGR_LIMITED,
  205. };
  206. struct ath_txq {
  207. u32 axq_qnum;
  208. u32 *axq_link;
  209. struct list_head axq_q;
  210. spinlock_t axq_lock;
  211. u32 axq_depth;
  212. u8 axq_aggr_depth;
  213. u32 axq_totalqueued;
  214. bool stopped;
  215. struct ath_buf *axq_linkbuf;
  216. /* first desc of the last descriptor that contains CTS */
  217. struct ath_desc *axq_lastdsWithCTS;
  218. /* final desc of the gating desc that determines whether
  219. lastdsWithCTS has been DMA'ed or not */
  220. struct ath_desc *axq_gatingds;
  221. struct list_head axq_acq;
  222. };
  223. #define AGGR_CLEANUP BIT(1)
  224. #define AGGR_ADDBA_COMPLETE BIT(2)
  225. #define AGGR_ADDBA_PROGRESS BIT(3)
  226. struct ath_atx_tid {
  227. struct list_head list;
  228. struct list_head buf_q;
  229. struct ath_node *an;
  230. struct ath_atx_ac *ac;
  231. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
  232. u16 seq_start;
  233. u16 seq_next;
  234. u16 baw_size;
  235. int tidno;
  236. int baw_head; /* first un-acked tx buffer */
  237. int baw_tail; /* next unused tx buffer slot */
  238. int sched;
  239. int paused;
  240. u8 state;
  241. int addba_exchangeattempts;
  242. };
  243. struct ath_atx_ac {
  244. int sched;
  245. int qnum;
  246. struct list_head list;
  247. struct list_head tid_q;
  248. };
  249. struct ath_tx_control {
  250. struct ath_txq *txq;
  251. int if_id;
  252. enum ath9k_internal_frame_type frame_type;
  253. };
  254. #define ATH_TX_ERROR 0x01
  255. #define ATH_TX_XRETRY 0x02
  256. #define ATH_TX_BAR 0x04
  257. /* All RSSI values are noise floor adjusted */
  258. struct ath_tx_stat {
  259. int rssi;
  260. int rssictl[ATH_MAX_ANTENNA];
  261. int rssiextn[ATH_MAX_ANTENNA];
  262. int rateieee;
  263. int rateKbps;
  264. int ratecode;
  265. int flags;
  266. u32 airtime; /* time on air per final tx rate */
  267. };
  268. struct aggr_rifs_param {
  269. int param_max_frames;
  270. int param_max_len;
  271. int param_rl;
  272. int param_al;
  273. struct ath_rc_series *param_rcs;
  274. };
  275. struct ath_node {
  276. struct ath_softc *an_sc;
  277. struct ath_atx_tid tid[WME_NUM_TID];
  278. struct ath_atx_ac ac[WME_NUM_AC];
  279. u16 maxampdu;
  280. u8 mpdudensity;
  281. };
  282. struct ath_tx {
  283. u16 seq_no;
  284. u32 txqsetup;
  285. int hwq_map[ATH9K_WME_AC_VO+1];
  286. spinlock_t txbuflock;
  287. struct list_head txbuf;
  288. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  289. struct ath_descdma txdma;
  290. };
  291. struct ath_rx {
  292. u8 defant;
  293. u8 rxotherant;
  294. u32 *rxlink;
  295. int bufsize;
  296. unsigned int rxfilter;
  297. spinlock_t rxflushlock;
  298. spinlock_t rxbuflock;
  299. struct list_head rxbuf;
  300. struct ath_descdma rxdma;
  301. };
  302. int ath_startrecv(struct ath_softc *sc);
  303. bool ath_stoprecv(struct ath_softc *sc);
  304. void ath_flushrecv(struct ath_softc *sc);
  305. u32 ath_calcrxfilter(struct ath_softc *sc);
  306. int ath_rx_init(struct ath_softc *sc, int nbufs);
  307. void ath_rx_cleanup(struct ath_softc *sc);
  308. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  309. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  310. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  311. int ath_tx_setup(struct ath_softc *sc, int haltype);
  312. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  313. void ath_draintxq(struct ath_softc *sc,
  314. struct ath_txq *txq, bool retry_tx);
  315. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  316. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  317. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  318. int ath_tx_init(struct ath_softc *sc, int nbufs);
  319. int ath_tx_cleanup(struct ath_softc *sc);
  320. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  321. int ath_txq_update(struct ath_softc *sc, int qnum,
  322. struct ath9k_tx_queue_info *q);
  323. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  324. struct ath_tx_control *txctl);
  325. void ath_tx_tasklet(struct ath_softc *sc);
  326. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
  327. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  328. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  329. u16 tid, u16 *ssn);
  330. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  331. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  332. /********/
  333. /* VIFs */
  334. /********/
  335. struct ath_vif {
  336. int av_bslot;
  337. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  338. enum nl80211_iftype av_opmode;
  339. struct ath_buf *av_bcbuf;
  340. struct ath_tx_control av_btxctl;
  341. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  342. };
  343. /*******************/
  344. /* Beacon Handling */
  345. /*******************/
  346. /*
  347. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  348. * number of BSSIDs) if a given beacon does not go out even after waiting this
  349. * number of beacon intervals, the game's up.
  350. */
  351. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  352. #define ATH_BCBUF 4
  353. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  354. #define ATH_DEFAULT_BMISS_LIMIT 10
  355. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  356. struct ath_beacon_config {
  357. u16 beacon_interval;
  358. u16 listen_interval;
  359. u16 dtim_period;
  360. u16 bmiss_timeout;
  361. u8 dtim_count;
  362. };
  363. struct ath_beacon {
  364. enum {
  365. OK, /* no change needed */
  366. UPDATE, /* update pending */
  367. COMMIT /* beacon sent, commit change */
  368. } updateslot; /* slot time update fsm */
  369. u32 beaconq;
  370. u32 bmisscnt;
  371. u32 ast_be_xmit;
  372. u64 bc_tstamp;
  373. struct ieee80211_vif *bslot[ATH_BCBUF];
  374. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  375. int slottime;
  376. int slotupdate;
  377. struct ath9k_tx_queue_info beacon_qi;
  378. struct ath_descdma bdma;
  379. struct ath_txq *cabq;
  380. struct list_head bbuf;
  381. };
  382. void ath_beacon_tasklet(unsigned long data);
  383. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  384. int ath_beaconq_setup(struct ath_hw *ah);
  385. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  386. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  387. /*******/
  388. /* ANI */
  389. /*******/
  390. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  391. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  392. #define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
  393. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  394. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  395. struct ath_ani {
  396. bool caldone;
  397. int16_t noise_floor;
  398. unsigned int longcal_timer;
  399. unsigned int shortcal_timer;
  400. unsigned int resetcal_timer;
  401. unsigned int checkani_timer;
  402. struct timer_list timer;
  403. };
  404. /********************/
  405. /* LED Control */
  406. /********************/
  407. #define ATH_LED_PIN 1
  408. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  409. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  410. enum ath_led_type {
  411. ATH_LED_RADIO,
  412. ATH_LED_ASSOC,
  413. ATH_LED_TX,
  414. ATH_LED_RX
  415. };
  416. struct ath_led {
  417. struct ath_softc *sc;
  418. struct led_classdev led_cdev;
  419. enum ath_led_type led_type;
  420. char name[32];
  421. bool registered;
  422. };
  423. /* Rfkill */
  424. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  425. struct ath_rfkill {
  426. struct rfkill *rfkill;
  427. struct delayed_work rfkill_poll;
  428. char rfkill_name[32];
  429. };
  430. /********************/
  431. /* Main driver core */
  432. /********************/
  433. /*
  434. * Default cache line size, in bytes.
  435. * Used when PCI device not fully initialized by bootrom/BIOS
  436. */
  437. #define DEFAULT_CACHELINE 32
  438. #define ATH_DEFAULT_NOISE_FLOOR -95
  439. #define ATH_REGCLASSIDS_MAX 10
  440. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  441. #define ATH_MAX_SW_RETRIES 10
  442. #define ATH_CHAN_MAX 255
  443. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  444. /*
  445. * The key cache is used for h/w cipher state and also for
  446. * tracking station state such as the current tx antenna.
  447. * We also setup a mapping table between key cache slot indices
  448. * and station state to short-circuit node lookups on rx.
  449. * Different parts have different size key caches. We handle
  450. * up to ATH_KEYMAX entries (could dynamically allocate state).
  451. */
  452. #define ATH_KEYMAX 128 /* max key cache size we handle */
  453. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  454. #define ATH_RSSI_DUMMY_MARKER 0x127
  455. #define ATH_RATE_DUMMY_MARKER 0
  456. #define SC_OP_INVALID BIT(0)
  457. #define SC_OP_BEACONS BIT(1)
  458. #define SC_OP_RXAGGR BIT(2)
  459. #define SC_OP_TXAGGR BIT(3)
  460. #define SC_OP_CHAINMASK_UPDATE BIT(4)
  461. #define SC_OP_FULL_RESET BIT(5)
  462. #define SC_OP_PREAMBLE_SHORT BIT(6)
  463. #define SC_OP_PROTECT_ENABLE BIT(7)
  464. #define SC_OP_RXFLUSH BIT(8)
  465. #define SC_OP_LED_ASSOCIATED BIT(9)
  466. #define SC_OP_RFKILL_REGISTERED BIT(10)
  467. #define SC_OP_RFKILL_SW_BLOCKED BIT(11)
  468. #define SC_OP_RFKILL_HW_BLOCKED BIT(12)
  469. #define SC_OP_WAIT_FOR_BEACON BIT(13)
  470. #define SC_OP_LED_ON BIT(14)
  471. #define SC_OP_SCANNING BIT(15)
  472. #define SC_OP_TSF_RESET BIT(16)
  473. struct ath_bus_ops {
  474. void (*read_cachesize)(struct ath_softc *sc, int *csz);
  475. void (*cleanup)(struct ath_softc *sc);
  476. bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
  477. };
  478. struct ath_wiphy;
  479. struct ath_softc {
  480. struct ieee80211_hw *hw;
  481. struct device *dev;
  482. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  483. struct ath_wiphy *pri_wiphy;
  484. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  485. * have NULL entries */
  486. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  487. int chan_idx;
  488. int chan_is_ht;
  489. struct ath_wiphy *next_wiphy;
  490. struct work_struct chan_work;
  491. int wiphy_select_failures;
  492. unsigned long wiphy_select_first_fail;
  493. struct delayed_work wiphy_work;
  494. unsigned long wiphy_scheduler_int;
  495. int wiphy_scheduler_index;
  496. struct tasklet_struct intr_tq;
  497. struct tasklet_struct bcon_tasklet;
  498. struct ath_hw *sc_ah;
  499. void __iomem *mem;
  500. int irq;
  501. spinlock_t sc_resetlock;
  502. spinlock_t sc_serial_rw;
  503. struct mutex mutex;
  504. u8 curbssid[ETH_ALEN];
  505. u8 bssidmask[ETH_ALEN];
  506. u32 intrstatus;
  507. u32 sc_flags; /* SC_OP_* */
  508. u16 curtxpow;
  509. u16 curaid;
  510. u16 cachelsz;
  511. u8 nbcnvifs;
  512. u16 nvifs;
  513. u8 tx_chainmask;
  514. u8 rx_chainmask;
  515. u32 keymax;
  516. DECLARE_BITMAP(keymap, ATH_KEYMAX);
  517. u8 splitmic;
  518. atomic_t ps_usecount;
  519. enum ath9k_int imask;
  520. enum ath9k_ht_extprotspacing ht_extprotspacing;
  521. enum ath9k_ht_macmode tx_chan_width;
  522. struct ath_config config;
  523. struct ath_rx rx;
  524. struct ath_tx tx;
  525. struct ath_beacon beacon;
  526. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  527. struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  528. struct ath_rate_table *cur_rate_table;
  529. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  530. struct ath_led radio_led;
  531. struct ath_led assoc_led;
  532. struct ath_led tx_led;
  533. struct ath_led rx_led;
  534. struct delayed_work ath_led_blink_work;
  535. int led_on_duration;
  536. int led_off_duration;
  537. int led_on_cnt;
  538. int led_off_cnt;
  539. struct ath_rfkill rf_kill;
  540. struct ath_ani ani;
  541. struct ath9k_node_stats nodestats;
  542. #ifdef CONFIG_ATH9K_DEBUG
  543. struct ath9k_debug debug;
  544. #endif
  545. struct ath_bus_ops *bus_ops;
  546. };
  547. struct ath_wiphy {
  548. struct ath_softc *sc; /* shared for all virtual wiphys */
  549. struct ieee80211_hw *hw;
  550. enum ath_wiphy_state {
  551. ATH_WIPHY_INACTIVE,
  552. ATH_WIPHY_ACTIVE,
  553. ATH_WIPHY_PAUSING,
  554. ATH_WIPHY_PAUSED,
  555. ATH_WIPHY_SCAN,
  556. } state;
  557. int chan_idx;
  558. int chan_is_ht;
  559. };
  560. int ath_reset(struct ath_softc *sc, bool retry_tx);
  561. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  562. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  563. int ath_cabq_update(struct ath_softc *);
  564. static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
  565. {
  566. sc->bus_ops->read_cachesize(sc, csz);
  567. }
  568. static inline void ath_bus_cleanup(struct ath_softc *sc)
  569. {
  570. sc->bus_ops->cleanup(sc);
  571. }
  572. extern struct ieee80211_ops ath9k_ops;
  573. irqreturn_t ath_isr(int irq, void *dev);
  574. void ath_cleanup(struct ath_softc *sc);
  575. int ath_attach(u16 devid, struct ath_softc *sc);
  576. void ath_detach(struct ath_softc *sc);
  577. const char *ath_mac_bb_name(u32 mac_bb_version);
  578. const char *ath_rf_name(u16 rf_version);
  579. void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  580. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  581. struct ath9k_channel *ichan);
  582. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  583. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  584. struct ath9k_channel *hchan);
  585. void ath_radio_enable(struct ath_softc *sc);
  586. void ath_radio_disable(struct ath_softc *sc);
  587. #ifdef CONFIG_PCI
  588. int ath_pci_init(void);
  589. void ath_pci_exit(void);
  590. #else
  591. static inline int ath_pci_init(void) { return 0; };
  592. static inline void ath_pci_exit(void) {};
  593. #endif
  594. #ifdef CONFIG_ATHEROS_AR71XX
  595. int ath_ahb_init(void);
  596. void ath_ahb_exit(void);
  597. #else
  598. static inline int ath_ahb_init(void) { return 0; };
  599. static inline void ath_ahb_exit(void) {};
  600. #endif
  601. static inline void ath9k_ps_wakeup(struct ath_softc *sc)
  602. {
  603. if (atomic_inc_return(&sc->ps_usecount) == 1)
  604. if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE) {
  605. sc->sc_ah->restore_mode = sc->sc_ah->power_mode;
  606. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  607. }
  608. }
  609. static inline void ath9k_ps_restore(struct ath_softc *sc)
  610. {
  611. if (atomic_dec_and_test(&sc->ps_usecount))
  612. if ((sc->hw->conf.flags & IEEE80211_CONF_PS) &&
  613. !(sc->sc_flags & SC_OP_WAIT_FOR_BEACON))
  614. ath9k_hw_setpower(sc->sc_ah,
  615. sc->sc_ah->restore_mode);
  616. }
  617. void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
  618. int ath9k_wiphy_add(struct ath_softc *sc);
  619. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  620. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
  621. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  622. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  623. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  624. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  625. void ath9k_wiphy_chan_work(struct work_struct *work);
  626. bool ath9k_wiphy_started(struct ath_softc *sc);
  627. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  628. struct ath_wiphy *selected);
  629. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  630. void ath9k_wiphy_work(struct work_struct *work);
  631. /*
  632. * Read and write, they both share the same lock. We do this to serialize
  633. * reads and writes on Atheros 802.11n PCI devices only. This is required
  634. * as the FIFO on these devices can only accept sanely 2 requests. After
  635. * that the device goes bananas. Serializing the reads/writes prevents this
  636. * from happening.
  637. */
  638. static inline void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val)
  639. {
  640. if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
  641. unsigned long flags;
  642. spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
  643. iowrite32(val, ah->ah_sc->mem + reg_offset);
  644. spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
  645. } else
  646. iowrite32(val, ah->ah_sc->mem + reg_offset);
  647. }
  648. static inline unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset)
  649. {
  650. u32 val;
  651. if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
  652. unsigned long flags;
  653. spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
  654. val = ioread32(ah->ah_sc->mem + reg_offset);
  655. spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
  656. } else
  657. val = ioread32(ah->ah_sc->mem + reg_offset);
  658. return val;
  659. }
  660. #endif /* ATH9K_H */