hw.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /*
  2. * Atheros AR9170 driver
  3. *
  4. * Hardware-specific definitions
  5. *
  6. * Copyright 2008, Johannes Berg <johannes@sipsolutions.net>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; see the file COPYING. If not, see
  20. * http://www.gnu.org/licenses/.
  21. *
  22. * This file incorporates work covered by the following copyright and
  23. * permission notice:
  24. * Copyright (c) 2007-2008 Atheros Communications, Inc.
  25. *
  26. * Permission to use, copy, modify, and/or distribute this software for any
  27. * purpose with or without fee is hereby granted, provided that the above
  28. * copyright notice and this permission notice appear in all copies.
  29. *
  30. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  31. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  32. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  33. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  34. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  35. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  36. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  37. */
  38. #ifndef __AR9170_HW_H
  39. #define __AR9170_HW_H
  40. #define AR9170_MAX_CMD_LEN 64
  41. enum ar9170_cmd {
  42. AR9170_CMD_RREG = 0x00,
  43. AR9170_CMD_WREG = 0x01,
  44. AR9170_CMD_RMEM = 0x02,
  45. AR9170_CMD_WMEM = 0x03,
  46. AR9170_CMD_BITAND = 0x04,
  47. AR9170_CMD_BITOR = 0x05,
  48. AR9170_CMD_EKEY = 0x28,
  49. AR9170_CMD_DKEY = 0x29,
  50. AR9170_CMD_FREQUENCY = 0x30,
  51. AR9170_CMD_RF_INIT = 0x31,
  52. AR9170_CMD_SYNTH = 0x32,
  53. AR9170_CMD_FREQ_START = 0x33,
  54. AR9170_CMD_ECHO = 0x80,
  55. AR9170_CMD_TALLY = 0x81,
  56. AR9170_CMD_TALLY_APD = 0x82,
  57. AR9170_CMD_CONFIG = 0x83,
  58. AR9170_CMD_RESET = 0x90,
  59. AR9170_CMD_DKRESET = 0x91,
  60. AR9170_CMD_DKTX_STATUS = 0x92,
  61. AR9170_CMD_FDC = 0xA0,
  62. AR9170_CMD_WREEPROM = 0xB0,
  63. AR9170_CMD_WFLASH = 0xB0,
  64. AR9170_CMD_FLASH_ERASE = 0xB1,
  65. AR9170_CMD_FLASH_PROG = 0xB2,
  66. AR9170_CMD_FLASH_CHKSUM = 0xB3,
  67. AR9170_CMD_FLASH_READ = 0xB4,
  68. AR9170_CMD_FW_DL_INIT = 0xB5,
  69. AR9170_CMD_MEM_WREEPROM = 0xBB,
  70. };
  71. /* endpoints */
  72. #define AR9170_EP_TX 1
  73. #define AR9170_EP_RX 2
  74. #define AR9170_EP_IRQ 3
  75. #define AR9170_EP_CMD 4
  76. #define AR9170_EEPROM_START 0x1600
  77. #define AR9170_GPIO_REG_BASE 0x1d0100
  78. #define AR9170_GPIO_REG_PORT_TYPE AR9170_GPIO_REG_BASE
  79. #define AR9170_GPIO_REG_DATA (AR9170_GPIO_REG_BASE + 4)
  80. #define AR9170_NUM_LEDS 2
  81. #define AR9170_USB_REG_BASE 0x1e1000
  82. #define AR9170_USB_REG_DMA_CTL (AR9170_USB_REG_BASE + 0x108)
  83. #define AR9170_DMA_CTL_ENABLE_TO_DEVICE 0x1
  84. #define AR9170_DMA_CTL_ENABLE_FROM_DEVICE 0x2
  85. #define AR9170_DMA_CTL_HIGH_SPEED 0x4
  86. #define AR9170_DMA_CTL_PACKET_MODE 0x8
  87. #define AR9170_USB_REG_MAX_AGG_UPLOAD (AR9170_USB_REG_BASE + 0x110)
  88. #define AR9170_USB_REG_UPLOAD_TIME_CTL (AR9170_USB_REG_BASE + 0x114)
  89. #define AR9170_MAC_REG_BASE 0x1c3000
  90. #define AR9170_MAC_REG_TSF_L (AR9170_MAC_REG_BASE + 0x514)
  91. #define AR9170_MAC_REG_TSF_H (AR9170_MAC_REG_BASE + 0x518)
  92. #define AR9170_MAC_REG_ATIM_WINDOW (AR9170_MAC_REG_BASE + 0x51C)
  93. #define AR9170_MAC_REG_BCN_PERIOD (AR9170_MAC_REG_BASE + 0x520)
  94. #define AR9170_MAC_REG_PRETBTT (AR9170_MAC_REG_BASE + 0x524)
  95. #define AR9170_MAC_REG_MAC_ADDR_L (AR9170_MAC_REG_BASE + 0x610)
  96. #define AR9170_MAC_REG_MAC_ADDR_H (AR9170_MAC_REG_BASE + 0x614)
  97. #define AR9170_MAC_REG_BSSID_L (AR9170_MAC_REG_BASE + 0x618)
  98. #define AR9170_MAC_REG_BSSID_H (AR9170_MAC_REG_BASE + 0x61c)
  99. #define AR9170_MAC_REG_GROUP_HASH_TBL_L (AR9170_MAC_REG_BASE + 0x624)
  100. #define AR9170_MAC_REG_GROUP_HASH_TBL_H (AR9170_MAC_REG_BASE + 0x628)
  101. #define AR9170_MAC_REG_RX_TIMEOUT (AR9170_MAC_REG_BASE + 0x62C)
  102. #define AR9170_MAC_REG_BASIC_RATE (AR9170_MAC_REG_BASE + 0x630)
  103. #define AR9170_MAC_REG_MANDATORY_RATE (AR9170_MAC_REG_BASE + 0x634)
  104. #define AR9170_MAC_REG_RTS_CTS_RATE (AR9170_MAC_REG_BASE + 0x638)
  105. #define AR9170_MAC_REG_BACKOFF_PROTECT (AR9170_MAC_REG_BASE + 0x63c)
  106. #define AR9170_MAC_REG_RX_THRESHOLD (AR9170_MAC_REG_BASE + 0x640)
  107. #define AR9170_MAC_REG_RX_PE_DELAY (AR9170_MAC_REG_BASE + 0x64C)
  108. #define AR9170_MAC_REG_DYNAMIC_SIFS_ACK (AR9170_MAC_REG_BASE + 0x658)
  109. #define AR9170_MAC_REG_SNIFFER (AR9170_MAC_REG_BASE + 0x674)
  110. #define AR9170_MAC_REG_SNIFFER_ENABLE_PROMISC BIT(0)
  111. #define AR9170_MAC_REG_SNIFFER_DEFAULTS 0x02000000
  112. #define AR9170_MAC_REG_ENCRYPTION (AR9170_MAC_REG_BASE + 0x678)
  113. #define AR9170_MAC_REG_ENCRYPTION_RX_SOFTWARE BIT(3)
  114. #define AR9170_MAC_REG_ENCRYPTION_DEFAULTS 0x70
  115. #define AR9170_MAC_REG_MISC_680 (AR9170_MAC_REG_BASE + 0x680)
  116. #define AR9170_MAC_REG_TX_UNDERRUN (AR9170_MAC_REG_BASE + 0x688)
  117. #define AR9170_MAC_REG_FRAMETYPE_FILTER (AR9170_MAC_REG_BASE + 0x68c)
  118. #define AR9170_MAC_REG_FTF_ASSOC_REQ BIT(0)
  119. #define AR9170_MAC_REG_FTF_ASSOC_RESP BIT(1)
  120. #define AR9170_MAC_REG_FTF_REASSOC_REQ BIT(2)
  121. #define AR9170_MAC_REG_FTF_REASSOC_RESP BIT(3)
  122. #define AR9170_MAC_REG_FTF_PRB_REQ BIT(4)
  123. #define AR9170_MAC_REG_FTF_PRB_RESP BIT(5)
  124. #define AR9170_MAC_REG_FTF_BIT6 BIT(6)
  125. #define AR9170_MAC_REG_FTF_BIT7 BIT(7)
  126. #define AR9170_MAC_REG_FTF_BEACON BIT(8)
  127. #define AR9170_MAC_REG_FTF_ATIM BIT(9)
  128. #define AR9170_MAC_REG_FTF_DEASSOC BIT(10)
  129. #define AR9170_MAC_REG_FTF_AUTH BIT(11)
  130. #define AR9170_MAC_REG_FTF_DEAUTH BIT(12)
  131. #define AR9170_MAC_REG_FTF_BIT13 BIT(13)
  132. #define AR9170_MAC_REG_FTF_BIT14 BIT(14)
  133. #define AR9170_MAC_REG_FTF_BIT15 BIT(15)
  134. #define AR9170_MAC_REG_FTF_BAR BIT(24)
  135. #define AR9170_MAC_REG_FTF_BIT25 BIT(25)
  136. #define AR9170_MAC_REG_FTF_PSPOLL BIT(26)
  137. #define AR9170_MAC_REG_FTF_RTS BIT(27)
  138. #define AR9170_MAC_REG_FTF_CTS BIT(28)
  139. #define AR9170_MAC_REG_FTF_ACK BIT(29)
  140. #define AR9170_MAC_REG_FTF_CFE BIT(30)
  141. #define AR9170_MAC_REG_FTF_CFE_ACK BIT(31)
  142. #define AR9170_MAC_REG_FTF_DEFAULTS 0x0500ffff
  143. #define AR9170_MAC_REG_FTF_MONITOR 0xfd00ffff
  144. #define AR9170_MAC_REG_RX_TOTAL (AR9170_MAC_REG_BASE + 0x6A0)
  145. #define AR9170_MAC_REG_RX_CRC32 (AR9170_MAC_REG_BASE + 0x6A4)
  146. #define AR9170_MAC_REG_RX_CRC16 (AR9170_MAC_REG_BASE + 0x6A8)
  147. #define AR9170_MAC_REG_RX_ERR_DECRYPTION_UNI (AR9170_MAC_REG_BASE + 0x6AC)
  148. #define AR9170_MAC_REG_RX_OVERRUN (AR9170_MAC_REG_BASE + 0x6B0)
  149. #define AR9170_MAC_REG_RX_ERR_DECRYPTION_MUL (AR9170_MAC_REG_BASE + 0x6BC)
  150. #define AR9170_MAC_REG_TX_RETRY (AR9170_MAC_REG_BASE + 0x6CC)
  151. #define AR9170_MAC_REG_TX_TOTAL (AR9170_MAC_REG_BASE + 0x6F4)
  152. #define AR9170_MAC_REG_ACK_EXTENSION (AR9170_MAC_REG_BASE + 0x690)
  153. #define AR9170_MAC_REG_EIFS_AND_SIFS (AR9170_MAC_REG_BASE + 0x698)
  154. #define AR9170_MAC_REG_SLOT_TIME (AR9170_MAC_REG_BASE + 0x6F0)
  155. #define AR9170_MAC_REG_POWERMANAGEMENT (AR9170_MAC_REG_BASE + 0x700)
  156. #define AR9170_MAC_REG_POWERMGT_IBSS 0xe0
  157. #define AR9170_MAC_REG_POWERMGT_AP 0xa1
  158. #define AR9170_MAC_REG_POWERMGT_STA 0x2
  159. #define AR9170_MAC_REG_POWERMGT_AP_WDS 0x3
  160. #define AR9170_MAC_REG_POWERMGT_DEFAULTS (0xf << 24)
  161. #define AR9170_MAC_REG_ROLL_CALL_TBL_L (AR9170_MAC_REG_BASE + 0x704)
  162. #define AR9170_MAC_REG_ROLL_CALL_TBL_H (AR9170_MAC_REG_BASE + 0x708)
  163. #define AR9170_MAC_REG_AC0_CW (AR9170_MAC_REG_BASE + 0xB00)
  164. #define AR9170_MAC_REG_AC1_CW (AR9170_MAC_REG_BASE + 0xB04)
  165. #define AR9170_MAC_REG_AC2_CW (AR9170_MAC_REG_BASE + 0xB08)
  166. #define AR9170_MAC_REG_AC3_CW (AR9170_MAC_REG_BASE + 0xB0C)
  167. #define AR9170_MAC_REG_AC4_CW (AR9170_MAC_REG_BASE + 0xB10)
  168. #define AR9170_MAC_REG_AC1_AC0_AIFS (AR9170_MAC_REG_BASE + 0xB14)
  169. #define AR9170_MAC_REG_AC3_AC2_AIFS (AR9170_MAC_REG_BASE + 0xB18)
  170. #define AR9170_MAC_REG_RETRY_MAX (AR9170_MAC_REG_BASE + 0xB28)
  171. #define AR9170_MAC_REG_FCS_SELECT (AR9170_MAC_REG_BASE + 0xBB0)
  172. #define AR9170_MAC_FCS_SWFCS 0x1
  173. #define AR9170_MAC_FCS_FIFO_PROT 0x4
  174. #define AR9170_MAC_REG_TXOP_NOT_ENOUGH_IND (AR9170_MAC_REG_BASE + 0xB30)
  175. #define AR9170_MAC_REG_AC1_AC0_TXOP (AR9170_MAC_REG_BASE + 0xB44)
  176. #define AR9170_MAC_REG_AC3_AC2_TXOP (AR9170_MAC_REG_BASE + 0xB48)
  177. #define AR9170_MAC_REG_ACK_TABLE (AR9170_MAC_REG_BASE + 0xC00)
  178. #define AR9170_MAC_REG_AMPDU_RX_THRESH (AR9170_MAC_REG_BASE + 0xC50)
  179. #define AR9170_MAC_REG_TXRX_MPI (AR9170_MAC_REG_BASE + 0xD7C)
  180. #define AR9170_MAC_TXRX_MPI_TX_MPI_MASK 0x0000000f
  181. #define AR9170_MAC_TXRX_MPI_TX_TO_MASK 0x0000fff0
  182. #define AR9170_MAC_TXRX_MPI_RX_MPI_MASK 0x000f0000
  183. #define AR9170_MAC_TXRX_MPI_RX_TO_MASK 0xfff00000
  184. #define AR9170_MAC_REG_BCN_ADDR (AR9170_MAC_REG_BASE + 0xD84)
  185. #define AR9170_MAC_REG_BCN_LENGTH (AR9170_MAC_REG_BASE + 0xD88)
  186. #define AR9170_MAC_REG_BCN_PLCP (AR9170_MAC_REG_BASE + 0xD90)
  187. #define AR9170_MAC_REG_BCN_CTRL (AR9170_MAC_REG_BASE + 0xD94)
  188. #define AR9170_MAC_REG_BCN_HT1 (AR9170_MAC_REG_BASE + 0xDA0)
  189. #define AR9170_MAC_REG_BCN_HT2 (AR9170_MAC_REG_BASE + 0xDA4)
  190. #define AR9170_PWR_REG_BASE 0x1D4000
  191. #define AR9170_PWR_REG_CLOCK_SEL (AR9170_PWR_REG_BASE + 0x008)
  192. #define AR9170_PWR_CLK_AHB_40MHZ 0
  193. #define AR9170_PWR_CLK_AHB_20_22MHZ 1
  194. #define AR9170_PWR_CLK_AHB_40_44MHZ 2
  195. #define AR9170_PWR_CLK_AHB_80_88MHZ 3
  196. #define AR9170_PWR_CLK_DAC_160_INV_DLY 0x70
  197. /* put beacon here in memory */
  198. #define AR9170_BEACON_BUFFER_ADDRESS 0x117900
  199. struct ar9170_tx_control {
  200. __le16 length;
  201. __le16 mac_control;
  202. __le32 phy_control;
  203. u8 frame_data[0];
  204. } __packed;
  205. /* these are either-or */
  206. #define AR9170_TX_MAC_PROT_RTS 0x0001
  207. #define AR9170_TX_MAC_PROT_CTS 0x0002
  208. #define AR9170_TX_MAC_NO_ACK 0x0004
  209. /* if unset, MAC will only do SIFS space before frame */
  210. #define AR9170_TX_MAC_BACKOFF 0x0008
  211. #define AR9170_TX_MAC_BURST 0x0010
  212. #define AR9170_TX_MAC_AGGR 0x0020
  213. /* encryption is a two-bit field */
  214. #define AR9170_TX_MAC_ENCR_NONE 0x0000
  215. #define AR9170_TX_MAC_ENCR_RC4 0x0040
  216. #define AR9170_TX_MAC_ENCR_CENC 0x0080
  217. #define AR9170_TX_MAC_ENCR_AES 0x00c0
  218. #define AR9170_TX_MAC_MMIC 0x0100
  219. #define AR9170_TX_MAC_HW_DURATION 0x0200
  220. #define AR9170_TX_MAC_QOS_SHIFT 10
  221. #define AR9170_TX_MAC_QOS_MASK (3 << AR9170_TX_MAC_QOS_SHIFT)
  222. #define AR9170_TX_MAC_AGGR_QOS_BIT1 0x0400
  223. #define AR9170_TX_MAC_AGGR_QOS_BIT2 0x0800
  224. #define AR9170_TX_MAC_DISABLE_TXOP 0x1000
  225. #define AR9170_TX_MAC_TXOP_RIFS 0x2000
  226. #define AR9170_TX_MAC_IMM_AMPDU 0x4000
  227. #define AR9170_TX_MAC_RATE_PROBE 0x8000
  228. /* either-or */
  229. #define AR9170_TX_PHY_MOD_CCK 0x00000000
  230. #define AR9170_TX_PHY_MOD_OFDM 0x00000001
  231. #define AR9170_TX_PHY_MOD_HT 0x00000002
  232. /* depends on modulation */
  233. #define AR9170_TX_PHY_SHORT_PREAMBLE 0x00000004
  234. #define AR9170_TX_PHY_GREENFIELD 0x00000004
  235. #define AR9170_TX_PHY_BW_SHIFT 3
  236. #define AR9170_TX_PHY_BW_MASK (3 << AR9170_TX_PHY_BW_SHIFT)
  237. #define AR9170_TX_PHY_BW_20MHZ 0
  238. #define AR9170_TX_PHY_BW_40MHZ 2
  239. #define AR9170_TX_PHY_BW_40MHZ_DUP 3
  240. #define AR9170_TX_PHY_TX_HEAVY_CLIP_SHIFT 6
  241. #define AR9170_TX_PHY_TX_HEAVY_CLIP_MASK (7 << AR9170_TX_PHY_TX_HEAVY_CLIP_SHIFT)
  242. #define AR9170_TX_PHY_TX_PWR_SHIFT 9
  243. #define AR9170_TX_PHY_TX_PWR_MASK (0x3f << AR9170_TX_PHY_TX_PWR_SHIFT)
  244. /* not part of the hw-spec */
  245. #define AR9170_TX_PHY_QOS_SHIFT 25
  246. #define AR9170_TX_PHY_QOS_MASK (3 << AR9170_TX_PHY_QOS_SHIFT)
  247. #define AR9170_TX_PHY_TXCHAIN_SHIFT 15
  248. #define AR9170_TX_PHY_TXCHAIN_MASK (7 << AR9170_TX_PHY_TXCHAIN_SHIFT)
  249. #define AR9170_TX_PHY_TXCHAIN_1 1
  250. /* use for cck, ofdm 6/9/12/18/24 and HT if capable */
  251. #define AR9170_TX_PHY_TXCHAIN_2 5
  252. #define AR9170_TX_PHY_MCS_SHIFT 18
  253. #define AR9170_TX_PHY_MCS_MASK (0x7f << AR9170_TX_PHY_MCS_SHIFT)
  254. #define AR9170_TX_PHY_SHORT_GI 0x80000000
  255. struct ar9170_rx_head {
  256. u8 plcp[12];
  257. } __packed;
  258. struct ar9170_rx_tail {
  259. union {
  260. struct {
  261. u8 rssi_ant0, rssi_ant1, rssi_ant2,
  262. rssi_ant0x, rssi_ant1x, rssi_ant2x,
  263. rssi_combined;
  264. } __packed;
  265. u8 rssi[7];
  266. } __packed;
  267. u8 evm_stream0[6], evm_stream1[6];
  268. u8 phy_err;
  269. u8 SAidx, DAidx;
  270. u8 error;
  271. u8 status;
  272. } __packed;
  273. #define AR9170_ENC_ALG_NONE 0x0
  274. #define AR9170_ENC_ALG_WEP64 0x1
  275. #define AR9170_ENC_ALG_TKIP 0x2
  276. #define AR9170_ENC_ALG_AESCCMP 0x4
  277. #define AR9170_ENC_ALG_WEP128 0x5
  278. #define AR9170_ENC_ALG_WEP256 0x6
  279. #define AR9170_ENC_ALG_CENC 0x7
  280. #define AR9170_RX_ENC_SOFTWARE 0x8
  281. static inline u8 ar9170_get_decrypt_type(struct ar9170_rx_tail *t)
  282. {
  283. return (t->SAidx & 0xc0) >> 4 |
  284. (t->DAidx & 0xc0) >> 6;
  285. }
  286. #define AR9170_RX_STATUS_MODULATION_MASK 0x03
  287. #define AR9170_RX_STATUS_MODULATION_CCK 0x00
  288. #define AR9170_RX_STATUS_MODULATION_OFDM 0x01
  289. #define AR9170_RX_STATUS_MODULATION_HT 0x02
  290. #define AR9170_RX_STATUS_MODULATION_DUPOFDM 0x03
  291. /* depends on modulation */
  292. #define AR9170_RX_STATUS_SHORT_PREAMBLE 0x08
  293. #define AR9170_RX_STATUS_GREENFIELD 0x08
  294. #define AR9170_RX_STATUS_MPDU_MASK 0x30
  295. #define AR9170_RX_STATUS_MPDU_SINGLE 0x00
  296. #define AR9170_RX_STATUS_MPDU_FIRST 0x10
  297. #define AR9170_RX_STATUS_MPDU_MIDDLE 0x20
  298. #define AR9170_RX_STATUS_MPDU_LAST 0x30
  299. #define AR9170_RX_ERROR_RXTO 0x01
  300. #define AR9170_RX_ERROR_OVERRUN 0x02
  301. #define AR9170_RX_ERROR_DECRYPT 0x04
  302. #define AR9170_RX_ERROR_FCS 0x08
  303. #define AR9170_RX_ERROR_WRONG_RA 0x10
  304. #define AR9170_RX_ERROR_PLCP 0x20
  305. #define AR9170_RX_ERROR_MMIC 0x40
  306. struct ar9170_cmd_tx_status {
  307. __le16 unkn;
  308. u8 dst[ETH_ALEN];
  309. __le32 rate;
  310. __le16 status;
  311. } __packed;
  312. #define AR9170_TX_STATUS_COMPLETE 0x00
  313. #define AR9170_TX_STATUS_RETRY 0x01
  314. #define AR9170_TX_STATUS_FAILED 0x02
  315. struct ar9170_cmd_ba_failed_count {
  316. __le16 failed;
  317. __le16 rate;
  318. } __packed;
  319. struct ar9170_cmd_response {
  320. u8 flag;
  321. u8 type;
  322. union {
  323. struct ar9170_cmd_tx_status tx_status;
  324. struct ar9170_cmd_ba_failed_count ba_fail_cnt;
  325. u8 data[0];
  326. };
  327. } __packed;
  328. /* QoS */
  329. /* mac80211 queue to HW/FW map */
  330. static const u8 ar9170_qos_hwmap[4] = { 3, 2, 0, 1 };
  331. /* HW/FW queue to mac80211 map */
  332. static const u8 ar9170_qos_mac80211map[4] = { 2, 3, 1, 0 };
  333. enum ar9170_txq {
  334. AR9170_TXQ_BE,
  335. AR9170_TXQ_BK,
  336. AR9170_TXQ_VI,
  337. AR9170_TXQ_VO,
  338. __AR9170_NUM_TXQ,
  339. };
  340. #endif /* __AR9170_HW_H */