adm8211.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024
  1. /*
  2. * Linux device driver for ADMtek ADM8211 (IEEE 802.11b MAC/BBP)
  3. *
  4. * Copyright (c) 2003, Jouni Malinen <j@w1.fi>
  5. * Copyright (c) 2004-2007, Michael Wu <flamingice@sourmilk.net>
  6. * Some parts copyright (c) 2003 by David Young <dyoung@pobox.com>
  7. * and used with permission.
  8. *
  9. * Much thanks to Infineon-ADMtek for their support of this driver.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation. See README and COPYING for
  14. * more details.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/if.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/pci.h>
  21. #include <linux/delay.h>
  22. #include <linux/crc32.h>
  23. #include <linux/eeprom_93cx6.h>
  24. #include <net/mac80211.h>
  25. #include "adm8211.h"
  26. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  27. MODULE_AUTHOR("Jouni Malinen <j@w1.fi>");
  28. MODULE_DESCRIPTION("Driver for IEEE 802.11b wireless cards based on ADMtek ADM8211");
  29. MODULE_SUPPORTED_DEVICE("ADM8211");
  30. MODULE_LICENSE("GPL");
  31. static unsigned int tx_ring_size __read_mostly = 16;
  32. static unsigned int rx_ring_size __read_mostly = 16;
  33. module_param(tx_ring_size, uint, 0);
  34. module_param(rx_ring_size, uint, 0);
  35. static struct pci_device_id adm8211_pci_id_table[] __devinitdata = {
  36. /* ADMtek ADM8211 */
  37. { PCI_DEVICE(0x10B7, 0x6000) }, /* 3Com 3CRSHPW796 */
  38. { PCI_DEVICE(0x1200, 0x8201) }, /* ? */
  39. { PCI_DEVICE(0x1317, 0x8201) }, /* ADM8211A */
  40. { PCI_DEVICE(0x1317, 0x8211) }, /* ADM8211B/C */
  41. { 0 }
  42. };
  43. static struct ieee80211_rate adm8211_rates[] = {
  44. { .bitrate = 10, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  45. { .bitrate = 20, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  46. { .bitrate = 55, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  47. { .bitrate = 110, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  48. { .bitrate = 220, .flags = IEEE80211_RATE_SHORT_PREAMBLE }, /* XX ?? */
  49. };
  50. static const struct ieee80211_channel adm8211_channels[] = {
  51. { .center_freq = 2412},
  52. { .center_freq = 2417},
  53. { .center_freq = 2422},
  54. { .center_freq = 2427},
  55. { .center_freq = 2432},
  56. { .center_freq = 2437},
  57. { .center_freq = 2442},
  58. { .center_freq = 2447},
  59. { .center_freq = 2452},
  60. { .center_freq = 2457},
  61. { .center_freq = 2462},
  62. { .center_freq = 2467},
  63. { .center_freq = 2472},
  64. { .center_freq = 2484},
  65. };
  66. static void adm8211_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  67. {
  68. struct adm8211_priv *priv = eeprom->data;
  69. u32 reg = ADM8211_CSR_READ(SPR);
  70. eeprom->reg_data_in = reg & ADM8211_SPR_SDI;
  71. eeprom->reg_data_out = reg & ADM8211_SPR_SDO;
  72. eeprom->reg_data_clock = reg & ADM8211_SPR_SCLK;
  73. eeprom->reg_chip_select = reg & ADM8211_SPR_SCS;
  74. }
  75. static void adm8211_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  76. {
  77. struct adm8211_priv *priv = eeprom->data;
  78. u32 reg = 0x4000 | ADM8211_SPR_SRS;
  79. if (eeprom->reg_data_in)
  80. reg |= ADM8211_SPR_SDI;
  81. if (eeprom->reg_data_out)
  82. reg |= ADM8211_SPR_SDO;
  83. if (eeprom->reg_data_clock)
  84. reg |= ADM8211_SPR_SCLK;
  85. if (eeprom->reg_chip_select)
  86. reg |= ADM8211_SPR_SCS;
  87. ADM8211_CSR_WRITE(SPR, reg);
  88. ADM8211_CSR_READ(SPR); /* eeprom_delay */
  89. }
  90. static int adm8211_read_eeprom(struct ieee80211_hw *dev)
  91. {
  92. struct adm8211_priv *priv = dev->priv;
  93. unsigned int words, i;
  94. struct ieee80211_chan_range chan_range;
  95. u16 cr49;
  96. struct eeprom_93cx6 eeprom = {
  97. .data = priv,
  98. .register_read = adm8211_eeprom_register_read,
  99. .register_write = adm8211_eeprom_register_write
  100. };
  101. if (ADM8211_CSR_READ(CSR_TEST0) & ADM8211_CSR_TEST0_EPTYP) {
  102. /* 256 * 16-bit = 512 bytes */
  103. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  104. words = 256;
  105. } else {
  106. /* 64 * 16-bit = 128 bytes */
  107. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  108. words = 64;
  109. }
  110. priv->eeprom_len = words * 2;
  111. priv->eeprom = kmalloc(priv->eeprom_len, GFP_KERNEL);
  112. if (!priv->eeprom)
  113. return -ENOMEM;
  114. eeprom_93cx6_multiread(&eeprom, 0, (__le16 *)priv->eeprom, words);
  115. cr49 = le16_to_cpu(priv->eeprom->cr49);
  116. priv->rf_type = (cr49 >> 3) & 0x7;
  117. switch (priv->rf_type) {
  118. case ADM8211_TYPE_INTERSIL:
  119. case ADM8211_TYPE_RFMD:
  120. case ADM8211_TYPE_MARVEL:
  121. case ADM8211_TYPE_AIROHA:
  122. case ADM8211_TYPE_ADMTEK:
  123. break;
  124. default:
  125. if (priv->pdev->revision < ADM8211_REV_CA)
  126. priv->rf_type = ADM8211_TYPE_RFMD;
  127. else
  128. priv->rf_type = ADM8211_TYPE_AIROHA;
  129. printk(KERN_WARNING "%s (adm8211): Unknown RFtype %d\n",
  130. pci_name(priv->pdev), (cr49 >> 3) & 0x7);
  131. }
  132. priv->bbp_type = cr49 & 0x7;
  133. switch (priv->bbp_type) {
  134. case ADM8211_TYPE_INTERSIL:
  135. case ADM8211_TYPE_RFMD:
  136. case ADM8211_TYPE_MARVEL:
  137. case ADM8211_TYPE_AIROHA:
  138. case ADM8211_TYPE_ADMTEK:
  139. break;
  140. default:
  141. if (priv->pdev->revision < ADM8211_REV_CA)
  142. priv->bbp_type = ADM8211_TYPE_RFMD;
  143. else
  144. priv->bbp_type = ADM8211_TYPE_ADMTEK;
  145. printk(KERN_WARNING "%s (adm8211): Unknown BBPtype: %d\n",
  146. pci_name(priv->pdev), cr49 >> 3);
  147. }
  148. if (priv->eeprom->country_code >= ARRAY_SIZE(cranges)) {
  149. printk(KERN_WARNING "%s (adm8211): Invalid country code (%d)\n",
  150. pci_name(priv->pdev), priv->eeprom->country_code);
  151. chan_range = cranges[2];
  152. } else
  153. chan_range = cranges[priv->eeprom->country_code];
  154. printk(KERN_DEBUG "%s (adm8211): Channel range: %d - %d\n",
  155. pci_name(priv->pdev), (int)chan_range.min, (int)chan_range.max);
  156. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(adm8211_channels));
  157. memcpy(priv->channels, adm8211_channels, sizeof(priv->channels));
  158. priv->band.channels = priv->channels;
  159. priv->band.n_channels = ARRAY_SIZE(adm8211_channels);
  160. priv->band.bitrates = adm8211_rates;
  161. priv->band.n_bitrates = ARRAY_SIZE(adm8211_rates);
  162. for (i = 1; i <= ARRAY_SIZE(adm8211_channels); i++)
  163. if (i < chan_range.min || i > chan_range.max)
  164. priv->channels[i - 1].flags |= IEEE80211_CHAN_DISABLED;
  165. switch (priv->eeprom->specific_bbptype) {
  166. case ADM8211_BBP_RFMD3000:
  167. case ADM8211_BBP_RFMD3002:
  168. case ADM8211_BBP_ADM8011:
  169. priv->specific_bbptype = priv->eeprom->specific_bbptype;
  170. break;
  171. default:
  172. if (priv->pdev->revision < ADM8211_REV_CA)
  173. priv->specific_bbptype = ADM8211_BBP_RFMD3000;
  174. else
  175. priv->specific_bbptype = ADM8211_BBP_ADM8011;
  176. printk(KERN_WARNING "%s (adm8211): Unknown specific BBP: %d\n",
  177. pci_name(priv->pdev), priv->eeprom->specific_bbptype);
  178. }
  179. switch (priv->eeprom->specific_rftype) {
  180. case ADM8211_RFMD2948:
  181. case ADM8211_RFMD2958:
  182. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  183. case ADM8211_MAX2820:
  184. case ADM8211_AL2210L:
  185. priv->transceiver_type = priv->eeprom->specific_rftype;
  186. break;
  187. default:
  188. if (priv->pdev->revision == ADM8211_REV_BA)
  189. priv->transceiver_type = ADM8211_RFMD2958_RF3000_CONTROL_POWER;
  190. else if (priv->pdev->revision == ADM8211_REV_CA)
  191. priv->transceiver_type = ADM8211_AL2210L;
  192. else if (priv->pdev->revision == ADM8211_REV_AB)
  193. priv->transceiver_type = ADM8211_RFMD2948;
  194. printk(KERN_WARNING "%s (adm8211): Unknown transceiver: %d\n",
  195. pci_name(priv->pdev), priv->eeprom->specific_rftype);
  196. break;
  197. }
  198. printk(KERN_DEBUG "%s (adm8211): RFtype=%d BBPtype=%d Specific BBP=%d "
  199. "Transceiver=%d\n", pci_name(priv->pdev), priv->rf_type,
  200. priv->bbp_type, priv->specific_bbptype, priv->transceiver_type);
  201. return 0;
  202. }
  203. static inline void adm8211_write_sram(struct ieee80211_hw *dev,
  204. u32 addr, u32 data)
  205. {
  206. struct adm8211_priv *priv = dev->priv;
  207. ADM8211_CSR_WRITE(WEPCTL, addr | ADM8211_WEPCTL_TABLE_WR |
  208. (priv->pdev->revision < ADM8211_REV_BA ?
  209. 0 : ADM8211_WEPCTL_SEL_WEPTABLE ));
  210. ADM8211_CSR_READ(WEPCTL);
  211. msleep(1);
  212. ADM8211_CSR_WRITE(WESK, data);
  213. ADM8211_CSR_READ(WESK);
  214. msleep(1);
  215. }
  216. static void adm8211_write_sram_bytes(struct ieee80211_hw *dev,
  217. unsigned int addr, u8 *buf,
  218. unsigned int len)
  219. {
  220. struct adm8211_priv *priv = dev->priv;
  221. u32 reg = ADM8211_CSR_READ(WEPCTL);
  222. unsigned int i;
  223. if (priv->pdev->revision < ADM8211_REV_BA) {
  224. for (i = 0; i < len; i += 2) {
  225. u16 val = buf[i] | (buf[i + 1] << 8);
  226. adm8211_write_sram(dev, addr + i / 2, val);
  227. }
  228. } else {
  229. for (i = 0; i < len; i += 4) {
  230. u32 val = (buf[i + 0] << 0 ) | (buf[i + 1] << 8 ) |
  231. (buf[i + 2] << 16) | (buf[i + 3] << 24);
  232. adm8211_write_sram(dev, addr + i / 4, val);
  233. }
  234. }
  235. ADM8211_CSR_WRITE(WEPCTL, reg);
  236. }
  237. static void adm8211_clear_sram(struct ieee80211_hw *dev)
  238. {
  239. struct adm8211_priv *priv = dev->priv;
  240. u32 reg = ADM8211_CSR_READ(WEPCTL);
  241. unsigned int addr;
  242. for (addr = 0; addr < ADM8211_SRAM_SIZE; addr++)
  243. adm8211_write_sram(dev, addr, 0);
  244. ADM8211_CSR_WRITE(WEPCTL, reg);
  245. }
  246. static int adm8211_get_stats(struct ieee80211_hw *dev,
  247. struct ieee80211_low_level_stats *stats)
  248. {
  249. struct adm8211_priv *priv = dev->priv;
  250. memcpy(stats, &priv->stats, sizeof(*stats));
  251. return 0;
  252. }
  253. static int adm8211_get_tx_stats(struct ieee80211_hw *dev,
  254. struct ieee80211_tx_queue_stats *stats)
  255. {
  256. struct adm8211_priv *priv = dev->priv;
  257. stats[0].len = priv->cur_tx - priv->dirty_tx;
  258. stats[0].limit = priv->tx_ring_size - 2;
  259. stats[0].count = priv->dirty_tx;
  260. return 0;
  261. }
  262. static void adm8211_interrupt_tci(struct ieee80211_hw *dev)
  263. {
  264. struct adm8211_priv *priv = dev->priv;
  265. unsigned int dirty_tx;
  266. spin_lock(&priv->lock);
  267. for (dirty_tx = priv->dirty_tx; priv->cur_tx - dirty_tx; dirty_tx++) {
  268. unsigned int entry = dirty_tx % priv->tx_ring_size;
  269. u32 status = le32_to_cpu(priv->tx_ring[entry].status);
  270. struct ieee80211_tx_info *txi;
  271. struct adm8211_tx_ring_info *info;
  272. struct sk_buff *skb;
  273. if (status & TDES0_CONTROL_OWN ||
  274. !(status & TDES0_CONTROL_DONE))
  275. break;
  276. info = &priv->tx_buffers[entry];
  277. skb = info->skb;
  278. txi = IEEE80211_SKB_CB(skb);
  279. /* TODO: check TDES0_STATUS_TUF and TDES0_STATUS_TRO */
  280. pci_unmap_single(priv->pdev, info->mapping,
  281. info->skb->len, PCI_DMA_TODEVICE);
  282. ieee80211_tx_info_clear_status(txi);
  283. skb_pull(skb, sizeof(struct adm8211_tx_hdr));
  284. memcpy(skb_push(skb, info->hdrlen), skb->cb, info->hdrlen);
  285. if (!(txi->flags & IEEE80211_TX_CTL_NO_ACK) &&
  286. !(status & TDES0_STATUS_ES))
  287. txi->flags |= IEEE80211_TX_STAT_ACK;
  288. ieee80211_tx_status_irqsafe(dev, skb);
  289. info->skb = NULL;
  290. }
  291. if (priv->cur_tx - dirty_tx < priv->tx_ring_size - 2)
  292. ieee80211_wake_queue(dev, 0);
  293. priv->dirty_tx = dirty_tx;
  294. spin_unlock(&priv->lock);
  295. }
  296. static void adm8211_interrupt_rci(struct ieee80211_hw *dev)
  297. {
  298. struct adm8211_priv *priv = dev->priv;
  299. unsigned int entry = priv->cur_rx % priv->rx_ring_size;
  300. u32 status;
  301. unsigned int pktlen;
  302. struct sk_buff *skb, *newskb;
  303. unsigned int limit = priv->rx_ring_size;
  304. u8 rssi, rate;
  305. while (!(priv->rx_ring[entry].status & cpu_to_le32(RDES0_STATUS_OWN))) {
  306. if (!limit--)
  307. break;
  308. status = le32_to_cpu(priv->rx_ring[entry].status);
  309. rate = (status & RDES0_STATUS_RXDR) >> 12;
  310. rssi = le32_to_cpu(priv->rx_ring[entry].length) &
  311. RDES1_STATUS_RSSI;
  312. pktlen = status & RDES0_STATUS_FL;
  313. if (pktlen > RX_PKT_SIZE) {
  314. if (net_ratelimit())
  315. printk(KERN_DEBUG "%s: frame too long (%d)\n",
  316. wiphy_name(dev->wiphy), pktlen);
  317. pktlen = RX_PKT_SIZE;
  318. }
  319. if (!priv->soft_rx_crc && status & RDES0_STATUS_ES) {
  320. skb = NULL; /* old buffer will be reused */
  321. /* TODO: update RX error stats */
  322. /* TODO: check RDES0_STATUS_CRC*E */
  323. } else if (pktlen < RX_COPY_BREAK) {
  324. skb = dev_alloc_skb(pktlen);
  325. if (skb) {
  326. pci_dma_sync_single_for_cpu(
  327. priv->pdev,
  328. priv->rx_buffers[entry].mapping,
  329. pktlen, PCI_DMA_FROMDEVICE);
  330. memcpy(skb_put(skb, pktlen),
  331. skb_tail_pointer(priv->rx_buffers[entry].skb),
  332. pktlen);
  333. pci_dma_sync_single_for_device(
  334. priv->pdev,
  335. priv->rx_buffers[entry].mapping,
  336. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  337. }
  338. } else {
  339. newskb = dev_alloc_skb(RX_PKT_SIZE);
  340. if (newskb) {
  341. skb = priv->rx_buffers[entry].skb;
  342. skb_put(skb, pktlen);
  343. pci_unmap_single(
  344. priv->pdev,
  345. priv->rx_buffers[entry].mapping,
  346. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  347. priv->rx_buffers[entry].skb = newskb;
  348. priv->rx_buffers[entry].mapping =
  349. pci_map_single(priv->pdev,
  350. skb_tail_pointer(newskb),
  351. RX_PKT_SIZE,
  352. PCI_DMA_FROMDEVICE);
  353. } else {
  354. skb = NULL;
  355. /* TODO: update rx dropped stats */
  356. }
  357. priv->rx_ring[entry].buffer1 =
  358. cpu_to_le32(priv->rx_buffers[entry].mapping);
  359. }
  360. priv->rx_ring[entry].status = cpu_to_le32(RDES0_STATUS_OWN |
  361. RDES0_STATUS_SQL);
  362. priv->rx_ring[entry].length =
  363. cpu_to_le32(RX_PKT_SIZE |
  364. (entry == priv->rx_ring_size - 1 ?
  365. RDES1_CONTROL_RER : 0));
  366. if (skb) {
  367. struct ieee80211_rx_status rx_status = {0};
  368. if (priv->pdev->revision < ADM8211_REV_CA)
  369. rx_status.signal = rssi;
  370. else
  371. rx_status.signal = 100 - rssi;
  372. rx_status.rate_idx = rate;
  373. rx_status.freq = adm8211_channels[priv->channel - 1].center_freq;
  374. rx_status.band = IEEE80211_BAND_2GHZ;
  375. ieee80211_rx_irqsafe(dev, skb, &rx_status);
  376. }
  377. entry = (++priv->cur_rx) % priv->rx_ring_size;
  378. }
  379. /* TODO: check LPC and update stats? */
  380. }
  381. static irqreturn_t adm8211_interrupt(int irq, void *dev_id)
  382. {
  383. #define ADM8211_INT(x) \
  384. do { \
  385. if (unlikely(stsr & ADM8211_STSR_ ## x)) \
  386. printk(KERN_DEBUG "%s: " #x "\n", wiphy_name(dev->wiphy)); \
  387. } while (0)
  388. struct ieee80211_hw *dev = dev_id;
  389. struct adm8211_priv *priv = dev->priv;
  390. u32 stsr = ADM8211_CSR_READ(STSR);
  391. ADM8211_CSR_WRITE(STSR, stsr);
  392. if (stsr == 0xffffffff)
  393. return IRQ_HANDLED;
  394. if (!(stsr & (ADM8211_STSR_NISS | ADM8211_STSR_AISS)))
  395. return IRQ_HANDLED;
  396. if (stsr & ADM8211_STSR_RCI)
  397. adm8211_interrupt_rci(dev);
  398. if (stsr & ADM8211_STSR_TCI)
  399. adm8211_interrupt_tci(dev);
  400. ADM8211_INT(PCF);
  401. ADM8211_INT(BCNTC);
  402. ADM8211_INT(GPINT);
  403. ADM8211_INT(ATIMTC);
  404. ADM8211_INT(TSFTF);
  405. ADM8211_INT(TSCZ);
  406. ADM8211_INT(SQL);
  407. ADM8211_INT(WEPTD);
  408. ADM8211_INT(ATIME);
  409. ADM8211_INT(TEIS);
  410. ADM8211_INT(FBE);
  411. ADM8211_INT(REIS);
  412. ADM8211_INT(GPTT);
  413. ADM8211_INT(RPS);
  414. ADM8211_INT(RDU);
  415. ADM8211_INT(TUF);
  416. ADM8211_INT(TPS);
  417. return IRQ_HANDLED;
  418. #undef ADM8211_INT
  419. }
  420. #define WRITE_SYN(name,v_mask,v_shift,a_mask,a_shift,bits,prewrite,postwrite)\
  421. static void adm8211_rf_write_syn_ ## name (struct ieee80211_hw *dev, \
  422. u16 addr, u32 value) { \
  423. struct adm8211_priv *priv = dev->priv; \
  424. unsigned int i; \
  425. u32 reg, bitbuf; \
  426. \
  427. value &= v_mask; \
  428. addr &= a_mask; \
  429. bitbuf = (value << v_shift) | (addr << a_shift); \
  430. \
  431. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_1); \
  432. ADM8211_CSR_READ(SYNRF); \
  433. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_0); \
  434. ADM8211_CSR_READ(SYNRF); \
  435. \
  436. if (prewrite) { \
  437. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_WRITE_SYNDATA_0); \
  438. ADM8211_CSR_READ(SYNRF); \
  439. } \
  440. \
  441. for (i = 0; i <= bits; i++) { \
  442. if (bitbuf & (1 << (bits - i))) \
  443. reg = ADM8211_SYNRF_WRITE_SYNDATA_1; \
  444. else \
  445. reg = ADM8211_SYNRF_WRITE_SYNDATA_0; \
  446. \
  447. ADM8211_CSR_WRITE(SYNRF, reg); \
  448. ADM8211_CSR_READ(SYNRF); \
  449. \
  450. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_1); \
  451. ADM8211_CSR_READ(SYNRF); \
  452. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_0); \
  453. ADM8211_CSR_READ(SYNRF); \
  454. } \
  455. \
  456. if (postwrite == 1) { \
  457. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_0); \
  458. ADM8211_CSR_READ(SYNRF); \
  459. } \
  460. if (postwrite == 2) { \
  461. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_1); \
  462. ADM8211_CSR_READ(SYNRF); \
  463. } \
  464. \
  465. ADM8211_CSR_WRITE(SYNRF, 0); \
  466. ADM8211_CSR_READ(SYNRF); \
  467. }
  468. WRITE_SYN(max2820, 0x00FFF, 0, 0x0F, 12, 15, 1, 1)
  469. WRITE_SYN(al2210l, 0xFFFFF, 4, 0x0F, 0, 23, 1, 1)
  470. WRITE_SYN(rfmd2958, 0x3FFFF, 0, 0x1F, 18, 23, 0, 1)
  471. WRITE_SYN(rfmd2948, 0x0FFFF, 4, 0x0F, 0, 21, 0, 2)
  472. #undef WRITE_SYN
  473. static int adm8211_write_bbp(struct ieee80211_hw *dev, u8 addr, u8 data)
  474. {
  475. struct adm8211_priv *priv = dev->priv;
  476. unsigned int timeout;
  477. u32 reg;
  478. timeout = 10;
  479. while (timeout > 0) {
  480. reg = ADM8211_CSR_READ(BBPCTL);
  481. if (!(reg & (ADM8211_BBPCTL_WR | ADM8211_BBPCTL_RD)))
  482. break;
  483. timeout--;
  484. msleep(2);
  485. }
  486. if (timeout == 0) {
  487. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  488. " prewrite (reg=0x%08x)\n",
  489. wiphy_name(dev->wiphy), addr, data, reg);
  490. return -ETIMEDOUT;
  491. }
  492. switch (priv->bbp_type) {
  493. case ADM8211_TYPE_INTERSIL:
  494. reg = ADM8211_BBPCTL_MMISEL; /* three wire interface */
  495. break;
  496. case ADM8211_TYPE_RFMD:
  497. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  498. (0x01 << 18);
  499. break;
  500. case ADM8211_TYPE_ADMTEK:
  501. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  502. (0x05 << 18);
  503. break;
  504. }
  505. reg |= ADM8211_BBPCTL_WR | (addr << 8) | data;
  506. ADM8211_CSR_WRITE(BBPCTL, reg);
  507. timeout = 10;
  508. while (timeout > 0) {
  509. reg = ADM8211_CSR_READ(BBPCTL);
  510. if (!(reg & ADM8211_BBPCTL_WR))
  511. break;
  512. timeout--;
  513. msleep(2);
  514. }
  515. if (timeout == 0) {
  516. ADM8211_CSR_WRITE(BBPCTL, ADM8211_CSR_READ(BBPCTL) &
  517. ~ADM8211_BBPCTL_WR);
  518. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  519. " postwrite (reg=0x%08x)\n",
  520. wiphy_name(dev->wiphy), addr, data, reg);
  521. return -ETIMEDOUT;
  522. }
  523. return 0;
  524. }
  525. static int adm8211_rf_set_channel(struct ieee80211_hw *dev, unsigned int chan)
  526. {
  527. static const u32 adm8211_rfmd2958_reg5[] =
  528. {0x22BD, 0x22D2, 0x22E8, 0x22FE, 0x2314, 0x232A, 0x2340,
  529. 0x2355, 0x236B, 0x2381, 0x2397, 0x23AD, 0x23C2, 0x23F7};
  530. static const u32 adm8211_rfmd2958_reg6[] =
  531. {0x05D17, 0x3A2E8, 0x2E8BA, 0x22E8B, 0x1745D, 0x0BA2E, 0x00000,
  532. 0x345D1, 0x28BA2, 0x1D174, 0x11745, 0x05D17, 0x3A2E8, 0x11745};
  533. struct adm8211_priv *priv = dev->priv;
  534. u8 ant_power = priv->ant_power > 0x3F ?
  535. priv->eeprom->antenna_power[chan - 1] : priv->ant_power;
  536. u8 tx_power = priv->tx_power > 0x3F ?
  537. priv->eeprom->tx_power[chan - 1] : priv->tx_power;
  538. u8 lpf_cutoff = priv->lpf_cutoff == 0xFF ?
  539. priv->eeprom->lpf_cutoff[chan - 1] : priv->lpf_cutoff;
  540. u8 lnags_thresh = priv->lnags_threshold == 0xFF ?
  541. priv->eeprom->lnags_threshold[chan - 1] : priv->lnags_threshold;
  542. u32 reg;
  543. ADM8211_IDLE();
  544. /* Program synthesizer to new channel */
  545. switch (priv->transceiver_type) {
  546. case ADM8211_RFMD2958:
  547. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  548. adm8211_rf_write_syn_rfmd2958(dev, 0x00, 0x04007);
  549. adm8211_rf_write_syn_rfmd2958(dev, 0x02, 0x00033);
  550. adm8211_rf_write_syn_rfmd2958(dev, 0x05,
  551. adm8211_rfmd2958_reg5[chan - 1]);
  552. adm8211_rf_write_syn_rfmd2958(dev, 0x06,
  553. adm8211_rfmd2958_reg6[chan - 1]);
  554. break;
  555. case ADM8211_RFMD2948:
  556. adm8211_rf_write_syn_rfmd2948(dev, SI4126_MAIN_CONF,
  557. SI4126_MAIN_XINDIV2);
  558. adm8211_rf_write_syn_rfmd2948(dev, SI4126_POWERDOWN,
  559. SI4126_POWERDOWN_PDIB |
  560. SI4126_POWERDOWN_PDRB);
  561. adm8211_rf_write_syn_rfmd2948(dev, SI4126_PHASE_DET_GAIN, 0);
  562. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_N_DIV,
  563. (chan == 14 ?
  564. 2110 : (2033 + (chan * 5))));
  565. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_N_DIV, 1496);
  566. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_R_DIV, 44);
  567. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_R_DIV, 44);
  568. break;
  569. case ADM8211_MAX2820:
  570. adm8211_rf_write_syn_max2820(dev, 0x3,
  571. (chan == 14 ? 0x054 : (0x7 + (chan * 5))));
  572. break;
  573. case ADM8211_AL2210L:
  574. adm8211_rf_write_syn_al2210l(dev, 0x0,
  575. (chan == 14 ? 0x229B4 : (0x22967 + (chan * 5))));
  576. break;
  577. default:
  578. printk(KERN_DEBUG "%s: unsupported transceiver type %d\n",
  579. wiphy_name(dev->wiphy), priv->transceiver_type);
  580. break;
  581. }
  582. /* write BBP regs */
  583. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  584. /* SMC 2635W specific? adm8211b doesn't use the 2948 though.. */
  585. /* TODO: remove if SMC 2635W doesn't need this */
  586. if (priv->transceiver_type == ADM8211_RFMD2948) {
  587. reg = ADM8211_CSR_READ(GPIO);
  588. reg &= 0xfffc0000;
  589. reg |= ADM8211_CSR_GPIO_EN0;
  590. if (chan != 14)
  591. reg |= ADM8211_CSR_GPIO_O0;
  592. ADM8211_CSR_WRITE(GPIO, reg);
  593. }
  594. if (priv->transceiver_type == ADM8211_RFMD2958) {
  595. /* set PCNT2 */
  596. adm8211_rf_write_syn_rfmd2958(dev, 0x0B, 0x07100);
  597. /* set PCNT1 P_DESIRED/MID_BIAS */
  598. reg = le16_to_cpu(priv->eeprom->cr49);
  599. reg >>= 13;
  600. reg <<= 15;
  601. reg |= ant_power << 9;
  602. adm8211_rf_write_syn_rfmd2958(dev, 0x0A, reg);
  603. /* set TXRX TX_GAIN */
  604. adm8211_rf_write_syn_rfmd2958(dev, 0x09, 0x00050 |
  605. (priv->pdev->revision < ADM8211_REV_CA ? tx_power : 0));
  606. } else {
  607. reg = ADM8211_CSR_READ(PLCPHD);
  608. reg &= 0xff00ffff;
  609. reg |= tx_power << 18;
  610. ADM8211_CSR_WRITE(PLCPHD, reg);
  611. }
  612. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  613. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  614. ADM8211_CSR_READ(SYNRF);
  615. msleep(30);
  616. /* RF3000 BBP */
  617. if (priv->transceiver_type != ADM8211_RFMD2958)
  618. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT,
  619. tx_power<<2);
  620. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, lpf_cutoff);
  621. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, lnags_thresh);
  622. adm8211_write_bbp(dev, 0x1c, priv->pdev->revision == ADM8211_REV_BA ?
  623. priv->eeprom->cr28 : 0);
  624. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  625. ADM8211_CSR_WRITE(SYNRF, 0);
  626. /* Nothing to do for ADMtek BBP */
  627. } else if (priv->bbp_type != ADM8211_TYPE_ADMTEK)
  628. printk(KERN_DEBUG "%s: unsupported BBP type %d\n",
  629. wiphy_name(dev->wiphy), priv->bbp_type);
  630. ADM8211_RESTORE();
  631. /* update current channel for adhoc (and maybe AP mode) */
  632. reg = ADM8211_CSR_READ(CAP0);
  633. reg &= ~0xF;
  634. reg |= chan;
  635. ADM8211_CSR_WRITE(CAP0, reg);
  636. return 0;
  637. }
  638. static void adm8211_update_mode(struct ieee80211_hw *dev)
  639. {
  640. struct adm8211_priv *priv = dev->priv;
  641. ADM8211_IDLE();
  642. priv->soft_rx_crc = 0;
  643. switch (priv->mode) {
  644. case NL80211_IFTYPE_STATION:
  645. priv->nar &= ~(ADM8211_NAR_PR | ADM8211_NAR_EA);
  646. priv->nar |= ADM8211_NAR_ST | ADM8211_NAR_SR;
  647. break;
  648. case NL80211_IFTYPE_ADHOC:
  649. priv->nar &= ~ADM8211_NAR_PR;
  650. priv->nar |= ADM8211_NAR_EA | ADM8211_NAR_ST | ADM8211_NAR_SR;
  651. /* don't trust the error bits on rev 0x20 and up in adhoc */
  652. if (priv->pdev->revision >= ADM8211_REV_BA)
  653. priv->soft_rx_crc = 1;
  654. break;
  655. case NL80211_IFTYPE_MONITOR:
  656. priv->nar &= ~(ADM8211_NAR_EA | ADM8211_NAR_ST);
  657. priv->nar |= ADM8211_NAR_PR | ADM8211_NAR_SR;
  658. break;
  659. }
  660. ADM8211_RESTORE();
  661. }
  662. static void adm8211_hw_init_syn(struct ieee80211_hw *dev)
  663. {
  664. struct adm8211_priv *priv = dev->priv;
  665. switch (priv->transceiver_type) {
  666. case ADM8211_RFMD2958:
  667. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  668. /* comments taken from ADMtek vendor driver */
  669. /* Reset RF2958 after power on */
  670. adm8211_rf_write_syn_rfmd2958(dev, 0x1F, 0x00000);
  671. /* Initialize RF VCO Core Bias to maximum */
  672. adm8211_rf_write_syn_rfmd2958(dev, 0x0C, 0x3001F);
  673. /* Initialize IF PLL */
  674. adm8211_rf_write_syn_rfmd2958(dev, 0x01, 0x29C03);
  675. /* Initialize IF PLL Coarse Tuning */
  676. adm8211_rf_write_syn_rfmd2958(dev, 0x03, 0x1FF6F);
  677. /* Initialize RF PLL */
  678. adm8211_rf_write_syn_rfmd2958(dev, 0x04, 0x29403);
  679. /* Initialize RF PLL Coarse Tuning */
  680. adm8211_rf_write_syn_rfmd2958(dev, 0x07, 0x1456F);
  681. /* Initialize TX gain and filter BW (R9) */
  682. adm8211_rf_write_syn_rfmd2958(dev, 0x09,
  683. (priv->transceiver_type == ADM8211_RFMD2958 ?
  684. 0x10050 : 0x00050));
  685. /* Initialize CAL register */
  686. adm8211_rf_write_syn_rfmd2958(dev, 0x08, 0x3FFF8);
  687. break;
  688. case ADM8211_MAX2820:
  689. adm8211_rf_write_syn_max2820(dev, 0x1, 0x01E);
  690. adm8211_rf_write_syn_max2820(dev, 0x2, 0x001);
  691. adm8211_rf_write_syn_max2820(dev, 0x3, 0x054);
  692. adm8211_rf_write_syn_max2820(dev, 0x4, 0x310);
  693. adm8211_rf_write_syn_max2820(dev, 0x5, 0x000);
  694. break;
  695. case ADM8211_AL2210L:
  696. adm8211_rf_write_syn_al2210l(dev, 0x0, 0x0196C);
  697. adm8211_rf_write_syn_al2210l(dev, 0x1, 0x007CB);
  698. adm8211_rf_write_syn_al2210l(dev, 0x2, 0x3582F);
  699. adm8211_rf_write_syn_al2210l(dev, 0x3, 0x010A9);
  700. adm8211_rf_write_syn_al2210l(dev, 0x4, 0x77280);
  701. adm8211_rf_write_syn_al2210l(dev, 0x5, 0x45641);
  702. adm8211_rf_write_syn_al2210l(dev, 0x6, 0xEA130);
  703. adm8211_rf_write_syn_al2210l(dev, 0x7, 0x80000);
  704. adm8211_rf_write_syn_al2210l(dev, 0x8, 0x7850F);
  705. adm8211_rf_write_syn_al2210l(dev, 0x9, 0xF900C);
  706. adm8211_rf_write_syn_al2210l(dev, 0xA, 0x00000);
  707. adm8211_rf_write_syn_al2210l(dev, 0xB, 0x00000);
  708. break;
  709. case ADM8211_RFMD2948:
  710. default:
  711. break;
  712. }
  713. }
  714. static int adm8211_hw_init_bbp(struct ieee80211_hw *dev)
  715. {
  716. struct adm8211_priv *priv = dev->priv;
  717. u32 reg;
  718. /* write addresses */
  719. if (priv->bbp_type == ADM8211_TYPE_INTERSIL) {
  720. ADM8211_CSR_WRITE(MMIWA, 0x100E0C0A);
  721. ADM8211_CSR_WRITE(MMIRD0, 0x00007C7E);
  722. ADM8211_CSR_WRITE(MMIRD1, 0x00100000);
  723. } else if (priv->bbp_type == ADM8211_TYPE_RFMD ||
  724. priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  725. /* check specific BBP type */
  726. switch (priv->specific_bbptype) {
  727. case ADM8211_BBP_RFMD3000:
  728. case ADM8211_BBP_RFMD3002:
  729. ADM8211_CSR_WRITE(MMIWA, 0x00009101);
  730. ADM8211_CSR_WRITE(MMIRD0, 0x00000301);
  731. break;
  732. case ADM8211_BBP_ADM8011:
  733. ADM8211_CSR_WRITE(MMIWA, 0x00008903);
  734. ADM8211_CSR_WRITE(MMIRD0, 0x00001716);
  735. reg = ADM8211_CSR_READ(BBPCTL);
  736. reg &= ~ADM8211_BBPCTL_TYPE;
  737. reg |= 0x5 << 18;
  738. ADM8211_CSR_WRITE(BBPCTL, reg);
  739. break;
  740. }
  741. switch (priv->pdev->revision) {
  742. case ADM8211_REV_CA:
  743. if (priv->transceiver_type == ADM8211_RFMD2958 ||
  744. priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  745. priv->transceiver_type == ADM8211_RFMD2948)
  746. ADM8211_CSR_WRITE(SYNCTL, 0x1 << 22);
  747. else if (priv->transceiver_type == ADM8211_MAX2820 ||
  748. priv->transceiver_type == ADM8211_AL2210L)
  749. ADM8211_CSR_WRITE(SYNCTL, 0x3 << 22);
  750. break;
  751. case ADM8211_REV_BA:
  752. reg = ADM8211_CSR_READ(MMIRD1);
  753. reg &= 0x0000FFFF;
  754. reg |= 0x7e100000;
  755. ADM8211_CSR_WRITE(MMIRD1, reg);
  756. break;
  757. case ADM8211_REV_AB:
  758. case ADM8211_REV_AF:
  759. default:
  760. ADM8211_CSR_WRITE(MMIRD1, 0x7e100000);
  761. break;
  762. }
  763. /* For RFMD */
  764. ADM8211_CSR_WRITE(MACTEST, 0x800);
  765. }
  766. adm8211_hw_init_syn(dev);
  767. /* Set RF Power control IF pin to PE1+PHYRST# */
  768. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  769. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  770. ADM8211_CSR_READ(SYNRF);
  771. msleep(20);
  772. /* write BBP regs */
  773. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  774. /* RF3000 BBP */
  775. /* another set:
  776. * 11: c8
  777. * 14: 14
  778. * 15: 50 (chan 1..13; chan 14: d0)
  779. * 1c: 00
  780. * 1d: 84
  781. */
  782. adm8211_write_bbp(dev, RF3000_CCA_CTRL, 0x80);
  783. /* antenna selection: diversity */
  784. adm8211_write_bbp(dev, RF3000_DIVERSITY__RSSI, 0x80);
  785. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT, 0x74);
  786. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, 0x38);
  787. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, 0x40);
  788. if (priv->eeprom->major_version < 2) {
  789. adm8211_write_bbp(dev, 0x1c, 0x00);
  790. adm8211_write_bbp(dev, 0x1d, 0x80);
  791. } else {
  792. if (priv->pdev->revision == ADM8211_REV_BA)
  793. adm8211_write_bbp(dev, 0x1c, priv->eeprom->cr28);
  794. else
  795. adm8211_write_bbp(dev, 0x1c, 0x00);
  796. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  797. }
  798. } else if (priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  799. /* reset baseband */
  800. adm8211_write_bbp(dev, 0x00, 0xFF);
  801. /* antenna selection: diversity */
  802. adm8211_write_bbp(dev, 0x07, 0x0A);
  803. /* TODO: find documentation for this */
  804. switch (priv->transceiver_type) {
  805. case ADM8211_RFMD2958:
  806. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  807. adm8211_write_bbp(dev, 0x00, 0x00);
  808. adm8211_write_bbp(dev, 0x01, 0x00);
  809. adm8211_write_bbp(dev, 0x02, 0x00);
  810. adm8211_write_bbp(dev, 0x03, 0x00);
  811. adm8211_write_bbp(dev, 0x06, 0x0f);
  812. adm8211_write_bbp(dev, 0x09, 0x00);
  813. adm8211_write_bbp(dev, 0x0a, 0x00);
  814. adm8211_write_bbp(dev, 0x0b, 0x00);
  815. adm8211_write_bbp(dev, 0x0c, 0x00);
  816. adm8211_write_bbp(dev, 0x0f, 0xAA);
  817. adm8211_write_bbp(dev, 0x10, 0x8c);
  818. adm8211_write_bbp(dev, 0x11, 0x43);
  819. adm8211_write_bbp(dev, 0x18, 0x40);
  820. adm8211_write_bbp(dev, 0x20, 0x23);
  821. adm8211_write_bbp(dev, 0x21, 0x02);
  822. adm8211_write_bbp(dev, 0x22, 0x28);
  823. adm8211_write_bbp(dev, 0x23, 0x30);
  824. adm8211_write_bbp(dev, 0x24, 0x2d);
  825. adm8211_write_bbp(dev, 0x28, 0x35);
  826. adm8211_write_bbp(dev, 0x2a, 0x8c);
  827. adm8211_write_bbp(dev, 0x2b, 0x81);
  828. adm8211_write_bbp(dev, 0x2c, 0x44);
  829. adm8211_write_bbp(dev, 0x2d, 0x0A);
  830. adm8211_write_bbp(dev, 0x29, 0x40);
  831. adm8211_write_bbp(dev, 0x60, 0x08);
  832. adm8211_write_bbp(dev, 0x64, 0x01);
  833. break;
  834. case ADM8211_MAX2820:
  835. adm8211_write_bbp(dev, 0x00, 0x00);
  836. adm8211_write_bbp(dev, 0x01, 0x00);
  837. adm8211_write_bbp(dev, 0x02, 0x00);
  838. adm8211_write_bbp(dev, 0x03, 0x00);
  839. adm8211_write_bbp(dev, 0x06, 0x0f);
  840. adm8211_write_bbp(dev, 0x09, 0x05);
  841. adm8211_write_bbp(dev, 0x0a, 0x02);
  842. adm8211_write_bbp(dev, 0x0b, 0x00);
  843. adm8211_write_bbp(dev, 0x0c, 0x0f);
  844. adm8211_write_bbp(dev, 0x0f, 0x55);
  845. adm8211_write_bbp(dev, 0x10, 0x8d);
  846. adm8211_write_bbp(dev, 0x11, 0x43);
  847. adm8211_write_bbp(dev, 0x18, 0x4a);
  848. adm8211_write_bbp(dev, 0x20, 0x20);
  849. adm8211_write_bbp(dev, 0x21, 0x02);
  850. adm8211_write_bbp(dev, 0x22, 0x23);
  851. adm8211_write_bbp(dev, 0x23, 0x30);
  852. adm8211_write_bbp(dev, 0x24, 0x2d);
  853. adm8211_write_bbp(dev, 0x2a, 0x8c);
  854. adm8211_write_bbp(dev, 0x2b, 0x81);
  855. adm8211_write_bbp(dev, 0x2c, 0x44);
  856. adm8211_write_bbp(dev, 0x29, 0x4a);
  857. adm8211_write_bbp(dev, 0x60, 0x2b);
  858. adm8211_write_bbp(dev, 0x64, 0x01);
  859. break;
  860. case ADM8211_AL2210L:
  861. adm8211_write_bbp(dev, 0x00, 0x00);
  862. adm8211_write_bbp(dev, 0x01, 0x00);
  863. adm8211_write_bbp(dev, 0x02, 0x00);
  864. adm8211_write_bbp(dev, 0x03, 0x00);
  865. adm8211_write_bbp(dev, 0x06, 0x0f);
  866. adm8211_write_bbp(dev, 0x07, 0x05);
  867. adm8211_write_bbp(dev, 0x08, 0x03);
  868. adm8211_write_bbp(dev, 0x09, 0x00);
  869. adm8211_write_bbp(dev, 0x0a, 0x00);
  870. adm8211_write_bbp(dev, 0x0b, 0x00);
  871. adm8211_write_bbp(dev, 0x0c, 0x10);
  872. adm8211_write_bbp(dev, 0x0f, 0x55);
  873. adm8211_write_bbp(dev, 0x10, 0x8d);
  874. adm8211_write_bbp(dev, 0x11, 0x43);
  875. adm8211_write_bbp(dev, 0x18, 0x4a);
  876. adm8211_write_bbp(dev, 0x20, 0x20);
  877. adm8211_write_bbp(dev, 0x21, 0x02);
  878. adm8211_write_bbp(dev, 0x22, 0x23);
  879. adm8211_write_bbp(dev, 0x23, 0x30);
  880. adm8211_write_bbp(dev, 0x24, 0x2d);
  881. adm8211_write_bbp(dev, 0x2a, 0xaa);
  882. adm8211_write_bbp(dev, 0x2b, 0x81);
  883. adm8211_write_bbp(dev, 0x2c, 0x44);
  884. adm8211_write_bbp(dev, 0x29, 0xfa);
  885. adm8211_write_bbp(dev, 0x60, 0x2d);
  886. adm8211_write_bbp(dev, 0x64, 0x01);
  887. break;
  888. case ADM8211_RFMD2948:
  889. break;
  890. default:
  891. printk(KERN_DEBUG "%s: unsupported transceiver %d\n",
  892. wiphy_name(dev->wiphy), priv->transceiver_type);
  893. break;
  894. }
  895. } else
  896. printk(KERN_DEBUG "%s: unsupported BBP %d\n",
  897. wiphy_name(dev->wiphy), priv->bbp_type);
  898. ADM8211_CSR_WRITE(SYNRF, 0);
  899. /* Set RF CAL control source to MAC control */
  900. reg = ADM8211_CSR_READ(SYNCTL);
  901. reg |= ADM8211_SYNCTL_SELCAL;
  902. ADM8211_CSR_WRITE(SYNCTL, reg);
  903. return 0;
  904. }
  905. /* configures hw beacons/probe responses */
  906. static int adm8211_set_rate(struct ieee80211_hw *dev)
  907. {
  908. struct adm8211_priv *priv = dev->priv;
  909. u32 reg;
  910. int i = 0;
  911. u8 rate_buf[12] = {0};
  912. /* write supported rates */
  913. if (priv->pdev->revision != ADM8211_REV_BA) {
  914. rate_buf[0] = ARRAY_SIZE(adm8211_rates);
  915. for (i = 0; i < ARRAY_SIZE(adm8211_rates); i++)
  916. rate_buf[i + 1] = (adm8211_rates[i].bitrate / 5) | 0x80;
  917. } else {
  918. /* workaround for rev BA specific bug */
  919. rate_buf[0] = 0x04;
  920. rate_buf[1] = 0x82;
  921. rate_buf[2] = 0x04;
  922. rate_buf[3] = 0x0b;
  923. rate_buf[4] = 0x16;
  924. }
  925. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SUPP_RATE, rate_buf,
  926. ARRAY_SIZE(adm8211_rates) + 1);
  927. reg = ADM8211_CSR_READ(PLCPHD) & 0x00FFFFFF; /* keep bits 0-23 */
  928. reg |= 1 << 15; /* short preamble */
  929. reg |= 110 << 24;
  930. ADM8211_CSR_WRITE(PLCPHD, reg);
  931. /* MTMLT = 512 TU (max TX MSDU lifetime)
  932. * BCNTSIG = plcp_signal (beacon, probe resp, and atim TX rate)
  933. * SRTYLIM = 224 (short retry limit, TX header value is default) */
  934. ADM8211_CSR_WRITE(TXLMT, (512 << 16) | (110 << 8) | (224 << 0));
  935. return 0;
  936. }
  937. static void adm8211_hw_init(struct ieee80211_hw *dev)
  938. {
  939. struct adm8211_priv *priv = dev->priv;
  940. u32 reg;
  941. u8 cline;
  942. reg = ADM8211_CSR_READ(PAR);
  943. reg |= ADM8211_PAR_MRLE | ADM8211_PAR_MRME;
  944. reg &= ~(ADM8211_PAR_BAR | ADM8211_PAR_CAL);
  945. if (!pci_set_mwi(priv->pdev)) {
  946. reg |= 0x1 << 24;
  947. pci_read_config_byte(priv->pdev, PCI_CACHE_LINE_SIZE, &cline);
  948. switch (cline) {
  949. case 0x8: reg |= (0x1 << 14);
  950. break;
  951. case 0x16: reg |= (0x2 << 14);
  952. break;
  953. case 0x32: reg |= (0x3 << 14);
  954. break;
  955. default: reg |= (0x0 << 14);
  956. break;
  957. }
  958. }
  959. ADM8211_CSR_WRITE(PAR, reg);
  960. reg = ADM8211_CSR_READ(CSR_TEST1);
  961. reg &= ~(0xF << 28);
  962. reg |= (1 << 28) | (1 << 31);
  963. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  964. /* lose link after 4 lost beacons */
  965. reg = (0x04 << 21) | ADM8211_WCSR_TSFTWE | ADM8211_WCSR_LSOE;
  966. ADM8211_CSR_WRITE(WCSR, reg);
  967. /* Disable APM, enable receive FIFO threshold, and set drain receive
  968. * threshold to store-and-forward */
  969. reg = ADM8211_CSR_READ(CMDR);
  970. reg &= ~(ADM8211_CMDR_APM | ADM8211_CMDR_DRT);
  971. reg |= ADM8211_CMDR_RTE | ADM8211_CMDR_DRT_SF;
  972. ADM8211_CSR_WRITE(CMDR, reg);
  973. adm8211_set_rate(dev);
  974. /* 4-bit values:
  975. * PWR1UP = 8 * 2 ms
  976. * PWR0PAPE = 8 us or 5 us
  977. * PWR1PAPE = 1 us or 3 us
  978. * PWR0TRSW = 5 us
  979. * PWR1TRSW = 12 us
  980. * PWR0PE2 = 13 us
  981. * PWR1PE2 = 1 us
  982. * PWR0TXPE = 8 or 6 */
  983. if (priv->pdev->revision < ADM8211_REV_CA)
  984. ADM8211_CSR_WRITE(TOFS2, 0x8815cd18);
  985. else
  986. ADM8211_CSR_WRITE(TOFS2, 0x8535cd16);
  987. /* Enable store and forward for transmit */
  988. priv->nar = ADM8211_NAR_SF | ADM8211_NAR_PB;
  989. ADM8211_CSR_WRITE(NAR, priv->nar);
  990. /* Reset RF */
  991. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_RADIO);
  992. ADM8211_CSR_READ(SYNRF);
  993. msleep(10);
  994. ADM8211_CSR_WRITE(SYNRF, 0);
  995. ADM8211_CSR_READ(SYNRF);
  996. msleep(5);
  997. /* Set CFP Max Duration to 0x10 TU */
  998. reg = ADM8211_CSR_READ(CFPP);
  999. reg &= ~(0xffff << 8);
  1000. reg |= 0x0010 << 8;
  1001. ADM8211_CSR_WRITE(CFPP, reg);
  1002. /* USCNT = 0x16 (number of system clocks, 22 MHz, in 1us
  1003. * TUCNT = 0x3ff - Tu counter 1024 us */
  1004. ADM8211_CSR_WRITE(TOFS0, (0x16 << 24) | 0x3ff);
  1005. /* SLOT=20 us, SIFS=110 cycles of 22 MHz (5 us),
  1006. * DIFS=50 us, EIFS=100 us */
  1007. if (priv->pdev->revision < ADM8211_REV_CA)
  1008. ADM8211_CSR_WRITE(IFST, (20 << 23) | (110 << 15) |
  1009. (50 << 9) | 100);
  1010. else
  1011. ADM8211_CSR_WRITE(IFST, (20 << 23) | (24 << 15) |
  1012. (50 << 9) | 100);
  1013. /* PCNT = 1 (MAC idle time awake/sleep, unit S)
  1014. * RMRD = 2346 * 8 + 1 us (max RX duration) */
  1015. ADM8211_CSR_WRITE(RMD, (1 << 16) | 18769);
  1016. /* MART=65535 us, MIRT=256 us, TSFTOFST=0 us */
  1017. ADM8211_CSR_WRITE(RSPT, 0xffffff00);
  1018. /* Initialize BBP (and SYN) */
  1019. adm8211_hw_init_bbp(dev);
  1020. /* make sure interrupts are off */
  1021. ADM8211_CSR_WRITE(IER, 0);
  1022. /* ACK interrupts */
  1023. ADM8211_CSR_WRITE(STSR, ADM8211_CSR_READ(STSR));
  1024. /* Setup WEP (turns it off for now) */
  1025. reg = ADM8211_CSR_READ(MACTEST);
  1026. reg &= ~(7 << 20);
  1027. ADM8211_CSR_WRITE(MACTEST, reg);
  1028. reg = ADM8211_CSR_READ(WEPCTL);
  1029. reg &= ~ADM8211_WEPCTL_WEPENABLE;
  1030. reg |= ADM8211_WEPCTL_WEPRXBYP;
  1031. ADM8211_CSR_WRITE(WEPCTL, reg);
  1032. /* Clear the missed-packet counter. */
  1033. ADM8211_CSR_READ(LPC);
  1034. }
  1035. static int adm8211_hw_reset(struct ieee80211_hw *dev)
  1036. {
  1037. struct adm8211_priv *priv = dev->priv;
  1038. u32 reg, tmp;
  1039. int timeout = 100;
  1040. /* Power-on issue */
  1041. /* TODO: check if this is necessary */
  1042. ADM8211_CSR_WRITE(FRCTL, 0);
  1043. /* Reset the chip */
  1044. tmp = ADM8211_CSR_READ(PAR);
  1045. ADM8211_CSR_WRITE(PAR, ADM8211_PAR_SWR);
  1046. while ((ADM8211_CSR_READ(PAR) & ADM8211_PAR_SWR) && timeout--)
  1047. msleep(50);
  1048. if (timeout <= 0)
  1049. return -ETIMEDOUT;
  1050. ADM8211_CSR_WRITE(PAR, tmp);
  1051. if (priv->pdev->revision == ADM8211_REV_BA &&
  1052. (priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  1053. priv->transceiver_type == ADM8211_RFMD2958)) {
  1054. reg = ADM8211_CSR_READ(CSR_TEST1);
  1055. reg |= (1 << 4) | (1 << 5);
  1056. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1057. } else if (priv->pdev->revision == ADM8211_REV_CA) {
  1058. reg = ADM8211_CSR_READ(CSR_TEST1);
  1059. reg &= ~((1 << 4) | (1 << 5));
  1060. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1061. }
  1062. ADM8211_CSR_WRITE(FRCTL, 0);
  1063. reg = ADM8211_CSR_READ(CSR_TEST0);
  1064. reg |= ADM8211_CSR_TEST0_EPRLD; /* EEPROM Recall */
  1065. ADM8211_CSR_WRITE(CSR_TEST0, reg);
  1066. adm8211_clear_sram(dev);
  1067. return 0;
  1068. }
  1069. static u64 adm8211_get_tsft(struct ieee80211_hw *dev)
  1070. {
  1071. struct adm8211_priv *priv = dev->priv;
  1072. u32 tsftl;
  1073. u64 tsft;
  1074. tsftl = ADM8211_CSR_READ(TSFTL);
  1075. tsft = ADM8211_CSR_READ(TSFTH);
  1076. tsft <<= 32;
  1077. tsft |= tsftl;
  1078. return tsft;
  1079. }
  1080. static void adm8211_set_interval(struct ieee80211_hw *dev,
  1081. unsigned short bi, unsigned short li)
  1082. {
  1083. struct adm8211_priv *priv = dev->priv;
  1084. u32 reg;
  1085. /* BP (beacon interval) = data->beacon_interval
  1086. * LI (listen interval) = data->listen_interval (in beacon intervals) */
  1087. reg = (bi << 16) | li;
  1088. ADM8211_CSR_WRITE(BPLI, reg);
  1089. }
  1090. static void adm8211_set_bssid(struct ieee80211_hw *dev, const u8 *bssid)
  1091. {
  1092. struct adm8211_priv *priv = dev->priv;
  1093. u32 reg;
  1094. ADM8211_CSR_WRITE(BSSID0, le32_to_cpu(*(__le32 *)bssid));
  1095. reg = ADM8211_CSR_READ(ABDA1);
  1096. reg &= 0x0000ffff;
  1097. reg |= (bssid[4] << 16) | (bssid[5] << 24);
  1098. ADM8211_CSR_WRITE(ABDA1, reg);
  1099. }
  1100. static int adm8211_config(struct ieee80211_hw *dev, u32 changed)
  1101. {
  1102. struct adm8211_priv *priv = dev->priv;
  1103. struct ieee80211_conf *conf = &dev->conf;
  1104. int channel = ieee80211_frequency_to_channel(conf->channel->center_freq);
  1105. if (channel != priv->channel) {
  1106. priv->channel = channel;
  1107. adm8211_rf_set_channel(dev, priv->channel);
  1108. }
  1109. return 0;
  1110. }
  1111. static int adm8211_config_interface(struct ieee80211_hw *dev,
  1112. struct ieee80211_vif *vif,
  1113. struct ieee80211_if_conf *conf)
  1114. {
  1115. struct adm8211_priv *priv = dev->priv;
  1116. if (memcmp(conf->bssid, priv->bssid, ETH_ALEN)) {
  1117. adm8211_set_bssid(dev, conf->bssid);
  1118. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  1119. }
  1120. return 0;
  1121. }
  1122. static void adm8211_configure_filter(struct ieee80211_hw *dev,
  1123. unsigned int changed_flags,
  1124. unsigned int *total_flags,
  1125. int mc_count, struct dev_mc_list *mclist)
  1126. {
  1127. static const u8 bcast[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  1128. struct adm8211_priv *priv = dev->priv;
  1129. unsigned int bit_nr, new_flags;
  1130. u32 mc_filter[2];
  1131. int i;
  1132. new_flags = 0;
  1133. if (*total_flags & FIF_PROMISC_IN_BSS) {
  1134. new_flags |= FIF_PROMISC_IN_BSS;
  1135. priv->nar |= ADM8211_NAR_PR;
  1136. priv->nar &= ~ADM8211_NAR_MM;
  1137. mc_filter[1] = mc_filter[0] = ~0;
  1138. } else if ((*total_flags & FIF_ALLMULTI) || (mc_count > 32)) {
  1139. new_flags |= FIF_ALLMULTI;
  1140. priv->nar &= ~ADM8211_NAR_PR;
  1141. priv->nar |= ADM8211_NAR_MM;
  1142. mc_filter[1] = mc_filter[0] = ~0;
  1143. } else {
  1144. priv->nar &= ~(ADM8211_NAR_MM | ADM8211_NAR_PR);
  1145. mc_filter[1] = mc_filter[0] = 0;
  1146. for (i = 0; i < mc_count; i++) {
  1147. if (!mclist)
  1148. break;
  1149. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  1150. bit_nr &= 0x3F;
  1151. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1152. mclist = mclist->next;
  1153. }
  1154. }
  1155. ADM8211_IDLE_RX();
  1156. ADM8211_CSR_WRITE(MAR0, mc_filter[0]);
  1157. ADM8211_CSR_WRITE(MAR1, mc_filter[1]);
  1158. ADM8211_CSR_READ(NAR);
  1159. if (priv->nar & ADM8211_NAR_PR)
  1160. dev->flags |= IEEE80211_HW_RX_INCLUDES_FCS;
  1161. else
  1162. dev->flags &= ~IEEE80211_HW_RX_INCLUDES_FCS;
  1163. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1164. adm8211_set_bssid(dev, bcast);
  1165. else
  1166. adm8211_set_bssid(dev, priv->bssid);
  1167. ADM8211_RESTORE();
  1168. *total_flags = new_flags;
  1169. }
  1170. static int adm8211_add_interface(struct ieee80211_hw *dev,
  1171. struct ieee80211_if_init_conf *conf)
  1172. {
  1173. struct adm8211_priv *priv = dev->priv;
  1174. if (priv->mode != NL80211_IFTYPE_MONITOR)
  1175. return -EOPNOTSUPP;
  1176. switch (conf->type) {
  1177. case NL80211_IFTYPE_STATION:
  1178. priv->mode = conf->type;
  1179. break;
  1180. default:
  1181. return -EOPNOTSUPP;
  1182. }
  1183. ADM8211_IDLE();
  1184. ADM8211_CSR_WRITE(PAR0, le32_to_cpu(*(__le32 *)conf->mac_addr));
  1185. ADM8211_CSR_WRITE(PAR1, le16_to_cpu(*(__le16 *)(conf->mac_addr + 4)));
  1186. adm8211_update_mode(dev);
  1187. ADM8211_RESTORE();
  1188. return 0;
  1189. }
  1190. static void adm8211_remove_interface(struct ieee80211_hw *dev,
  1191. struct ieee80211_if_init_conf *conf)
  1192. {
  1193. struct adm8211_priv *priv = dev->priv;
  1194. priv->mode = NL80211_IFTYPE_MONITOR;
  1195. }
  1196. static int adm8211_init_rings(struct ieee80211_hw *dev)
  1197. {
  1198. struct adm8211_priv *priv = dev->priv;
  1199. struct adm8211_desc *desc = NULL;
  1200. struct adm8211_rx_ring_info *rx_info;
  1201. struct adm8211_tx_ring_info *tx_info;
  1202. unsigned int i;
  1203. for (i = 0; i < priv->rx_ring_size; i++) {
  1204. desc = &priv->rx_ring[i];
  1205. desc->status = 0;
  1206. desc->length = cpu_to_le32(RX_PKT_SIZE);
  1207. priv->rx_buffers[i].skb = NULL;
  1208. }
  1209. /* Mark the end of RX ring; hw returns to base address after this
  1210. * descriptor */
  1211. desc->length |= cpu_to_le32(RDES1_CONTROL_RER);
  1212. for (i = 0; i < priv->rx_ring_size; i++) {
  1213. desc = &priv->rx_ring[i];
  1214. rx_info = &priv->rx_buffers[i];
  1215. rx_info->skb = dev_alloc_skb(RX_PKT_SIZE);
  1216. if (rx_info->skb == NULL)
  1217. break;
  1218. rx_info->mapping = pci_map_single(priv->pdev,
  1219. skb_tail_pointer(rx_info->skb),
  1220. RX_PKT_SIZE,
  1221. PCI_DMA_FROMDEVICE);
  1222. desc->buffer1 = cpu_to_le32(rx_info->mapping);
  1223. desc->status = cpu_to_le32(RDES0_STATUS_OWN | RDES0_STATUS_SQL);
  1224. }
  1225. /* Setup TX ring. TX buffers descriptors will be filled in as needed */
  1226. for (i = 0; i < priv->tx_ring_size; i++) {
  1227. desc = &priv->tx_ring[i];
  1228. tx_info = &priv->tx_buffers[i];
  1229. tx_info->skb = NULL;
  1230. tx_info->mapping = 0;
  1231. desc->status = 0;
  1232. }
  1233. desc->length = cpu_to_le32(TDES1_CONTROL_TER);
  1234. priv->cur_rx = priv->cur_tx = priv->dirty_tx = 0;
  1235. ADM8211_CSR_WRITE(RDB, priv->rx_ring_dma);
  1236. ADM8211_CSR_WRITE(TDBD, priv->tx_ring_dma);
  1237. return 0;
  1238. }
  1239. static void adm8211_free_rings(struct ieee80211_hw *dev)
  1240. {
  1241. struct adm8211_priv *priv = dev->priv;
  1242. unsigned int i;
  1243. for (i = 0; i < priv->rx_ring_size; i++) {
  1244. if (!priv->rx_buffers[i].skb)
  1245. continue;
  1246. pci_unmap_single(
  1247. priv->pdev,
  1248. priv->rx_buffers[i].mapping,
  1249. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  1250. dev_kfree_skb(priv->rx_buffers[i].skb);
  1251. }
  1252. for (i = 0; i < priv->tx_ring_size; i++) {
  1253. if (!priv->tx_buffers[i].skb)
  1254. continue;
  1255. pci_unmap_single(priv->pdev,
  1256. priv->tx_buffers[i].mapping,
  1257. priv->tx_buffers[i].skb->len,
  1258. PCI_DMA_TODEVICE);
  1259. dev_kfree_skb(priv->tx_buffers[i].skb);
  1260. }
  1261. }
  1262. static int adm8211_start(struct ieee80211_hw *dev)
  1263. {
  1264. struct adm8211_priv *priv = dev->priv;
  1265. int retval;
  1266. /* Power up MAC and RF chips */
  1267. retval = adm8211_hw_reset(dev);
  1268. if (retval) {
  1269. printk(KERN_ERR "%s: hardware reset failed\n",
  1270. wiphy_name(dev->wiphy));
  1271. goto fail;
  1272. }
  1273. retval = adm8211_init_rings(dev);
  1274. if (retval) {
  1275. printk(KERN_ERR "%s: failed to initialize rings\n",
  1276. wiphy_name(dev->wiphy));
  1277. goto fail;
  1278. }
  1279. /* Init hardware */
  1280. adm8211_hw_init(dev);
  1281. adm8211_rf_set_channel(dev, priv->channel);
  1282. retval = request_irq(priv->pdev->irq, &adm8211_interrupt,
  1283. IRQF_SHARED, "adm8211", dev);
  1284. if (retval) {
  1285. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  1286. wiphy_name(dev->wiphy));
  1287. goto fail;
  1288. }
  1289. ADM8211_CSR_WRITE(IER, ADM8211_IER_NIE | ADM8211_IER_AIE |
  1290. ADM8211_IER_RCIE | ADM8211_IER_TCIE |
  1291. ADM8211_IER_TDUIE | ADM8211_IER_GPTIE);
  1292. priv->mode = NL80211_IFTYPE_MONITOR;
  1293. adm8211_update_mode(dev);
  1294. ADM8211_CSR_WRITE(RDR, 0);
  1295. adm8211_set_interval(dev, 100, 10);
  1296. return 0;
  1297. fail:
  1298. return retval;
  1299. }
  1300. static void adm8211_stop(struct ieee80211_hw *dev)
  1301. {
  1302. struct adm8211_priv *priv = dev->priv;
  1303. priv->mode = NL80211_IFTYPE_UNSPECIFIED;
  1304. priv->nar = 0;
  1305. ADM8211_CSR_WRITE(NAR, 0);
  1306. ADM8211_CSR_WRITE(IER, 0);
  1307. ADM8211_CSR_READ(NAR);
  1308. free_irq(priv->pdev->irq, dev);
  1309. adm8211_free_rings(dev);
  1310. }
  1311. static void adm8211_calc_durations(int *dur, int *plcp, size_t payload_len, int len,
  1312. int plcp_signal, int short_preamble)
  1313. {
  1314. /* Alternative calculation from NetBSD: */
  1315. /* IEEE 802.11b durations for DSSS PHY in microseconds */
  1316. #define IEEE80211_DUR_DS_LONG_PREAMBLE 144
  1317. #define IEEE80211_DUR_DS_SHORT_PREAMBLE 72
  1318. #define IEEE80211_DUR_DS_FAST_PLCPHDR 24
  1319. #define IEEE80211_DUR_DS_SLOW_PLCPHDR 48
  1320. #define IEEE80211_DUR_DS_SLOW_ACK 112
  1321. #define IEEE80211_DUR_DS_FAST_ACK 56
  1322. #define IEEE80211_DUR_DS_SLOW_CTS 112
  1323. #define IEEE80211_DUR_DS_FAST_CTS 56
  1324. #define IEEE80211_DUR_DS_SLOT 20
  1325. #define IEEE80211_DUR_DS_SIFS 10
  1326. int remainder;
  1327. *dur = (80 * (24 + payload_len) + plcp_signal - 1)
  1328. / plcp_signal;
  1329. if (plcp_signal <= PLCP_SIGNAL_2M)
  1330. /* 1-2Mbps WLAN: send ACK/CTS at 1Mbps */
  1331. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1332. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1333. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1334. IEEE80211_DUR_DS_SLOW_CTS + IEEE80211_DUR_DS_SLOW_ACK;
  1335. else
  1336. /* 5-11Mbps WLAN: send ACK/CTS at 2Mbps */
  1337. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1338. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1339. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1340. IEEE80211_DUR_DS_FAST_CTS + IEEE80211_DUR_DS_FAST_ACK;
  1341. /* lengthen duration if long preamble */
  1342. if (!short_preamble)
  1343. *dur += 3 * (IEEE80211_DUR_DS_LONG_PREAMBLE -
  1344. IEEE80211_DUR_DS_SHORT_PREAMBLE) +
  1345. 3 * (IEEE80211_DUR_DS_SLOW_PLCPHDR -
  1346. IEEE80211_DUR_DS_FAST_PLCPHDR);
  1347. *plcp = (80 * len) / plcp_signal;
  1348. remainder = (80 * len) % plcp_signal;
  1349. if (plcp_signal == PLCP_SIGNAL_11M &&
  1350. remainder <= 30 && remainder > 0)
  1351. *plcp = (*plcp | 0x8000) + 1;
  1352. else if (remainder)
  1353. (*plcp)++;
  1354. }
  1355. /* Transmit skb w/adm8211_tx_hdr (802.11 header created by hardware) */
  1356. static void adm8211_tx_raw(struct ieee80211_hw *dev, struct sk_buff *skb,
  1357. u16 plcp_signal,
  1358. size_t hdrlen)
  1359. {
  1360. struct adm8211_priv *priv = dev->priv;
  1361. unsigned long flags;
  1362. dma_addr_t mapping;
  1363. unsigned int entry;
  1364. u32 flag;
  1365. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  1366. PCI_DMA_TODEVICE);
  1367. spin_lock_irqsave(&priv->lock, flags);
  1368. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size / 2)
  1369. flag = TDES1_CONTROL_IC | TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1370. else
  1371. flag = TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1372. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size - 2)
  1373. ieee80211_stop_queue(dev, 0);
  1374. entry = priv->cur_tx % priv->tx_ring_size;
  1375. priv->tx_buffers[entry].skb = skb;
  1376. priv->tx_buffers[entry].mapping = mapping;
  1377. priv->tx_buffers[entry].hdrlen = hdrlen;
  1378. priv->tx_ring[entry].buffer1 = cpu_to_le32(mapping);
  1379. if (entry == priv->tx_ring_size - 1)
  1380. flag |= TDES1_CONTROL_TER;
  1381. priv->tx_ring[entry].length = cpu_to_le32(flag | skb->len);
  1382. /* Set TX rate (SIGNAL field in PLCP PPDU format) */
  1383. flag = TDES0_CONTROL_OWN | (plcp_signal << 20) | 8 /* ? */;
  1384. priv->tx_ring[entry].status = cpu_to_le32(flag);
  1385. priv->cur_tx++;
  1386. spin_unlock_irqrestore(&priv->lock, flags);
  1387. /* Trigger transmit poll */
  1388. ADM8211_CSR_WRITE(TDR, 0);
  1389. }
  1390. /* Put adm8211_tx_hdr on skb and transmit */
  1391. static int adm8211_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  1392. {
  1393. struct adm8211_tx_hdr *txhdr;
  1394. size_t payload_len, hdrlen;
  1395. int plcp, dur, len, plcp_signal, short_preamble;
  1396. struct ieee80211_hdr *hdr;
  1397. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1398. struct ieee80211_rate *txrate = ieee80211_get_tx_rate(dev, info);
  1399. u8 rc_flags;
  1400. rc_flags = info->control.rates[0].flags;
  1401. short_preamble = !!(rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1402. plcp_signal = txrate->bitrate;
  1403. hdr = (struct ieee80211_hdr *)skb->data;
  1404. hdrlen = ieee80211_hdrlen(hdr->frame_control);
  1405. memcpy(skb->cb, skb->data, hdrlen);
  1406. hdr = (struct ieee80211_hdr *)skb->cb;
  1407. skb_pull(skb, hdrlen);
  1408. payload_len = skb->len;
  1409. txhdr = (struct adm8211_tx_hdr *) skb_push(skb, sizeof(*txhdr));
  1410. memset(txhdr, 0, sizeof(*txhdr));
  1411. memcpy(txhdr->da, ieee80211_get_DA(hdr), ETH_ALEN);
  1412. txhdr->signal = plcp_signal;
  1413. txhdr->frame_body_size = cpu_to_le16(payload_len);
  1414. txhdr->frame_control = hdr->frame_control;
  1415. len = hdrlen + payload_len + FCS_LEN;
  1416. txhdr->frag = cpu_to_le16(0x0FFF);
  1417. adm8211_calc_durations(&dur, &plcp, payload_len,
  1418. len, plcp_signal, short_preamble);
  1419. txhdr->plcp_frag_head_len = cpu_to_le16(plcp);
  1420. txhdr->plcp_frag_tail_len = cpu_to_le16(plcp);
  1421. txhdr->dur_frag_head = cpu_to_le16(dur);
  1422. txhdr->dur_frag_tail = cpu_to_le16(dur);
  1423. txhdr->header_control = cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER);
  1424. if (short_preamble)
  1425. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_SHORT_PREAMBLE);
  1426. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS)
  1427. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_RTS);
  1428. txhdr->retry_limit = info->control.rates[0].count;
  1429. adm8211_tx_raw(dev, skb, plcp_signal, hdrlen);
  1430. return NETDEV_TX_OK;
  1431. }
  1432. static int adm8211_alloc_rings(struct ieee80211_hw *dev)
  1433. {
  1434. struct adm8211_priv *priv = dev->priv;
  1435. unsigned int ring_size;
  1436. priv->rx_buffers = kmalloc(sizeof(*priv->rx_buffers) * priv->rx_ring_size +
  1437. sizeof(*priv->tx_buffers) * priv->tx_ring_size, GFP_KERNEL);
  1438. if (!priv->rx_buffers)
  1439. return -ENOMEM;
  1440. priv->tx_buffers = (void *)priv->rx_buffers +
  1441. sizeof(*priv->rx_buffers) * priv->rx_ring_size;
  1442. /* Allocate TX/RX descriptors */
  1443. ring_size = sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1444. sizeof(struct adm8211_desc) * priv->tx_ring_size;
  1445. priv->rx_ring = pci_alloc_consistent(priv->pdev, ring_size,
  1446. &priv->rx_ring_dma);
  1447. if (!priv->rx_ring) {
  1448. kfree(priv->rx_buffers);
  1449. priv->rx_buffers = NULL;
  1450. priv->tx_buffers = NULL;
  1451. return -ENOMEM;
  1452. }
  1453. priv->tx_ring = (struct adm8211_desc *)(priv->rx_ring +
  1454. priv->rx_ring_size);
  1455. priv->tx_ring_dma = priv->rx_ring_dma +
  1456. sizeof(struct adm8211_desc) * priv->rx_ring_size;
  1457. return 0;
  1458. }
  1459. static const struct ieee80211_ops adm8211_ops = {
  1460. .tx = adm8211_tx,
  1461. .start = adm8211_start,
  1462. .stop = adm8211_stop,
  1463. .add_interface = adm8211_add_interface,
  1464. .remove_interface = adm8211_remove_interface,
  1465. .config = adm8211_config,
  1466. .config_interface = adm8211_config_interface,
  1467. .configure_filter = adm8211_configure_filter,
  1468. .get_stats = adm8211_get_stats,
  1469. .get_tx_stats = adm8211_get_tx_stats,
  1470. .get_tsf = adm8211_get_tsft
  1471. };
  1472. static int __devinit adm8211_probe(struct pci_dev *pdev,
  1473. const struct pci_device_id *id)
  1474. {
  1475. struct ieee80211_hw *dev;
  1476. struct adm8211_priv *priv;
  1477. unsigned long mem_addr, mem_len;
  1478. unsigned int io_addr, io_len;
  1479. int err;
  1480. u32 reg;
  1481. u8 perm_addr[ETH_ALEN];
  1482. err = pci_enable_device(pdev);
  1483. if (err) {
  1484. printk(KERN_ERR "%s (adm8211): Cannot enable new PCI device\n",
  1485. pci_name(pdev));
  1486. return err;
  1487. }
  1488. io_addr = pci_resource_start(pdev, 0);
  1489. io_len = pci_resource_len(pdev, 0);
  1490. mem_addr = pci_resource_start(pdev, 1);
  1491. mem_len = pci_resource_len(pdev, 1);
  1492. if (io_len < 256 || mem_len < 1024) {
  1493. printk(KERN_ERR "%s (adm8211): Too short PCI resources\n",
  1494. pci_name(pdev));
  1495. goto err_disable_pdev;
  1496. }
  1497. /* check signature */
  1498. pci_read_config_dword(pdev, 0x80 /* CR32 */, &reg);
  1499. if (reg != ADM8211_SIG1 && reg != ADM8211_SIG2) {
  1500. printk(KERN_ERR "%s (adm8211): Invalid signature (0x%x)\n",
  1501. pci_name(pdev), reg);
  1502. goto err_disable_pdev;
  1503. }
  1504. err = pci_request_regions(pdev, "adm8211");
  1505. if (err) {
  1506. printk(KERN_ERR "%s (adm8211): Cannot obtain PCI resources\n",
  1507. pci_name(pdev));
  1508. return err; /* someone else grabbed it? don't disable it */
  1509. }
  1510. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) ||
  1511. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1512. printk(KERN_ERR "%s (adm8211): No suitable DMA available\n",
  1513. pci_name(pdev));
  1514. goto err_free_reg;
  1515. }
  1516. pci_set_master(pdev);
  1517. dev = ieee80211_alloc_hw(sizeof(*priv), &adm8211_ops);
  1518. if (!dev) {
  1519. printk(KERN_ERR "%s (adm8211): ieee80211 alloc failed\n",
  1520. pci_name(pdev));
  1521. err = -ENOMEM;
  1522. goto err_free_reg;
  1523. }
  1524. priv = dev->priv;
  1525. priv->pdev = pdev;
  1526. spin_lock_init(&priv->lock);
  1527. SET_IEEE80211_DEV(dev, &pdev->dev);
  1528. pci_set_drvdata(pdev, dev);
  1529. priv->map = pci_iomap(pdev, 1, mem_len);
  1530. if (!priv->map)
  1531. priv->map = pci_iomap(pdev, 0, io_len);
  1532. if (!priv->map) {
  1533. printk(KERN_ERR "%s (adm8211): Cannot map device memory\n",
  1534. pci_name(pdev));
  1535. goto err_free_dev;
  1536. }
  1537. priv->rx_ring_size = rx_ring_size;
  1538. priv->tx_ring_size = tx_ring_size;
  1539. if (adm8211_alloc_rings(dev)) {
  1540. printk(KERN_ERR "%s (adm8211): Cannot allocate TX/RX ring\n",
  1541. pci_name(pdev));
  1542. goto err_iounmap;
  1543. }
  1544. *(__le32 *)perm_addr = cpu_to_le32(ADM8211_CSR_READ(PAR0));
  1545. *(__le16 *)&perm_addr[4] =
  1546. cpu_to_le16(ADM8211_CSR_READ(PAR1) & 0xFFFF);
  1547. if (!is_valid_ether_addr(perm_addr)) {
  1548. printk(KERN_WARNING "%s (adm8211): Invalid hwaddr in EEPROM!\n",
  1549. pci_name(pdev));
  1550. random_ether_addr(perm_addr);
  1551. }
  1552. SET_IEEE80211_PERM_ADDR(dev, perm_addr);
  1553. dev->extra_tx_headroom = sizeof(struct adm8211_tx_hdr);
  1554. /* dev->flags = IEEE80211_HW_RX_INCLUDES_FCS in promisc mode */
  1555. dev->flags = IEEE80211_HW_SIGNAL_UNSPEC;
  1556. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
  1557. dev->channel_change_time = 1000;
  1558. dev->max_signal = 100; /* FIXME: find better value */
  1559. dev->queues = 1; /* ADM8211C supports more, maybe ADM8211B too */
  1560. priv->retry_limit = 3;
  1561. priv->ant_power = 0x40;
  1562. priv->tx_power = 0x40;
  1563. priv->lpf_cutoff = 0xFF;
  1564. priv->lnags_threshold = 0xFF;
  1565. priv->mode = NL80211_IFTYPE_UNSPECIFIED;
  1566. /* Power-on issue. EEPROM won't read correctly without */
  1567. if (pdev->revision >= ADM8211_REV_BA) {
  1568. ADM8211_CSR_WRITE(FRCTL, 0);
  1569. ADM8211_CSR_READ(FRCTL);
  1570. ADM8211_CSR_WRITE(FRCTL, 1);
  1571. ADM8211_CSR_READ(FRCTL);
  1572. msleep(100);
  1573. }
  1574. err = adm8211_read_eeprom(dev);
  1575. if (err) {
  1576. printk(KERN_ERR "%s (adm8211): Can't alloc eeprom buffer\n",
  1577. pci_name(pdev));
  1578. goto err_free_desc;
  1579. }
  1580. priv->channel = 1;
  1581. dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  1582. err = ieee80211_register_hw(dev);
  1583. if (err) {
  1584. printk(KERN_ERR "%s (adm8211): Cannot register device\n",
  1585. pci_name(pdev));
  1586. goto err_free_desc;
  1587. }
  1588. printk(KERN_INFO "%s: hwaddr %pM, Rev 0x%02x\n",
  1589. wiphy_name(dev->wiphy), dev->wiphy->perm_addr,
  1590. pdev->revision);
  1591. return 0;
  1592. err_free_desc:
  1593. pci_free_consistent(pdev,
  1594. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1595. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1596. priv->rx_ring, priv->rx_ring_dma);
  1597. kfree(priv->rx_buffers);
  1598. err_iounmap:
  1599. pci_iounmap(pdev, priv->map);
  1600. err_free_dev:
  1601. pci_set_drvdata(pdev, NULL);
  1602. ieee80211_free_hw(dev);
  1603. err_free_reg:
  1604. pci_release_regions(pdev);
  1605. err_disable_pdev:
  1606. pci_disable_device(pdev);
  1607. return err;
  1608. }
  1609. static void __devexit adm8211_remove(struct pci_dev *pdev)
  1610. {
  1611. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1612. struct adm8211_priv *priv;
  1613. if (!dev)
  1614. return;
  1615. ieee80211_unregister_hw(dev);
  1616. priv = dev->priv;
  1617. pci_free_consistent(pdev,
  1618. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1619. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1620. priv->rx_ring, priv->rx_ring_dma);
  1621. kfree(priv->rx_buffers);
  1622. kfree(priv->eeprom);
  1623. pci_iounmap(pdev, priv->map);
  1624. pci_release_regions(pdev);
  1625. pci_disable_device(pdev);
  1626. ieee80211_free_hw(dev);
  1627. }
  1628. #ifdef CONFIG_PM
  1629. static int adm8211_suspend(struct pci_dev *pdev, pm_message_t state)
  1630. {
  1631. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1632. struct adm8211_priv *priv = dev->priv;
  1633. if (priv->mode != NL80211_IFTYPE_UNSPECIFIED) {
  1634. ieee80211_stop_queues(dev);
  1635. adm8211_stop(dev);
  1636. }
  1637. pci_save_state(pdev);
  1638. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1639. return 0;
  1640. }
  1641. static int adm8211_resume(struct pci_dev *pdev)
  1642. {
  1643. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1644. struct adm8211_priv *priv = dev->priv;
  1645. pci_set_power_state(pdev, PCI_D0);
  1646. pci_restore_state(pdev);
  1647. if (priv->mode != NL80211_IFTYPE_UNSPECIFIED) {
  1648. adm8211_start(dev);
  1649. ieee80211_wake_queues(dev);
  1650. }
  1651. return 0;
  1652. }
  1653. #endif /* CONFIG_PM */
  1654. MODULE_DEVICE_TABLE(pci, adm8211_pci_id_table);
  1655. /* TODO: implement enable_wake */
  1656. static struct pci_driver adm8211_driver = {
  1657. .name = "adm8211",
  1658. .id_table = adm8211_pci_id_table,
  1659. .probe = adm8211_probe,
  1660. .remove = __devexit_p(adm8211_remove),
  1661. #ifdef CONFIG_PM
  1662. .suspend = adm8211_suspend,
  1663. .resume = adm8211_resume,
  1664. #endif /* CONFIG_PM */
  1665. };
  1666. static int __init adm8211_init(void)
  1667. {
  1668. return pci_register_driver(&adm8211_driver);
  1669. }
  1670. static void __exit adm8211_exit(void)
  1671. {
  1672. pci_unregister_driver(&adm8211_driver);
  1673. }
  1674. module_init(adm8211_init);
  1675. module_exit(adm8211_exit);