hd64572.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640
  1. /*
  2. * Hitachi (now Renesas) SCA-II HD64572 driver for Linux
  3. *
  4. * Copyright (C) 1998-2008 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * Source of information: HD64572 SCA-II User's Manual
  11. *
  12. * We use the following SCA memory map:
  13. *
  14. * Packet buffer descriptor rings - starting from card->rambase:
  15. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
  16. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
  17. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
  18. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
  19. *
  20. * Packet data buffers - starting from card->rambase + buff_offset:
  21. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
  22. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
  23. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
  24. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
  25. */
  26. #include <linux/bitops.h>
  27. #include <linux/errno.h>
  28. #include <linux/fcntl.h>
  29. #include <linux/hdlc.h>
  30. #include <linux/in.h>
  31. #include <linux/init.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/ioport.h>
  34. #include <linux/jiffies.h>
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/slab.h>
  40. #include <linux/string.h>
  41. #include <linux/types.h>
  42. #include <asm/io.h>
  43. #include <asm/system.h>
  44. #include <asm/uaccess.h>
  45. #include "hd64572.h"
  46. #define NAPI_WEIGHT 16
  47. #define get_msci(port) (port->chan ? MSCI1_OFFSET : MSCI0_OFFSET)
  48. #define get_dmac_rx(port) (port->chan ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
  49. #define get_dmac_tx(port) (port->chan ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
  50. #define sca_in(reg, card) readb(card->scabase + (reg))
  51. #define sca_out(value, reg, card) writeb(value, card->scabase + (reg))
  52. #define sca_inw(reg, card) readw(card->scabase + (reg))
  53. #define sca_outw(value, reg, card) writew(value, card->scabase + (reg))
  54. #define sca_inl(reg, card) readl(card->scabase + (reg))
  55. #define sca_outl(value, reg, card) writel(value, card->scabase + (reg))
  56. static int sca_poll(struct napi_struct *napi, int budget);
  57. static inline port_t* dev_to_port(struct net_device *dev)
  58. {
  59. return dev_to_hdlc(dev)->priv;
  60. }
  61. static inline void enable_intr(port_t *port)
  62. {
  63. /* enable DMIB and MSCI RXINTA interrupts */
  64. sca_outl(sca_inl(IER0, port->card) |
  65. (port->chan ? 0x08002200 : 0x00080022), IER0, port->card);
  66. }
  67. static inline void disable_intr(port_t *port)
  68. {
  69. sca_outl(sca_inl(IER0, port->card) &
  70. (port->chan ? 0x00FF00FF : 0xFF00FF00), IER0, port->card);
  71. }
  72. static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
  73. {
  74. u16 rx_buffs = port->card->rx_ring_buffers;
  75. u16 tx_buffs = port->card->tx_ring_buffers;
  76. desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
  77. return port->chan * (rx_buffs + tx_buffs) + transmit * rx_buffs + desc;
  78. }
  79. static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
  80. {
  81. /* Descriptor offset always fits in 16 bits */
  82. return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
  83. }
  84. static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
  85. int transmit)
  86. {
  87. return (pkt_desc __iomem *)(port->card->rambase +
  88. desc_offset(port, desc, transmit));
  89. }
  90. static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
  91. {
  92. return port->card->buff_offset +
  93. desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
  94. }
  95. static inline void sca_set_carrier(port_t *port)
  96. {
  97. if (!(sca_in(get_msci(port) + ST3, port->card) & ST3_DCD)) {
  98. #ifdef DEBUG_LINK
  99. printk(KERN_DEBUG "%s: sca_set_carrier on\n",
  100. port->netdev.name);
  101. #endif
  102. netif_carrier_on(port->netdev);
  103. } else {
  104. #ifdef DEBUG_LINK
  105. printk(KERN_DEBUG "%s: sca_set_carrier off\n",
  106. port->netdev.name);
  107. #endif
  108. netif_carrier_off(port->netdev);
  109. }
  110. }
  111. static void sca_init_port(port_t *port)
  112. {
  113. card_t *card = port->card;
  114. u16 dmac_rx = get_dmac_rx(port), dmac_tx = get_dmac_tx(port);
  115. int transmit, i;
  116. port->rxin = 0;
  117. port->txin = 0;
  118. port->txlast = 0;
  119. for (transmit = 0; transmit < 2; transmit++) {
  120. u16 buffs = transmit ? card->tx_ring_buffers
  121. : card->rx_ring_buffers;
  122. for (i = 0; i < buffs; i++) {
  123. pkt_desc __iomem *desc = desc_address(port, i, transmit);
  124. u16 chain_off = desc_offset(port, i + 1, transmit);
  125. u32 buff_off = buffer_offset(port, i, transmit);
  126. writel(chain_off, &desc->cp);
  127. writel(buff_off, &desc->bp);
  128. writew(0, &desc->len);
  129. writeb(0, &desc->stat);
  130. }
  131. }
  132. /* DMA disable - to halt state */
  133. sca_out(0, DSR_RX(port->chan), card);
  134. sca_out(0, DSR_TX(port->chan), card);
  135. /* software ABORT - to initial state */
  136. sca_out(DCR_ABORT, DCR_RX(port->chan), card);
  137. sca_out(DCR_ABORT, DCR_TX(port->chan), card);
  138. /* current desc addr */
  139. sca_outl(desc_offset(port, 0, 0), dmac_rx + CDAL, card);
  140. sca_outl(desc_offset(port, card->tx_ring_buffers - 1, 0),
  141. dmac_rx + EDAL, card);
  142. sca_outl(desc_offset(port, 0, 1), dmac_tx + CDAL, card);
  143. sca_outl(desc_offset(port, 0, 1), dmac_tx + EDAL, card);
  144. /* clear frame end interrupt counter */
  145. sca_out(DCR_CLEAR_EOF, DCR_RX(port->chan), card);
  146. sca_out(DCR_CLEAR_EOF, DCR_TX(port->chan), card);
  147. /* Receive */
  148. sca_outw(HDLC_MAX_MRU, dmac_rx + BFLL, card); /* set buffer length */
  149. sca_out(0x14, DMR_RX(port->chan), card); /* Chain mode, Multi-frame */
  150. sca_out(DIR_EOME, DIR_RX(port->chan), card); /* enable interrupts */
  151. sca_out(DSR_DE, DSR_RX(port->chan), card); /* DMA enable */
  152. /* Transmit */
  153. sca_out(0x14, DMR_TX(port->chan), card); /* Chain mode, Multi-frame */
  154. sca_out(DIR_EOME, DIR_TX(port->chan), card); /* enable interrupts */
  155. sca_set_carrier(port);
  156. netif_napi_add(port->netdev, &port->napi, sca_poll, NAPI_WEIGHT);
  157. }
  158. /* MSCI interrupt service */
  159. static inline void sca_msci_intr(port_t *port)
  160. {
  161. u16 msci = get_msci(port);
  162. card_t* card = port->card;
  163. if (sca_in(msci + ST1, card) & ST1_CDCD) {
  164. /* Reset MSCI CDCD status bit */
  165. sca_out(ST1_CDCD, msci + ST1, card);
  166. sca_set_carrier(port);
  167. }
  168. }
  169. static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
  170. u16 rxin)
  171. {
  172. struct net_device *dev = port->netdev;
  173. struct sk_buff *skb;
  174. u16 len;
  175. u32 buff;
  176. len = readw(&desc->len);
  177. skb = dev_alloc_skb(len);
  178. if (!skb) {
  179. dev->stats.rx_dropped++;
  180. return;
  181. }
  182. buff = buffer_offset(port, rxin, 0);
  183. memcpy_fromio(skb->data, card->rambase + buff, len);
  184. skb_put(skb, len);
  185. #ifdef DEBUG_PKT
  186. printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
  187. debug_frame(skb);
  188. #endif
  189. dev->stats.rx_packets++;
  190. dev->stats.rx_bytes += skb->len;
  191. skb->protocol = hdlc_type_trans(skb, dev);
  192. netif_receive_skb(skb);
  193. }
  194. /* Receive DMA service */
  195. static inline int sca_rx_done(port_t *port, int budget)
  196. {
  197. struct net_device *dev = port->netdev;
  198. u16 dmac = get_dmac_rx(port);
  199. card_t *card = port->card;
  200. u8 stat = sca_in(DSR_RX(port->chan), card); /* read DMA Status */
  201. int received = 0;
  202. /* Reset DSR status bits */
  203. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  204. DSR_RX(port->chan), card);
  205. if (stat & DSR_BOF)
  206. /* Dropped one or more frames */
  207. dev->stats.rx_over_errors++;
  208. while (received < budget) {
  209. u32 desc_off = desc_offset(port, port->rxin, 0);
  210. pkt_desc __iomem *desc;
  211. u32 cda = sca_inl(dmac + CDAL, card);
  212. if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
  213. break; /* No frame received */
  214. desc = desc_address(port, port->rxin, 0);
  215. stat = readb(&desc->stat);
  216. if (!(stat & ST_RX_EOM))
  217. port->rxpart = 1; /* partial frame received */
  218. else if ((stat & ST_ERROR_MASK) || port->rxpart) {
  219. dev->stats.rx_errors++;
  220. if (stat & ST_RX_OVERRUN)
  221. dev->stats.rx_fifo_errors++;
  222. else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
  223. ST_RX_RESBIT)) || port->rxpart)
  224. dev->stats.rx_frame_errors++;
  225. else if (stat & ST_RX_CRC)
  226. dev->stats.rx_crc_errors++;
  227. if (stat & ST_RX_EOM)
  228. port->rxpart = 0; /* received last fragment */
  229. } else {
  230. sca_rx(card, port, desc, port->rxin);
  231. received++;
  232. }
  233. /* Set new error descriptor address */
  234. sca_outl(desc_off, dmac + EDAL, card);
  235. port->rxin = (port->rxin + 1) % card->rx_ring_buffers;
  236. }
  237. /* make sure RX DMA is enabled */
  238. sca_out(DSR_DE, DSR_RX(port->chan), card);
  239. return received;
  240. }
  241. /* Transmit DMA service */
  242. static inline void sca_tx_done(port_t *port)
  243. {
  244. struct net_device *dev = port->netdev;
  245. card_t* card = port->card;
  246. u8 stat;
  247. spin_lock(&port->lock);
  248. stat = sca_in(DSR_TX(port->chan), card); /* read DMA Status */
  249. /* Reset DSR status bits */
  250. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  251. DSR_TX(port->chan), card);
  252. while (1) {
  253. pkt_desc __iomem *desc = desc_address(port, port->txlast, 1);
  254. u8 stat = readb(&desc->stat);
  255. if (!(stat & ST_TX_OWNRSHP))
  256. break; /* not yet transmitted */
  257. if (stat & ST_TX_UNDRRUN) {
  258. dev->stats.tx_errors++;
  259. dev->stats.tx_fifo_errors++;
  260. } else {
  261. dev->stats.tx_packets++;
  262. dev->stats.tx_bytes += readw(&desc->len);
  263. }
  264. writeb(0, &desc->stat); /* Free descriptor */
  265. port->txlast = (port->txlast + 1) % card->tx_ring_buffers;
  266. }
  267. netif_wake_queue(dev);
  268. spin_unlock(&port->lock);
  269. }
  270. static int sca_poll(struct napi_struct *napi, int budget)
  271. {
  272. port_t *port = container_of(napi, port_t, napi);
  273. u32 isr0 = sca_inl(ISR0, port->card);
  274. int received = 0;
  275. if (isr0 & (port->chan ? 0x08000000 : 0x00080000))
  276. sca_msci_intr(port);
  277. if (isr0 & (port->chan ? 0x00002000 : 0x00000020))
  278. sca_tx_done(port);
  279. if (isr0 & (port->chan ? 0x00000200 : 0x00000002))
  280. received = sca_rx_done(port, budget);
  281. if (received < budget) {
  282. napi_complete(napi);
  283. enable_intr(port);
  284. }
  285. return received;
  286. }
  287. static irqreturn_t sca_intr(int irq, void *dev_id)
  288. {
  289. card_t *card = dev_id;
  290. u32 isr0 = sca_inl(ISR0, card);
  291. int i, handled = 0;
  292. for (i = 0; i < 2; i++) {
  293. port_t *port = get_port(card, i);
  294. if (port && (isr0 & (i ? 0x08002200 : 0x00080022))) {
  295. handled = 1;
  296. disable_intr(port);
  297. napi_schedule(&port->napi);
  298. }
  299. }
  300. return IRQ_RETVAL(handled);
  301. }
  302. static void sca_set_port(port_t *port)
  303. {
  304. card_t* card = port->card;
  305. u16 msci = get_msci(port);
  306. u8 md2 = sca_in(msci + MD2, card);
  307. unsigned int tmc, br = 10, brv = 1024;
  308. if (port->settings.clock_rate > 0) {
  309. /* Try lower br for better accuracy*/
  310. do {
  311. br--;
  312. brv >>= 1; /* brv = 2^9 = 512 max in specs */
  313. /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
  314. tmc = CLOCK_BASE / brv / port->settings.clock_rate;
  315. }while (br > 1 && tmc <= 128);
  316. if (tmc < 1) {
  317. tmc = 1;
  318. br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
  319. brv = 1;
  320. } else if (tmc > 255)
  321. tmc = 256; /* tmc=0 means 256 - low baud rates */
  322. port->settings.clock_rate = CLOCK_BASE / brv / tmc;
  323. } else {
  324. br = 9; /* Minimum clock rate */
  325. tmc = 256; /* 8bit = 0 */
  326. port->settings.clock_rate = CLOCK_BASE / (256 * 512);
  327. }
  328. port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
  329. port->txs = (port->txs & ~CLK_BRG_MASK) | br;
  330. port->tmc = tmc;
  331. /* baud divisor - time constant*/
  332. sca_out(port->tmc, msci + TMCR, card);
  333. sca_out(port->tmc, msci + TMCT, card);
  334. /* Set BRG bits */
  335. sca_out(port->rxs, msci + RXS, card);
  336. sca_out(port->txs, msci + TXS, card);
  337. if (port->settings.loopback)
  338. md2 |= MD2_LOOPBACK;
  339. else
  340. md2 &= ~MD2_LOOPBACK;
  341. sca_out(md2, msci + MD2, card);
  342. }
  343. static void sca_open(struct net_device *dev)
  344. {
  345. port_t *port = dev_to_port(dev);
  346. card_t* card = port->card;
  347. u16 msci = get_msci(port);
  348. u8 md0, md2;
  349. switch(port->encoding) {
  350. case ENCODING_NRZ: md2 = MD2_NRZ; break;
  351. case ENCODING_NRZI: md2 = MD2_NRZI; break;
  352. case ENCODING_FM_MARK: md2 = MD2_FM_MARK; break;
  353. case ENCODING_FM_SPACE: md2 = MD2_FM_SPACE; break;
  354. default: md2 = MD2_MANCHESTER;
  355. }
  356. if (port->settings.loopback)
  357. md2 |= MD2_LOOPBACK;
  358. switch(port->parity) {
  359. case PARITY_CRC16_PR0: md0 = MD0_HDLC | MD0_CRC_16_0; break;
  360. case PARITY_CRC16_PR1: md0 = MD0_HDLC | MD0_CRC_16; break;
  361. case PARITY_CRC32_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU32; break;
  362. case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU; break;
  363. default: md0 = MD0_HDLC | MD0_CRC_NONE;
  364. }
  365. sca_out(CMD_RESET, msci + CMD, card);
  366. sca_out(md0, msci + MD0, card);
  367. sca_out(0x00, msci + MD1, card); /* no address field check */
  368. sca_out(md2, msci + MD2, card);
  369. sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
  370. /* Skip the rest of underrun frame */
  371. sca_out(CTL_IDLE | CTL_URCT | CTL_URSKP, msci + CTL, card);
  372. sca_out(0x0F, msci + RNR, card); /* +1=RX DMA activation condition */
  373. sca_out(0x3C, msci + TFS, card); /* +1 = TX start */
  374. sca_out(0x38, msci + TCR, card); /* =Critical TX DMA activ condition */
  375. sca_out(0x38, msci + TNR0, card); /* =TX DMA activation condition */
  376. sca_out(0x3F, msci + TNR1, card); /* +1=TX DMA deactivation condition*/
  377. /* We're using the following interrupts:
  378. - RXINTA (DCD changes only)
  379. - DMIB (EOM - single frame transfer complete)
  380. */
  381. sca_outl(IE0_RXINTA | IE0_CDCD, msci + IE0, card);
  382. sca_out(port->tmc, msci + TMCR, card);
  383. sca_out(port->tmc, msci + TMCT, card);
  384. sca_out(port->rxs, msci + RXS, card);
  385. sca_out(port->txs, msci + TXS, card);
  386. sca_out(CMD_TX_ENABLE, msci + CMD, card);
  387. sca_out(CMD_RX_ENABLE, msci + CMD, card);
  388. sca_set_carrier(port);
  389. enable_intr(port);
  390. napi_enable(&port->napi);
  391. netif_start_queue(dev);
  392. }
  393. static void sca_close(struct net_device *dev)
  394. {
  395. port_t *port = dev_to_port(dev);
  396. /* reset channel */
  397. sca_out(CMD_RESET, get_msci(port) + CMD, port->card);
  398. disable_intr(port);
  399. napi_disable(&port->napi);
  400. netif_stop_queue(dev);
  401. }
  402. static int sca_attach(struct net_device *dev, unsigned short encoding,
  403. unsigned short parity)
  404. {
  405. if (encoding != ENCODING_NRZ &&
  406. encoding != ENCODING_NRZI &&
  407. encoding != ENCODING_FM_MARK &&
  408. encoding != ENCODING_FM_SPACE &&
  409. encoding != ENCODING_MANCHESTER)
  410. return -EINVAL;
  411. if (parity != PARITY_NONE &&
  412. parity != PARITY_CRC16_PR0 &&
  413. parity != PARITY_CRC16_PR1 &&
  414. parity != PARITY_CRC32_PR1_CCITT &&
  415. parity != PARITY_CRC16_PR1_CCITT)
  416. return -EINVAL;
  417. dev_to_port(dev)->encoding = encoding;
  418. dev_to_port(dev)->parity = parity;
  419. return 0;
  420. }
  421. #ifdef DEBUG_RINGS
  422. static void sca_dump_rings(struct net_device *dev)
  423. {
  424. port_t *port = dev_to_port(dev);
  425. card_t *card = port->card;
  426. u16 cnt;
  427. printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
  428. sca_inl(get_dmac_rx(port) + CDAL, card),
  429. sca_inl(get_dmac_rx(port) + EDAL, card),
  430. sca_in(DSR_RX(port->chan), card), port->rxin,
  431. sca_in(DSR_RX(port->chan), card) & DSR_DE ? "" : "in");
  432. for (cnt = 0; cnt < port->card->rx_ring_buffers; cnt++)
  433. printk(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
  434. printk("\n" KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
  435. "last=%u %sactive",
  436. sca_inl(get_dmac_tx(port) + CDAL, card),
  437. sca_inl(get_dmac_tx(port) + EDAL, card),
  438. sca_in(DSR_TX(port->chan), card), port->txin, port->txlast,
  439. sca_in(DSR_TX(port->chan), card) & DSR_DE ? "" : "in");
  440. for (cnt = 0; cnt < port->card->tx_ring_buffers; cnt++)
  441. printk(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
  442. printk("\n");
  443. printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x,"
  444. " ST: %02x %02x %02x %02x %02x, FST: %02x CST: %02x %02x\n",
  445. sca_in(get_msci(port) + MD0, card),
  446. sca_in(get_msci(port) + MD1, card),
  447. sca_in(get_msci(port) + MD2, card),
  448. sca_in(get_msci(port) + ST0, card),
  449. sca_in(get_msci(port) + ST1, card),
  450. sca_in(get_msci(port) + ST2, card),
  451. sca_in(get_msci(port) + ST3, card),
  452. sca_in(get_msci(port) + ST4, card),
  453. sca_in(get_msci(port) + FST, card),
  454. sca_in(get_msci(port) + CST0, card),
  455. sca_in(get_msci(port) + CST1, card));
  456. printk(KERN_DEBUG "ILAR: %02x ISR: %08x %08x\n", sca_in(ILAR, card),
  457. sca_inl(ISR0, card), sca_inl(ISR1, card));
  458. }
  459. #endif /* DEBUG_RINGS */
  460. static int sca_xmit(struct sk_buff *skb, struct net_device *dev)
  461. {
  462. port_t *port = dev_to_port(dev);
  463. card_t *card = port->card;
  464. pkt_desc __iomem *desc;
  465. u32 buff, len;
  466. spin_lock_irq(&port->lock);
  467. desc = desc_address(port, port->txin + 1, 1);
  468. BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
  469. #ifdef DEBUG_PKT
  470. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  471. debug_frame(skb);
  472. #endif
  473. desc = desc_address(port, port->txin, 1);
  474. buff = buffer_offset(port, port->txin, 1);
  475. len = skb->len;
  476. memcpy_toio(card->rambase + buff, skb->data, len);
  477. writew(len, &desc->len);
  478. writeb(ST_TX_EOM, &desc->stat);
  479. dev->trans_start = jiffies;
  480. port->txin = (port->txin + 1) % card->tx_ring_buffers;
  481. sca_outl(desc_offset(port, port->txin, 1),
  482. get_dmac_tx(port) + EDAL, card);
  483. sca_out(DSR_DE, DSR_TX(port->chan), card); /* Enable TX DMA */
  484. desc = desc_address(port, port->txin + 1, 1);
  485. if (readb(&desc->stat)) /* allow 1 packet gap */
  486. netif_stop_queue(dev);
  487. spin_unlock_irq(&port->lock);
  488. dev_kfree_skb(skb);
  489. return 0;
  490. }
  491. static u32 __devinit sca_detect_ram(card_t *card, u8 __iomem *rambase,
  492. u32 ramsize)
  493. {
  494. /* Round RAM size to 32 bits, fill from end to start */
  495. u32 i = ramsize &= ~3;
  496. do {
  497. i -= 4;
  498. writel(i ^ 0x12345678, rambase + i);
  499. } while (i > 0);
  500. for (i = 0; i < ramsize ; i += 4) {
  501. if (readl(rambase + i) != (i ^ 0x12345678))
  502. break;
  503. }
  504. return i;
  505. }
  506. static void __devinit sca_init(card_t *card, int wait_states)
  507. {
  508. sca_out(wait_states, WCRL, card); /* Wait Control */
  509. sca_out(wait_states, WCRM, card);
  510. sca_out(wait_states, WCRH, card);
  511. sca_out(0, DMER, card); /* DMA Master disable */
  512. sca_out(0x03, PCR, card); /* DMA priority */
  513. sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
  514. sca_out(0, DSR_TX(0), card);
  515. sca_out(0, DSR_RX(1), card);
  516. sca_out(0, DSR_TX(1), card);
  517. sca_out(DMER_DME, DMER, card); /* DMA Master enable */
  518. }