vxge-config.c 137 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Neterion Inc's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2009 Neterion Inc.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include "vxge-traffic.h"
  19. #include "vxge-config.h"
  20. /*
  21. * __vxge_hw_channel_allocate - Allocate memory for channel
  22. * This function allocates required memory for the channel and various arrays
  23. * in the channel
  24. */
  25. struct __vxge_hw_channel*
  26. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  27. enum __vxge_hw_channel_type type,
  28. u32 length, u32 per_dtr_space, void *userdata)
  29. {
  30. struct __vxge_hw_channel *channel;
  31. struct __vxge_hw_device *hldev;
  32. int size = 0;
  33. u32 vp_id;
  34. hldev = vph->vpath->hldev;
  35. vp_id = vph->vpath->vp_id;
  36. switch (type) {
  37. case VXGE_HW_CHANNEL_TYPE_FIFO:
  38. size = sizeof(struct __vxge_hw_fifo);
  39. break;
  40. case VXGE_HW_CHANNEL_TYPE_RING:
  41. size = sizeof(struct __vxge_hw_ring);
  42. break;
  43. default:
  44. break;
  45. }
  46. channel = kzalloc(size, GFP_KERNEL);
  47. if (channel == NULL)
  48. goto exit0;
  49. INIT_LIST_HEAD(&channel->item);
  50. channel->common_reg = hldev->common_reg;
  51. channel->first_vp_id = hldev->first_vp_id;
  52. channel->type = type;
  53. channel->devh = hldev;
  54. channel->vph = vph;
  55. channel->userdata = userdata;
  56. channel->per_dtr_space = per_dtr_space;
  57. channel->length = length;
  58. channel->vp_id = vp_id;
  59. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  60. if (channel->work_arr == NULL)
  61. goto exit1;
  62. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  63. if (channel->free_arr == NULL)
  64. goto exit1;
  65. channel->free_ptr = length;
  66. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  67. if (channel->reserve_arr == NULL)
  68. goto exit1;
  69. channel->reserve_ptr = length;
  70. channel->reserve_top = 0;
  71. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  72. if (channel->orig_arr == NULL)
  73. goto exit1;
  74. return channel;
  75. exit1:
  76. __vxge_hw_channel_free(channel);
  77. exit0:
  78. return NULL;
  79. }
  80. /*
  81. * __vxge_hw_channel_free - Free memory allocated for channel
  82. * This function deallocates memory from the channel and various arrays
  83. * in the channel
  84. */
  85. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  86. {
  87. kfree(channel->work_arr);
  88. kfree(channel->free_arr);
  89. kfree(channel->reserve_arr);
  90. kfree(channel->orig_arr);
  91. kfree(channel);
  92. }
  93. /*
  94. * __vxge_hw_channel_initialize - Initialize a channel
  95. * This function initializes a channel by properly setting the
  96. * various references
  97. */
  98. enum vxge_hw_status
  99. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  100. {
  101. u32 i;
  102. struct __vxge_hw_virtualpath *vpath;
  103. vpath = channel->vph->vpath;
  104. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  105. for (i = 0; i < channel->length; i++)
  106. channel->orig_arr[i] = channel->reserve_arr[i];
  107. }
  108. switch (channel->type) {
  109. case VXGE_HW_CHANNEL_TYPE_FIFO:
  110. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  111. channel->stats = &((struct __vxge_hw_fifo *)
  112. channel)->stats->common_stats;
  113. break;
  114. case VXGE_HW_CHANNEL_TYPE_RING:
  115. vpath->ringh = (struct __vxge_hw_ring *)channel;
  116. channel->stats = &((struct __vxge_hw_ring *)
  117. channel)->stats->common_stats;
  118. break;
  119. default:
  120. break;
  121. }
  122. return VXGE_HW_OK;
  123. }
  124. /*
  125. * __vxge_hw_channel_reset - Resets a channel
  126. * This function resets a channel by properly setting the various references
  127. */
  128. enum vxge_hw_status
  129. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  130. {
  131. u32 i;
  132. for (i = 0; i < channel->length; i++) {
  133. if (channel->reserve_arr != NULL)
  134. channel->reserve_arr[i] = channel->orig_arr[i];
  135. if (channel->free_arr != NULL)
  136. channel->free_arr[i] = NULL;
  137. if (channel->work_arr != NULL)
  138. channel->work_arr[i] = NULL;
  139. }
  140. channel->free_ptr = channel->length;
  141. channel->reserve_ptr = channel->length;
  142. channel->reserve_top = 0;
  143. channel->post_index = 0;
  144. channel->compl_index = 0;
  145. return VXGE_HW_OK;
  146. }
  147. /*
  148. * __vxge_hw_device_pci_e_init
  149. * Initialize certain PCI/PCI-X configuration registers
  150. * with recommended values. Save config space for future hw resets.
  151. */
  152. void
  153. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  154. {
  155. u16 cmd = 0;
  156. /* Set the PErr Repconse bit and SERR in PCI command register. */
  157. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  158. cmd |= 0x140;
  159. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  160. pci_save_state(hldev->pdev);
  161. return;
  162. }
  163. /*
  164. * __vxge_hw_device_register_poll
  165. * Will poll certain register for specified amount of time.
  166. * Will poll until masked bit is not cleared.
  167. */
  168. enum vxge_hw_status
  169. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  170. {
  171. u64 val64;
  172. u32 i = 0;
  173. enum vxge_hw_status ret = VXGE_HW_FAIL;
  174. udelay(10);
  175. do {
  176. val64 = readq(reg);
  177. if (!(val64 & mask))
  178. return VXGE_HW_OK;
  179. udelay(100);
  180. } while (++i <= 9);
  181. i = 0;
  182. do {
  183. val64 = readq(reg);
  184. if (!(val64 & mask))
  185. return VXGE_HW_OK;
  186. mdelay(1);
  187. } while (++i <= max_millis);
  188. return ret;
  189. }
  190. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  191. * in progress
  192. * This routine checks the vpath reset in progress register is turned zero
  193. */
  194. enum vxge_hw_status
  195. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  196. {
  197. enum vxge_hw_status status;
  198. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  199. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  200. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  201. return status;
  202. }
  203. /*
  204. * __vxge_hw_device_toc_get
  205. * This routine sets the swapper and reads the toc pointer and returns the
  206. * memory mapped address of the toc
  207. */
  208. struct vxge_hw_toc_reg __iomem *
  209. __vxge_hw_device_toc_get(void __iomem *bar0)
  210. {
  211. u64 val64;
  212. struct vxge_hw_toc_reg __iomem *toc = NULL;
  213. enum vxge_hw_status status;
  214. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  215. (struct vxge_hw_legacy_reg __iomem *)bar0;
  216. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  217. if (status != VXGE_HW_OK)
  218. goto exit;
  219. val64 = readq(&legacy_reg->toc_first_pointer);
  220. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  221. exit:
  222. return toc;
  223. }
  224. /*
  225. * __vxge_hw_device_reg_addr_get
  226. * This routine sets the swapper and reads the toc pointer and initializes the
  227. * register location pointers in the device object. It waits until the ric is
  228. * completed initializing registers.
  229. */
  230. enum vxge_hw_status
  231. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  232. {
  233. u64 val64;
  234. u32 i;
  235. enum vxge_hw_status status = VXGE_HW_OK;
  236. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  237. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  238. if (hldev->toc_reg == NULL) {
  239. status = VXGE_HW_FAIL;
  240. goto exit;
  241. }
  242. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  243. hldev->common_reg =
  244. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  245. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  246. hldev->mrpcim_reg =
  247. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  248. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  249. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  250. hldev->srpcim_reg[i] =
  251. (struct vxge_hw_srpcim_reg __iomem *)
  252. (hldev->bar0 + val64);
  253. }
  254. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  255. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  256. hldev->vpmgmt_reg[i] =
  257. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  258. }
  259. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  260. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  261. hldev->vpath_reg[i] =
  262. (struct vxge_hw_vpath_reg __iomem *)
  263. (hldev->bar0 + val64);
  264. }
  265. val64 = readq(&hldev->toc_reg->toc_kdfc);
  266. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  267. case 0:
  268. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  269. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  270. break;
  271. case 2:
  272. hldev->kdfc = (u8 __iomem *)(hldev->bar1 +
  273. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  274. break;
  275. case 4:
  276. hldev->kdfc = (u8 __iomem *)(hldev->bar2 +
  277. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  278. break;
  279. default:
  280. break;
  281. }
  282. status = __vxge_hw_device_vpath_reset_in_prog_check(
  283. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  284. exit:
  285. return status;
  286. }
  287. /*
  288. * __vxge_hw_device_id_get
  289. * This routine returns sets the device id and revision numbers into the device
  290. * structure
  291. */
  292. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  293. {
  294. u64 val64;
  295. val64 = readq(&hldev->common_reg->titan_asic_id);
  296. hldev->device_id =
  297. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  298. hldev->major_revision =
  299. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  300. hldev->minor_revision =
  301. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  302. return;
  303. }
  304. /*
  305. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  306. * This routine returns the Access Rights of the driver
  307. */
  308. static u32
  309. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  310. {
  311. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  312. switch (host_type) {
  313. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  314. if (func_id == 0) {
  315. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  316. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  317. }
  318. break;
  319. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  320. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  321. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  322. break;
  323. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  324. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  325. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  326. break;
  327. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  328. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  329. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  330. break;
  331. case VXGE_HW_SR_VH_FUNCTION0:
  332. case VXGE_HW_VH_NORMAL_FUNCTION:
  333. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  334. break;
  335. }
  336. return access_rights;
  337. }
  338. /*
  339. * __vxge_hw_device_host_info_get
  340. * This routine returns the host type assignments
  341. */
  342. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  343. {
  344. u64 val64;
  345. u32 i;
  346. val64 = readq(&hldev->common_reg->host_type_assignments);
  347. hldev->host_type =
  348. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  349. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  350. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  351. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  352. continue;
  353. hldev->func_id =
  354. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  355. hldev->access_rights = __vxge_hw_device_access_rights_get(
  356. hldev->host_type, hldev->func_id);
  357. hldev->first_vp_id = i;
  358. break;
  359. }
  360. return;
  361. }
  362. /*
  363. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  364. * link width and signalling rate.
  365. */
  366. static enum vxge_hw_status
  367. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  368. {
  369. int exp_cap;
  370. u16 lnk;
  371. /* Get the negotiated link width and speed from PCI config space */
  372. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  373. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  374. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  375. return VXGE_HW_ERR_INVALID_PCI_INFO;
  376. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  377. case PCIE_LNK_WIDTH_RESRV:
  378. case PCIE_LNK_X1:
  379. case PCIE_LNK_X2:
  380. case PCIE_LNK_X4:
  381. case PCIE_LNK_X8:
  382. break;
  383. default:
  384. return VXGE_HW_ERR_INVALID_PCI_INFO;
  385. }
  386. return VXGE_HW_OK;
  387. }
  388. static enum vxge_hw_status
  389. __vxge_hw_device_is_privilaged(struct __vxge_hw_device *hldev)
  390. {
  391. if ((hldev->host_type == VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION ||
  392. hldev->host_type == VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION ||
  393. hldev->host_type == VXGE_HW_NO_MR_SR_VH0_FUNCTION0) &&
  394. (hldev->func_id == 0))
  395. return VXGE_HW_OK;
  396. else
  397. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  398. }
  399. /*
  400. * vxge_hw_wrr_rebalance - Rebalance the RX_WRR and KDFC_WRR calandars.
  401. * Rebalance the RX_WRR and KDFC_WRR calandars.
  402. */
  403. static enum
  404. vxge_hw_status vxge_hw_wrr_rebalance(struct __vxge_hw_device *hldev)
  405. {
  406. u64 val64;
  407. u32 wrr_states[VXGE_HW_WEIGHTED_RR_SERVICE_STATES];
  408. u32 i, j, how_often = 1;
  409. enum vxge_hw_status status = VXGE_HW_OK;
  410. status = __vxge_hw_device_is_privilaged(hldev);
  411. if (status != VXGE_HW_OK)
  412. goto exit;
  413. /* Reset the priorities assigned to the WRR arbitration
  414. phases for the receive traffic */
  415. for (i = 0; i < VXGE_HW_WRR_RING_COUNT; i++)
  416. writeq(0, ((&hldev->mrpcim_reg->rx_w_round_robin_0) + i));
  417. /* Reset the transmit FIFO servicing calendar for FIFOs */
  418. for (i = 0; i < VXGE_HW_WRR_FIFO_COUNT; i++) {
  419. writeq(0, ((&hldev->mrpcim_reg->kdfc_w_round_robin_0) + i));
  420. writeq(0, ((&hldev->mrpcim_reg->kdfc_w_round_robin_20) + i));
  421. }
  422. /* Assign WRR priority 0 for all FIFOs */
  423. for (i = 1; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  424. writeq(VXGE_HW_KDFC_FIFO_0_CTRL_WRR_NUMBER(0),
  425. ((&hldev->mrpcim_reg->kdfc_fifo_0_ctrl) + i));
  426. writeq(VXGE_HW_KDFC_FIFO_17_CTRL_WRR_NUMBER(0),
  427. ((&hldev->mrpcim_reg->kdfc_fifo_17_ctrl) + i));
  428. }
  429. /* Reset to service non-offload doorbells */
  430. writeq(0, &hldev->mrpcim_reg->kdfc_entry_type_sel_0);
  431. writeq(0, &hldev->mrpcim_reg->kdfc_entry_type_sel_1);
  432. /* Set priority 0 to all receive queues */
  433. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_0);
  434. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_1);
  435. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_2);
  436. /* Initialize all the slots as unused */
  437. for (i = 0; i < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; i++)
  438. wrr_states[i] = -1;
  439. /* Prepare the Fifo service states */
  440. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  441. if (!hldev->config.vp_config[i].min_bandwidth)
  442. continue;
  443. how_often = VXGE_HW_VPATH_BANDWIDTH_MAX /
  444. hldev->config.vp_config[i].min_bandwidth;
  445. if (how_often) {
  446. for (j = 0; j < VXGE_HW_WRR_FIFO_SERVICE_STATES;) {
  447. if (wrr_states[j] == -1) {
  448. wrr_states[j] = i;
  449. /* Make sure each fifo is serviced
  450. * atleast once */
  451. if (i == j)
  452. j += VXGE_HW_MAX_VIRTUAL_PATHS;
  453. else
  454. j += how_often;
  455. } else
  456. j++;
  457. }
  458. }
  459. }
  460. /* Fill the unused slots with 0 */
  461. for (j = 0; j < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; j++) {
  462. if (wrr_states[j] == -1)
  463. wrr_states[j] = 0;
  464. }
  465. /* Assign WRR priority number for FIFOs */
  466. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  467. writeq(VXGE_HW_KDFC_FIFO_0_CTRL_WRR_NUMBER(i),
  468. ((&hldev->mrpcim_reg->kdfc_fifo_0_ctrl) + i));
  469. writeq(VXGE_HW_KDFC_FIFO_17_CTRL_WRR_NUMBER(i),
  470. ((&hldev->mrpcim_reg->kdfc_fifo_17_ctrl) + i));
  471. }
  472. /* Modify the servicing algorithm applied to the 3 types of doorbells.
  473. i.e, none-offload, message and offload */
  474. writeq(VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_0(0) |
  475. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_1(0) |
  476. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_2(0) |
  477. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_3(0) |
  478. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_4(1) |
  479. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_5(0) |
  480. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_6(0) |
  481. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_7(0),
  482. &hldev->mrpcim_reg->kdfc_entry_type_sel_0);
  483. writeq(VXGE_HW_KDFC_ENTRY_TYPE_SEL_1_NUMBER_8(1),
  484. &hldev->mrpcim_reg->kdfc_entry_type_sel_1);
  485. for (i = 0, j = 0; i < VXGE_HW_WRR_FIFO_COUNT; i++) {
  486. val64 = VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_0(wrr_states[j++]);
  487. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_1(wrr_states[j++]);
  488. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_2(wrr_states[j++]);
  489. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_3(wrr_states[j++]);
  490. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_4(wrr_states[j++]);
  491. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_5(wrr_states[j++]);
  492. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_6(wrr_states[j++]);
  493. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_7(wrr_states[j++]);
  494. writeq(val64, (&hldev->mrpcim_reg->kdfc_w_round_robin_0 + i));
  495. writeq(val64, (&hldev->mrpcim_reg->kdfc_w_round_robin_20 + i));
  496. }
  497. /* Set up the priorities assigned to receive queues */
  498. writeq(VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_0(0) |
  499. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_1(1) |
  500. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_2(2) |
  501. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_3(3) |
  502. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_4(4) |
  503. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_5(5) |
  504. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_6(6) |
  505. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_7(7),
  506. &hldev->mrpcim_reg->rx_queue_priority_0);
  507. writeq(VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_8(8) |
  508. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_9(9) |
  509. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_10(10) |
  510. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_11(11) |
  511. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_12(12) |
  512. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_13(13) |
  513. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_14(14) |
  514. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_15(15),
  515. &hldev->mrpcim_reg->rx_queue_priority_1);
  516. writeq(VXGE_HW_RX_QUEUE_PRIORITY_2_RX_Q_NUMBER_16(16),
  517. &hldev->mrpcim_reg->rx_queue_priority_2);
  518. /* Initialize all the slots as unused */
  519. for (i = 0; i < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; i++)
  520. wrr_states[i] = -1;
  521. /* Prepare the Ring service states */
  522. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  523. if (!hldev->config.vp_config[i].min_bandwidth)
  524. continue;
  525. how_often = VXGE_HW_VPATH_BANDWIDTH_MAX /
  526. hldev->config.vp_config[i].min_bandwidth;
  527. if (how_often) {
  528. for (j = 0; j < VXGE_HW_WRR_RING_SERVICE_STATES;) {
  529. if (wrr_states[j] == -1) {
  530. wrr_states[j] = i;
  531. /* Make sure each ring is
  532. * serviced atleast once */
  533. if (i == j)
  534. j += VXGE_HW_MAX_VIRTUAL_PATHS;
  535. else
  536. j += how_often;
  537. } else
  538. j++;
  539. }
  540. }
  541. }
  542. /* Fill the unused slots with 0 */
  543. for (j = 0; j < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; j++) {
  544. if (wrr_states[j] == -1)
  545. wrr_states[j] = 0;
  546. }
  547. for (i = 0, j = 0; i < VXGE_HW_WRR_RING_COUNT; i++) {
  548. val64 = VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_0(
  549. wrr_states[j++]);
  550. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_1(
  551. wrr_states[j++]);
  552. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_2(
  553. wrr_states[j++]);
  554. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_3(
  555. wrr_states[j++]);
  556. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_4(
  557. wrr_states[j++]);
  558. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_5(
  559. wrr_states[j++]);
  560. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_6(
  561. wrr_states[j++]);
  562. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_7(
  563. wrr_states[j++]);
  564. writeq(val64, ((&hldev->mrpcim_reg->rx_w_round_robin_0) + i));
  565. }
  566. exit:
  567. return status;
  568. }
  569. /*
  570. * __vxge_hw_device_initialize
  571. * Initialize Titan-V hardware.
  572. */
  573. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  574. {
  575. enum vxge_hw_status status = VXGE_HW_OK;
  576. /* Validate the pci-e link width and speed */
  577. status = __vxge_hw_verify_pci_e_info(hldev);
  578. if (status != VXGE_HW_OK)
  579. goto exit;
  580. vxge_hw_wrr_rebalance(hldev);
  581. exit:
  582. return status;
  583. }
  584. /**
  585. * vxge_hw_device_hw_info_get - Get the hw information
  586. * Returns the vpath mask that has the bits set for each vpath allocated
  587. * for the driver, FW version information and the first mac addresse for
  588. * each vpath
  589. */
  590. enum vxge_hw_status __devinit
  591. vxge_hw_device_hw_info_get(void __iomem *bar0,
  592. struct vxge_hw_device_hw_info *hw_info)
  593. {
  594. u32 i;
  595. u64 val64;
  596. struct vxge_hw_toc_reg __iomem *toc;
  597. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  598. struct vxge_hw_common_reg __iomem *common_reg;
  599. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  600. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  601. enum vxge_hw_status status;
  602. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  603. toc = __vxge_hw_device_toc_get(bar0);
  604. if (toc == NULL) {
  605. status = VXGE_HW_ERR_CRITICAL;
  606. goto exit;
  607. }
  608. val64 = readq(&toc->toc_common_pointer);
  609. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  610. status = __vxge_hw_device_vpath_reset_in_prog_check(
  611. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  612. if (status != VXGE_HW_OK)
  613. goto exit;
  614. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  615. val64 = readq(&common_reg->host_type_assignments);
  616. hw_info->host_type =
  617. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  618. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  619. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  620. continue;
  621. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  622. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  623. (bar0 + val64);
  624. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  625. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  626. hw_info->func_id) &
  627. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  628. val64 = readq(&toc->toc_mrpcim_pointer);
  629. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  630. (bar0 + val64);
  631. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  632. wmb();
  633. }
  634. val64 = readq(&toc->toc_vpath_pointer[i]);
  635. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  636. hw_info->function_mode =
  637. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  638. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  639. if (status != VXGE_HW_OK)
  640. goto exit;
  641. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  642. if (status != VXGE_HW_OK)
  643. goto exit;
  644. break;
  645. }
  646. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  647. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  648. continue;
  649. val64 = readq(&toc->toc_vpath_pointer[i]);
  650. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  651. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  652. hw_info->mac_addrs[i],
  653. hw_info->mac_addr_masks[i]);
  654. if (status != VXGE_HW_OK)
  655. goto exit;
  656. }
  657. exit:
  658. return status;
  659. }
  660. /*
  661. * vxge_hw_device_initialize - Initialize Titan device.
  662. * Initialize Titan device. Note that all the arguments of this public API
  663. * are 'IN', including @hldev. Driver cooperates with
  664. * OS to find new Titan device, locate its PCI and memory spaces.
  665. *
  666. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  667. * to enable the latter to perform Titan hardware initialization.
  668. */
  669. enum vxge_hw_status __devinit
  670. vxge_hw_device_initialize(
  671. struct __vxge_hw_device **devh,
  672. struct vxge_hw_device_attr *attr,
  673. struct vxge_hw_device_config *device_config)
  674. {
  675. u32 i;
  676. u32 nblocks = 0;
  677. struct __vxge_hw_device *hldev = NULL;
  678. enum vxge_hw_status status = VXGE_HW_OK;
  679. status = __vxge_hw_device_config_check(device_config);
  680. if (status != VXGE_HW_OK)
  681. goto exit;
  682. hldev = (struct __vxge_hw_device *)
  683. vmalloc(sizeof(struct __vxge_hw_device));
  684. if (hldev == NULL) {
  685. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  686. goto exit;
  687. }
  688. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  689. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  690. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  691. /* apply config */
  692. memcpy(&hldev->config, device_config,
  693. sizeof(struct vxge_hw_device_config));
  694. hldev->bar0 = attr->bar0;
  695. hldev->bar1 = attr->bar1;
  696. hldev->bar2 = attr->bar2;
  697. hldev->pdev = attr->pdev;
  698. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  699. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  700. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  701. __vxge_hw_device_pci_e_init(hldev);
  702. status = __vxge_hw_device_reg_addr_get(hldev);
  703. if (status != VXGE_HW_OK)
  704. goto exit;
  705. __vxge_hw_device_id_get(hldev);
  706. __vxge_hw_device_host_info_get(hldev);
  707. /* Incrementing for stats blocks */
  708. nblocks++;
  709. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  710. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  711. continue;
  712. if (device_config->vp_config[i].ring.enable ==
  713. VXGE_HW_RING_ENABLE)
  714. nblocks += device_config->vp_config[i].ring.ring_blocks;
  715. if (device_config->vp_config[i].fifo.enable ==
  716. VXGE_HW_FIFO_ENABLE)
  717. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  718. nblocks++;
  719. }
  720. if (__vxge_hw_blockpool_create(hldev,
  721. &hldev->block_pool,
  722. device_config->dma_blockpool_initial + nblocks,
  723. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  724. vxge_hw_device_terminate(hldev);
  725. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  726. goto exit;
  727. }
  728. status = __vxge_hw_device_initialize(hldev);
  729. if (status != VXGE_HW_OK) {
  730. vxge_hw_device_terminate(hldev);
  731. goto exit;
  732. }
  733. *devh = hldev;
  734. exit:
  735. return status;
  736. }
  737. /*
  738. * vxge_hw_device_terminate - Terminate Titan device.
  739. * Terminate HW device.
  740. */
  741. void
  742. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  743. {
  744. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  745. hldev->magic = VXGE_HW_DEVICE_DEAD;
  746. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  747. vfree(hldev);
  748. }
  749. /*
  750. * vxge_hw_device_stats_get - Get the device hw statistics.
  751. * Returns the vpath h/w stats for the device.
  752. */
  753. enum vxge_hw_status
  754. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  755. struct vxge_hw_device_stats_hw_info *hw_stats)
  756. {
  757. u32 i;
  758. enum vxge_hw_status status = VXGE_HW_OK;
  759. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  760. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  761. (hldev->virtual_paths[i].vp_open ==
  762. VXGE_HW_VP_NOT_OPEN))
  763. continue;
  764. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  765. hldev->virtual_paths[i].hw_stats,
  766. sizeof(struct vxge_hw_vpath_stats_hw_info));
  767. status = __vxge_hw_vpath_stats_get(
  768. &hldev->virtual_paths[i],
  769. hldev->virtual_paths[i].hw_stats);
  770. }
  771. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  772. sizeof(struct vxge_hw_device_stats_hw_info));
  773. return status;
  774. }
  775. /*
  776. * vxge_hw_driver_stats_get - Get the device sw statistics.
  777. * Returns the vpath s/w stats for the device.
  778. */
  779. enum vxge_hw_status vxge_hw_driver_stats_get(
  780. struct __vxge_hw_device *hldev,
  781. struct vxge_hw_device_stats_sw_info *sw_stats)
  782. {
  783. enum vxge_hw_status status = VXGE_HW_OK;
  784. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  785. sizeof(struct vxge_hw_device_stats_sw_info));
  786. return status;
  787. }
  788. /*
  789. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  790. * and offset and perform an operation
  791. * Get the statistics from the given location and offset.
  792. */
  793. enum vxge_hw_status
  794. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  795. u32 operation, u32 location, u32 offset, u64 *stat)
  796. {
  797. u64 val64;
  798. enum vxge_hw_status status = VXGE_HW_OK;
  799. status = __vxge_hw_device_is_privilaged(hldev);
  800. if (status != VXGE_HW_OK)
  801. goto exit;
  802. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  803. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  804. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  805. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  806. status = __vxge_hw_pio_mem_write64(val64,
  807. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  808. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  809. hldev->config.device_poll_millis);
  810. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  811. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  812. else
  813. *stat = 0;
  814. exit:
  815. return status;
  816. }
  817. /*
  818. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  819. * Get the Statistics on aggregate port
  820. */
  821. enum vxge_hw_status
  822. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  823. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  824. {
  825. u64 *val64;
  826. int i;
  827. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  828. enum vxge_hw_status status = VXGE_HW_OK;
  829. val64 = (u64 *)aggr_stats;
  830. status = __vxge_hw_device_is_privilaged(hldev);
  831. if (status != VXGE_HW_OK)
  832. goto exit;
  833. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  834. status = vxge_hw_mrpcim_stats_access(hldev,
  835. VXGE_HW_STATS_OP_READ,
  836. VXGE_HW_STATS_LOC_AGGR,
  837. ((offset + (104 * port)) >> 3), val64);
  838. if (status != VXGE_HW_OK)
  839. goto exit;
  840. offset += 8;
  841. val64++;
  842. }
  843. exit:
  844. return status;
  845. }
  846. /*
  847. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  848. * Get the Statistics on port
  849. */
  850. enum vxge_hw_status
  851. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  852. struct vxge_hw_xmac_port_stats *port_stats)
  853. {
  854. u64 *val64;
  855. enum vxge_hw_status status = VXGE_HW_OK;
  856. int i;
  857. u32 offset = 0x0;
  858. val64 = (u64 *) port_stats;
  859. status = __vxge_hw_device_is_privilaged(hldev);
  860. if (status != VXGE_HW_OK)
  861. goto exit;
  862. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  863. status = vxge_hw_mrpcim_stats_access(hldev,
  864. VXGE_HW_STATS_OP_READ,
  865. VXGE_HW_STATS_LOC_AGGR,
  866. ((offset + (608 * port)) >> 3), val64);
  867. if (status != VXGE_HW_OK)
  868. goto exit;
  869. offset += 8;
  870. val64++;
  871. }
  872. exit:
  873. return status;
  874. }
  875. /*
  876. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  877. * Get the XMAC Statistics
  878. */
  879. enum vxge_hw_status
  880. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  881. struct vxge_hw_xmac_stats *xmac_stats)
  882. {
  883. enum vxge_hw_status status = VXGE_HW_OK;
  884. u32 i;
  885. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  886. 0, &xmac_stats->aggr_stats[0]);
  887. if (status != VXGE_HW_OK)
  888. goto exit;
  889. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  890. 1, &xmac_stats->aggr_stats[1]);
  891. if (status != VXGE_HW_OK)
  892. goto exit;
  893. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  894. status = vxge_hw_device_xmac_port_stats_get(hldev,
  895. i, &xmac_stats->port_stats[i]);
  896. if (status != VXGE_HW_OK)
  897. goto exit;
  898. }
  899. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  900. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  901. continue;
  902. status = __vxge_hw_vpath_xmac_tx_stats_get(
  903. &hldev->virtual_paths[i],
  904. &xmac_stats->vpath_tx_stats[i]);
  905. if (status != VXGE_HW_OK)
  906. goto exit;
  907. status = __vxge_hw_vpath_xmac_rx_stats_get(
  908. &hldev->virtual_paths[i],
  909. &xmac_stats->vpath_rx_stats[i]);
  910. if (status != VXGE_HW_OK)
  911. goto exit;
  912. }
  913. exit:
  914. return status;
  915. }
  916. /*
  917. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  918. * This routine is used to dynamically change the debug output
  919. */
  920. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  921. enum vxge_debug_level level, u32 mask)
  922. {
  923. if (hldev == NULL)
  924. return;
  925. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  926. defined(VXGE_DEBUG_ERR_MASK)
  927. hldev->debug_module_mask = mask;
  928. hldev->debug_level = level;
  929. #endif
  930. #if defined(VXGE_DEBUG_ERR_MASK)
  931. hldev->level_err = level & VXGE_ERR;
  932. #endif
  933. #if defined(VXGE_DEBUG_TRACE_MASK)
  934. hldev->level_trace = level & VXGE_TRACE;
  935. #endif
  936. }
  937. /*
  938. * vxge_hw_device_error_level_get - Get the error level
  939. * This routine returns the current error level set
  940. */
  941. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  942. {
  943. #if defined(VXGE_DEBUG_ERR_MASK)
  944. if (hldev == NULL)
  945. return VXGE_ERR;
  946. else
  947. return hldev->level_err;
  948. #else
  949. return 0;
  950. #endif
  951. }
  952. /*
  953. * vxge_hw_device_trace_level_get - Get the trace level
  954. * This routine returns the current trace level set
  955. */
  956. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  957. {
  958. #if defined(VXGE_DEBUG_TRACE_MASK)
  959. if (hldev == NULL)
  960. return VXGE_TRACE;
  961. else
  962. return hldev->level_trace;
  963. #else
  964. return 0;
  965. #endif
  966. }
  967. /*
  968. * vxge_hw_device_debug_mask_get - Get the debug mask
  969. * This routine returns the current debug mask set
  970. */
  971. u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
  972. {
  973. #if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
  974. if (hldev == NULL)
  975. return 0;
  976. return hldev->debug_module_mask;
  977. #else
  978. return 0;
  979. #endif
  980. }
  981. /*
  982. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  983. * Returns the Pause frame generation and reception capability of the NIC.
  984. */
  985. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  986. u32 port, u32 *tx, u32 *rx)
  987. {
  988. u64 val64;
  989. enum vxge_hw_status status = VXGE_HW_OK;
  990. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  991. status = VXGE_HW_ERR_INVALID_DEVICE;
  992. goto exit;
  993. }
  994. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  995. status = VXGE_HW_ERR_INVALID_PORT;
  996. goto exit;
  997. }
  998. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  999. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1000. goto exit;
  1001. }
  1002. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1003. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  1004. *tx = 1;
  1005. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  1006. *rx = 1;
  1007. exit:
  1008. return status;
  1009. }
  1010. /*
  1011. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  1012. * It can be used to set or reset Pause frame generation or reception
  1013. * support of the NIC.
  1014. */
  1015. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  1016. u32 port, u32 tx, u32 rx)
  1017. {
  1018. u64 val64;
  1019. enum vxge_hw_status status = VXGE_HW_OK;
  1020. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1021. status = VXGE_HW_ERR_INVALID_DEVICE;
  1022. goto exit;
  1023. }
  1024. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  1025. status = VXGE_HW_ERR_INVALID_PORT;
  1026. goto exit;
  1027. }
  1028. status = __vxge_hw_device_is_privilaged(hldev);
  1029. if (status != VXGE_HW_OK)
  1030. goto exit;
  1031. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1032. if (tx)
  1033. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1034. else
  1035. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1036. if (rx)
  1037. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1038. else
  1039. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1040. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1041. exit:
  1042. return status;
  1043. }
  1044. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  1045. {
  1046. int link_width, exp_cap;
  1047. u16 lnk;
  1048. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  1049. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  1050. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  1051. return link_width;
  1052. }
  1053. /*
  1054. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  1055. * This function returns the index of memory block
  1056. */
  1057. static inline u32
  1058. __vxge_hw_ring_block_memblock_idx(u8 *block)
  1059. {
  1060. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  1061. }
  1062. /*
  1063. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  1064. * This function sets index to a memory block
  1065. */
  1066. static inline void
  1067. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  1068. {
  1069. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  1070. }
  1071. /*
  1072. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  1073. * in RxD block
  1074. * Sets the next block pointer in RxD block
  1075. */
  1076. static inline void
  1077. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  1078. {
  1079. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  1080. }
  1081. /*
  1082. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  1083. * first block
  1084. * Returns the dma address of the first RxD block
  1085. */
  1086. u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  1087. {
  1088. struct vxge_hw_mempool_dma *dma_object;
  1089. dma_object = ring->mempool->memblocks_dma_arr;
  1090. vxge_assert(dma_object != NULL);
  1091. return dma_object->addr;
  1092. }
  1093. /*
  1094. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  1095. * This function returns the dma address of a given item
  1096. */
  1097. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  1098. void *item)
  1099. {
  1100. u32 memblock_idx;
  1101. void *memblock;
  1102. struct vxge_hw_mempool_dma *memblock_dma_object;
  1103. ptrdiff_t dma_item_offset;
  1104. /* get owner memblock index */
  1105. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  1106. /* get owner memblock by memblock index */
  1107. memblock = mempoolh->memblocks_arr[memblock_idx];
  1108. /* get memblock DMA object by memblock index */
  1109. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  1110. /* calculate offset in the memblock of this item */
  1111. dma_item_offset = (u8 *)item - (u8 *)memblock;
  1112. return memblock_dma_object->addr + dma_item_offset;
  1113. }
  1114. /*
  1115. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  1116. * This function returns the dma address of a given item
  1117. */
  1118. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  1119. struct __vxge_hw_ring *ring, u32 from,
  1120. u32 to)
  1121. {
  1122. u8 *to_item , *from_item;
  1123. dma_addr_t to_dma;
  1124. /* get "from" RxD block */
  1125. from_item = mempoolh->items_arr[from];
  1126. vxge_assert(from_item);
  1127. /* get "to" RxD block */
  1128. to_item = mempoolh->items_arr[to];
  1129. vxge_assert(to_item);
  1130. /* return address of the beginning of previous RxD block */
  1131. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  1132. /* set next pointer for this RxD block to point on
  1133. * previous item's DMA start address */
  1134. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  1135. }
  1136. /*
  1137. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  1138. * block callback
  1139. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1140. * pool for RxD block
  1141. */
  1142. static void
  1143. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  1144. u32 memblock_index,
  1145. struct vxge_hw_mempool_dma *dma_object,
  1146. u32 index, u32 is_last)
  1147. {
  1148. u32 i;
  1149. void *item = mempoolh->items_arr[index];
  1150. struct __vxge_hw_ring *ring =
  1151. (struct __vxge_hw_ring *)mempoolh->userdata;
  1152. /* format rxds array */
  1153. for (i = 0; i < ring->rxds_per_block; i++) {
  1154. void *rxdblock_priv;
  1155. void *uld_priv;
  1156. struct vxge_hw_ring_rxd_1 *rxdp;
  1157. u32 reserve_index = ring->channel.reserve_ptr -
  1158. (index * ring->rxds_per_block + i + 1);
  1159. u32 memblock_item_idx;
  1160. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  1161. i * ring->rxd_size;
  1162. /* Note: memblock_item_idx is index of the item within
  1163. * the memblock. For instance, in case of three RxD-blocks
  1164. * per memblock this value can be 0, 1 or 2. */
  1165. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  1166. memblock_index, item,
  1167. &memblock_item_idx);
  1168. rxdp = (struct vxge_hw_ring_rxd_1 *)
  1169. ring->channel.reserve_arr[reserve_index];
  1170. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1171. /* pre-format Host_Control */
  1172. rxdp->host_control = (u64)(size_t)uld_priv;
  1173. }
  1174. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1175. if (is_last) {
  1176. /* link last one with first one */
  1177. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1178. }
  1179. if (index > 0) {
  1180. /* link this RxD block with previous one */
  1181. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1182. }
  1183. return;
  1184. }
  1185. /*
  1186. * __vxge_hw_ring_initial_replenish - Initial replenish of RxDs
  1187. * This function replenishes the RxDs from reserve array to work array
  1188. */
  1189. enum vxge_hw_status
  1190. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring, u16 min_flag)
  1191. {
  1192. void *rxd;
  1193. int i = 0;
  1194. struct __vxge_hw_channel *channel;
  1195. enum vxge_hw_status status = VXGE_HW_OK;
  1196. channel = &ring->channel;
  1197. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1198. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1199. vxge_assert(status == VXGE_HW_OK);
  1200. if (ring->rxd_init) {
  1201. status = ring->rxd_init(rxd, channel->userdata);
  1202. if (status != VXGE_HW_OK) {
  1203. vxge_hw_ring_rxd_free(ring, rxd);
  1204. goto exit;
  1205. }
  1206. }
  1207. vxge_hw_ring_rxd_post(ring, rxd);
  1208. if (min_flag) {
  1209. i++;
  1210. if (i == VXGE_HW_RING_MIN_BUFF_ALLOCATION)
  1211. break;
  1212. }
  1213. }
  1214. status = VXGE_HW_OK;
  1215. exit:
  1216. return status;
  1217. }
  1218. /*
  1219. * __vxge_hw_ring_create - Create a Ring
  1220. * This function creates Ring and initializes it.
  1221. *
  1222. */
  1223. enum vxge_hw_status
  1224. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1225. struct vxge_hw_ring_attr *attr)
  1226. {
  1227. enum vxge_hw_status status = VXGE_HW_OK;
  1228. struct __vxge_hw_ring *ring;
  1229. u32 ring_length;
  1230. struct vxge_hw_ring_config *config;
  1231. struct __vxge_hw_device *hldev;
  1232. u32 vp_id;
  1233. struct vxge_hw_mempool_cbs ring_mp_callback;
  1234. if ((vp == NULL) || (attr == NULL)) {
  1235. status = VXGE_HW_FAIL;
  1236. goto exit;
  1237. }
  1238. hldev = vp->vpath->hldev;
  1239. vp_id = vp->vpath->vp_id;
  1240. config = &hldev->config.vp_config[vp_id].ring;
  1241. ring_length = config->ring_blocks *
  1242. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1243. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1244. VXGE_HW_CHANNEL_TYPE_RING,
  1245. ring_length,
  1246. attr->per_rxd_space,
  1247. attr->userdata);
  1248. if (ring == NULL) {
  1249. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1250. goto exit;
  1251. }
  1252. vp->vpath->ringh = ring;
  1253. ring->vp_id = vp_id;
  1254. ring->vp_reg = vp->vpath->vp_reg;
  1255. ring->common_reg = hldev->common_reg;
  1256. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1257. ring->config = config;
  1258. ring->callback = attr->callback;
  1259. ring->rxd_init = attr->rxd_init;
  1260. ring->rxd_term = attr->rxd_term;
  1261. ring->buffer_mode = config->buffer_mode;
  1262. ring->rxds_limit = config->rxds_limit;
  1263. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1264. ring->rxd_priv_size =
  1265. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1266. ring->per_rxd_space = attr->per_rxd_space;
  1267. ring->rxd_priv_size =
  1268. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1269. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1270. /* how many RxDs can fit into one block. Depends on configured
  1271. * buffer_mode. */
  1272. ring->rxds_per_block =
  1273. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1274. /* calculate actual RxD block private size */
  1275. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1276. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1277. ring->mempool = __vxge_hw_mempool_create(hldev,
  1278. VXGE_HW_BLOCK_SIZE,
  1279. VXGE_HW_BLOCK_SIZE,
  1280. ring->rxdblock_priv_size,
  1281. ring->config->ring_blocks,
  1282. ring->config->ring_blocks,
  1283. &ring_mp_callback,
  1284. ring);
  1285. if (ring->mempool == NULL) {
  1286. __vxge_hw_ring_delete(vp);
  1287. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1288. }
  1289. status = __vxge_hw_channel_initialize(&ring->channel);
  1290. if (status != VXGE_HW_OK) {
  1291. __vxge_hw_ring_delete(vp);
  1292. goto exit;
  1293. }
  1294. /* Note:
  1295. * Specifying rxd_init callback means two things:
  1296. * 1) rxds need to be initialized by driver at channel-open time;
  1297. * 2) rxds need to be posted at channel-open time
  1298. * (that's what the initial_replenish() below does)
  1299. * Currently we don't have a case when the 1) is done without the 2).
  1300. */
  1301. if (ring->rxd_init) {
  1302. status = vxge_hw_ring_replenish(ring, 1);
  1303. if (status != VXGE_HW_OK) {
  1304. __vxge_hw_ring_delete(vp);
  1305. goto exit;
  1306. }
  1307. }
  1308. /* initial replenish will increment the counter in its post() routine,
  1309. * we have to reset it */
  1310. ring->stats->common_stats.usage_cnt = 0;
  1311. exit:
  1312. return status;
  1313. }
  1314. /*
  1315. * __vxge_hw_ring_abort - Returns the RxD
  1316. * This function terminates the RxDs of ring
  1317. */
  1318. enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1319. {
  1320. void *rxdh;
  1321. struct __vxge_hw_channel *channel;
  1322. channel = &ring->channel;
  1323. for (;;) {
  1324. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1325. if (rxdh == NULL)
  1326. break;
  1327. vxge_hw_channel_dtr_complete(channel);
  1328. if (ring->rxd_term)
  1329. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1330. channel->userdata);
  1331. vxge_hw_channel_dtr_free(channel, rxdh);
  1332. }
  1333. return VXGE_HW_OK;
  1334. }
  1335. /*
  1336. * __vxge_hw_ring_reset - Resets the ring
  1337. * This function resets the ring during vpath reset operation
  1338. */
  1339. enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1340. {
  1341. enum vxge_hw_status status = VXGE_HW_OK;
  1342. struct __vxge_hw_channel *channel;
  1343. channel = &ring->channel;
  1344. __vxge_hw_ring_abort(ring);
  1345. status = __vxge_hw_channel_reset(channel);
  1346. if (status != VXGE_HW_OK)
  1347. goto exit;
  1348. if (ring->rxd_init) {
  1349. status = vxge_hw_ring_replenish(ring, 1);
  1350. if (status != VXGE_HW_OK)
  1351. goto exit;
  1352. }
  1353. exit:
  1354. return status;
  1355. }
  1356. /*
  1357. * __vxge_hw_ring_delete - Removes the ring
  1358. * This function freeup the memory pool and removes the ring
  1359. */
  1360. enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1361. {
  1362. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1363. __vxge_hw_ring_abort(ring);
  1364. if (ring->mempool)
  1365. __vxge_hw_mempool_destroy(ring->mempool);
  1366. vp->vpath->ringh = NULL;
  1367. __vxge_hw_channel_free(&ring->channel);
  1368. return VXGE_HW_OK;
  1369. }
  1370. /*
  1371. * __vxge_hw_mempool_grow
  1372. * Will resize mempool up to %num_allocate value.
  1373. */
  1374. enum vxge_hw_status
  1375. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1376. u32 *num_allocated)
  1377. {
  1378. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1379. u32 n_items = mempool->items_per_memblock;
  1380. u32 start_block_idx = mempool->memblocks_allocated;
  1381. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1382. enum vxge_hw_status status = VXGE_HW_OK;
  1383. *num_allocated = 0;
  1384. if (end_block_idx > mempool->memblocks_max) {
  1385. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1386. goto exit;
  1387. }
  1388. for (i = start_block_idx; i < end_block_idx; i++) {
  1389. u32 j;
  1390. u32 is_last = ((end_block_idx - 1) == i);
  1391. struct vxge_hw_mempool_dma *dma_object =
  1392. mempool->memblocks_dma_arr + i;
  1393. void *the_memblock;
  1394. /* allocate memblock's private part. Each DMA memblock
  1395. * has a space allocated for item's private usage upon
  1396. * mempool's user request. Each time mempool grows, it will
  1397. * allocate new memblock and its private part at once.
  1398. * This helps to minimize memory usage a lot. */
  1399. mempool->memblocks_priv_arr[i] =
  1400. vmalloc(mempool->items_priv_size * n_items);
  1401. if (mempool->memblocks_priv_arr[i] == NULL) {
  1402. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1403. goto exit;
  1404. }
  1405. memset(mempool->memblocks_priv_arr[i], 0,
  1406. mempool->items_priv_size * n_items);
  1407. /* allocate DMA-capable memblock */
  1408. mempool->memblocks_arr[i] =
  1409. __vxge_hw_blockpool_malloc(mempool->devh,
  1410. mempool->memblock_size, dma_object);
  1411. if (mempool->memblocks_arr[i] == NULL) {
  1412. vfree(mempool->memblocks_priv_arr[i]);
  1413. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1414. goto exit;
  1415. }
  1416. (*num_allocated)++;
  1417. mempool->memblocks_allocated++;
  1418. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1419. the_memblock = mempool->memblocks_arr[i];
  1420. /* fill the items hash array */
  1421. for (j = 0; j < n_items; j++) {
  1422. u32 index = i * n_items + j;
  1423. if (first_time && index >= mempool->items_initial)
  1424. break;
  1425. mempool->items_arr[index] =
  1426. ((char *)the_memblock + j*mempool->item_size);
  1427. /* let caller to do more job on each item */
  1428. if (mempool->item_func_alloc != NULL)
  1429. mempool->item_func_alloc(mempool, i,
  1430. dma_object, index, is_last);
  1431. mempool->items_current = index + 1;
  1432. }
  1433. if (first_time && mempool->items_current ==
  1434. mempool->items_initial)
  1435. break;
  1436. }
  1437. exit:
  1438. return status;
  1439. }
  1440. /*
  1441. * vxge_hw_mempool_create
  1442. * This function will create memory pool object. Pool may grow but will
  1443. * never shrink. Pool consists of number of dynamically allocated blocks
  1444. * with size enough to hold %items_initial number of items. Memory is
  1445. * DMA-able but client must map/unmap before interoperating with the device.
  1446. */
  1447. struct vxge_hw_mempool*
  1448. __vxge_hw_mempool_create(
  1449. struct __vxge_hw_device *devh,
  1450. u32 memblock_size,
  1451. u32 item_size,
  1452. u32 items_priv_size,
  1453. u32 items_initial,
  1454. u32 items_max,
  1455. struct vxge_hw_mempool_cbs *mp_callback,
  1456. void *userdata)
  1457. {
  1458. enum vxge_hw_status status = VXGE_HW_OK;
  1459. u32 memblocks_to_allocate;
  1460. struct vxge_hw_mempool *mempool = NULL;
  1461. u32 allocated;
  1462. if (memblock_size < item_size) {
  1463. status = VXGE_HW_FAIL;
  1464. goto exit;
  1465. }
  1466. mempool = (struct vxge_hw_mempool *)
  1467. vmalloc(sizeof(struct vxge_hw_mempool));
  1468. if (mempool == NULL) {
  1469. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1470. goto exit;
  1471. }
  1472. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1473. mempool->devh = devh;
  1474. mempool->memblock_size = memblock_size;
  1475. mempool->items_max = items_max;
  1476. mempool->items_initial = items_initial;
  1477. mempool->item_size = item_size;
  1478. mempool->items_priv_size = items_priv_size;
  1479. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1480. mempool->userdata = userdata;
  1481. mempool->memblocks_allocated = 0;
  1482. mempool->items_per_memblock = memblock_size / item_size;
  1483. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1484. mempool->items_per_memblock;
  1485. /* allocate array of memblocks */
  1486. mempool->memblocks_arr =
  1487. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1488. if (mempool->memblocks_arr == NULL) {
  1489. __vxge_hw_mempool_destroy(mempool);
  1490. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1491. mempool = NULL;
  1492. goto exit;
  1493. }
  1494. memset(mempool->memblocks_arr, 0,
  1495. sizeof(void *) * mempool->memblocks_max);
  1496. /* allocate array of private parts of items per memblocks */
  1497. mempool->memblocks_priv_arr =
  1498. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1499. if (mempool->memblocks_priv_arr == NULL) {
  1500. __vxge_hw_mempool_destroy(mempool);
  1501. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1502. mempool = NULL;
  1503. goto exit;
  1504. }
  1505. memset(mempool->memblocks_priv_arr, 0,
  1506. sizeof(void *) * mempool->memblocks_max);
  1507. /* allocate array of memblocks DMA objects */
  1508. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1509. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1510. mempool->memblocks_max);
  1511. if (mempool->memblocks_dma_arr == NULL) {
  1512. __vxge_hw_mempool_destroy(mempool);
  1513. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1514. mempool = NULL;
  1515. goto exit;
  1516. }
  1517. memset(mempool->memblocks_dma_arr, 0,
  1518. sizeof(struct vxge_hw_mempool_dma) *
  1519. mempool->memblocks_max);
  1520. /* allocate hash array of items */
  1521. mempool->items_arr =
  1522. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1523. if (mempool->items_arr == NULL) {
  1524. __vxge_hw_mempool_destroy(mempool);
  1525. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1526. mempool = NULL;
  1527. goto exit;
  1528. }
  1529. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1530. /* calculate initial number of memblocks */
  1531. memblocks_to_allocate = (mempool->items_initial +
  1532. mempool->items_per_memblock - 1) /
  1533. mempool->items_per_memblock;
  1534. /* pre-allocate the mempool */
  1535. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1536. &allocated);
  1537. if (status != VXGE_HW_OK) {
  1538. __vxge_hw_mempool_destroy(mempool);
  1539. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1540. mempool = NULL;
  1541. goto exit;
  1542. }
  1543. exit:
  1544. return mempool;
  1545. }
  1546. /*
  1547. * vxge_hw_mempool_destroy
  1548. */
  1549. void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1550. {
  1551. u32 i, j;
  1552. struct __vxge_hw_device *devh = mempool->devh;
  1553. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1554. struct vxge_hw_mempool_dma *dma_object;
  1555. vxge_assert(mempool->memblocks_arr[i]);
  1556. vxge_assert(mempool->memblocks_dma_arr + i);
  1557. dma_object = mempool->memblocks_dma_arr + i;
  1558. for (j = 0; j < mempool->items_per_memblock; j++) {
  1559. u32 index = i * mempool->items_per_memblock + j;
  1560. /* to skip last partially filled(if any) memblock */
  1561. if (index >= mempool->items_current)
  1562. break;
  1563. }
  1564. vfree(mempool->memblocks_priv_arr[i]);
  1565. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1566. mempool->memblock_size, dma_object);
  1567. }
  1568. if (mempool->items_arr)
  1569. vfree(mempool->items_arr);
  1570. if (mempool->memblocks_dma_arr)
  1571. vfree(mempool->memblocks_dma_arr);
  1572. if (mempool->memblocks_priv_arr)
  1573. vfree(mempool->memblocks_priv_arr);
  1574. if (mempool->memblocks_arr)
  1575. vfree(mempool->memblocks_arr);
  1576. vfree(mempool);
  1577. }
  1578. /*
  1579. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1580. * Check the fifo configuration
  1581. */
  1582. enum vxge_hw_status
  1583. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1584. {
  1585. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1586. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1587. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1588. return VXGE_HW_OK;
  1589. }
  1590. /*
  1591. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1592. * Check the vpath configuration
  1593. */
  1594. enum vxge_hw_status
  1595. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1596. {
  1597. enum vxge_hw_status status;
  1598. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1599. (vp_config->min_bandwidth >
  1600. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1601. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1602. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1603. if (status != VXGE_HW_OK)
  1604. return status;
  1605. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1606. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1607. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1608. return VXGE_HW_BADCFG_VPATH_MTU;
  1609. if ((vp_config->rpa_strip_vlan_tag !=
  1610. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1611. (vp_config->rpa_strip_vlan_tag !=
  1612. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1613. (vp_config->rpa_strip_vlan_tag !=
  1614. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1615. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1616. return VXGE_HW_OK;
  1617. }
  1618. /*
  1619. * __vxge_hw_device_config_check - Check device configuration.
  1620. * Check the device configuration
  1621. */
  1622. enum vxge_hw_status
  1623. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1624. {
  1625. u32 i;
  1626. enum vxge_hw_status status;
  1627. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1628. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1629. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1630. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1631. return VXGE_HW_BADCFG_INTR_MODE;
  1632. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1633. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1634. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1635. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1636. status = __vxge_hw_device_vpath_config_check(
  1637. &new_config->vp_config[i]);
  1638. if (status != VXGE_HW_OK)
  1639. return status;
  1640. }
  1641. return VXGE_HW_OK;
  1642. }
  1643. /*
  1644. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1645. * Initialize Titan device config with default values.
  1646. */
  1647. enum vxge_hw_status __devinit
  1648. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1649. {
  1650. u32 i;
  1651. device_config->dma_blockpool_initial =
  1652. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1653. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1654. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1655. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1656. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1657. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1658. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1659. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1660. device_config->vp_config[i].vp_id = i;
  1661. device_config->vp_config[i].min_bandwidth =
  1662. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1663. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1664. device_config->vp_config[i].ring.ring_blocks =
  1665. VXGE_HW_DEF_RING_BLOCKS;
  1666. device_config->vp_config[i].ring.buffer_mode =
  1667. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1668. device_config->vp_config[i].ring.scatter_mode =
  1669. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1670. device_config->vp_config[i].ring.rxds_limit =
  1671. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1672. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1673. device_config->vp_config[i].fifo.fifo_blocks =
  1674. VXGE_HW_MIN_FIFO_BLOCKS;
  1675. device_config->vp_config[i].fifo.max_frags =
  1676. VXGE_HW_MAX_FIFO_FRAGS;
  1677. device_config->vp_config[i].fifo.memblock_size =
  1678. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1679. device_config->vp_config[i].fifo.alignment_size =
  1680. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1681. device_config->vp_config[i].fifo.intr =
  1682. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1683. device_config->vp_config[i].fifo.no_snoop_bits =
  1684. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1685. device_config->vp_config[i].tti.intr_enable =
  1686. VXGE_HW_TIM_INTR_DEFAULT;
  1687. device_config->vp_config[i].tti.btimer_val =
  1688. VXGE_HW_USE_FLASH_DEFAULT;
  1689. device_config->vp_config[i].tti.timer_ac_en =
  1690. VXGE_HW_USE_FLASH_DEFAULT;
  1691. device_config->vp_config[i].tti.timer_ci_en =
  1692. VXGE_HW_USE_FLASH_DEFAULT;
  1693. device_config->vp_config[i].tti.timer_ri_en =
  1694. VXGE_HW_USE_FLASH_DEFAULT;
  1695. device_config->vp_config[i].tti.rtimer_val =
  1696. VXGE_HW_USE_FLASH_DEFAULT;
  1697. device_config->vp_config[i].tti.util_sel =
  1698. VXGE_HW_USE_FLASH_DEFAULT;
  1699. device_config->vp_config[i].tti.ltimer_val =
  1700. VXGE_HW_USE_FLASH_DEFAULT;
  1701. device_config->vp_config[i].tti.urange_a =
  1702. VXGE_HW_USE_FLASH_DEFAULT;
  1703. device_config->vp_config[i].tti.uec_a =
  1704. VXGE_HW_USE_FLASH_DEFAULT;
  1705. device_config->vp_config[i].tti.urange_b =
  1706. VXGE_HW_USE_FLASH_DEFAULT;
  1707. device_config->vp_config[i].tti.uec_b =
  1708. VXGE_HW_USE_FLASH_DEFAULT;
  1709. device_config->vp_config[i].tti.urange_c =
  1710. VXGE_HW_USE_FLASH_DEFAULT;
  1711. device_config->vp_config[i].tti.uec_c =
  1712. VXGE_HW_USE_FLASH_DEFAULT;
  1713. device_config->vp_config[i].tti.uec_d =
  1714. VXGE_HW_USE_FLASH_DEFAULT;
  1715. device_config->vp_config[i].rti.intr_enable =
  1716. VXGE_HW_TIM_INTR_DEFAULT;
  1717. device_config->vp_config[i].rti.btimer_val =
  1718. VXGE_HW_USE_FLASH_DEFAULT;
  1719. device_config->vp_config[i].rti.timer_ac_en =
  1720. VXGE_HW_USE_FLASH_DEFAULT;
  1721. device_config->vp_config[i].rti.timer_ci_en =
  1722. VXGE_HW_USE_FLASH_DEFAULT;
  1723. device_config->vp_config[i].rti.timer_ri_en =
  1724. VXGE_HW_USE_FLASH_DEFAULT;
  1725. device_config->vp_config[i].rti.rtimer_val =
  1726. VXGE_HW_USE_FLASH_DEFAULT;
  1727. device_config->vp_config[i].rti.util_sel =
  1728. VXGE_HW_USE_FLASH_DEFAULT;
  1729. device_config->vp_config[i].rti.ltimer_val =
  1730. VXGE_HW_USE_FLASH_DEFAULT;
  1731. device_config->vp_config[i].rti.urange_a =
  1732. VXGE_HW_USE_FLASH_DEFAULT;
  1733. device_config->vp_config[i].rti.uec_a =
  1734. VXGE_HW_USE_FLASH_DEFAULT;
  1735. device_config->vp_config[i].rti.urange_b =
  1736. VXGE_HW_USE_FLASH_DEFAULT;
  1737. device_config->vp_config[i].rti.uec_b =
  1738. VXGE_HW_USE_FLASH_DEFAULT;
  1739. device_config->vp_config[i].rti.urange_c =
  1740. VXGE_HW_USE_FLASH_DEFAULT;
  1741. device_config->vp_config[i].rti.uec_c =
  1742. VXGE_HW_USE_FLASH_DEFAULT;
  1743. device_config->vp_config[i].rti.uec_d =
  1744. VXGE_HW_USE_FLASH_DEFAULT;
  1745. device_config->vp_config[i].mtu =
  1746. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1747. device_config->vp_config[i].rpa_strip_vlan_tag =
  1748. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1749. }
  1750. return VXGE_HW_OK;
  1751. }
  1752. /*
  1753. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1754. * Set the swapper bits appropriately for the lagacy section.
  1755. */
  1756. enum vxge_hw_status
  1757. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1758. {
  1759. u64 val64;
  1760. enum vxge_hw_status status = VXGE_HW_OK;
  1761. val64 = readq(&legacy_reg->toc_swapper_fb);
  1762. wmb();
  1763. switch (val64) {
  1764. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1765. return status;
  1766. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1767. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1768. &legacy_reg->pifm_rd_swap_en);
  1769. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1770. &legacy_reg->pifm_rd_flip_en);
  1771. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1772. &legacy_reg->pifm_wr_swap_en);
  1773. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1774. &legacy_reg->pifm_wr_flip_en);
  1775. break;
  1776. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1777. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1778. &legacy_reg->pifm_rd_swap_en);
  1779. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1780. &legacy_reg->pifm_wr_swap_en);
  1781. break;
  1782. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1783. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1784. &legacy_reg->pifm_rd_flip_en);
  1785. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1786. &legacy_reg->pifm_wr_flip_en);
  1787. break;
  1788. }
  1789. wmb();
  1790. val64 = readq(&legacy_reg->toc_swapper_fb);
  1791. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1792. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1793. return status;
  1794. }
  1795. /*
  1796. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1797. * Set the swapper bits appropriately for the vpath.
  1798. */
  1799. enum vxge_hw_status
  1800. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1801. {
  1802. #ifndef __BIG_ENDIAN
  1803. u64 val64;
  1804. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1805. wmb();
  1806. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1807. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1808. wmb();
  1809. #endif
  1810. return VXGE_HW_OK;
  1811. }
  1812. /*
  1813. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1814. * Set the swapper bits appropriately for the vpath.
  1815. */
  1816. enum vxge_hw_status
  1817. __vxge_hw_kdfc_swapper_set(
  1818. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1819. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1820. {
  1821. u64 val64;
  1822. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1823. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1824. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1825. wmb();
  1826. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1827. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1828. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1829. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1830. wmb();
  1831. }
  1832. return VXGE_HW_OK;
  1833. }
  1834. /*
  1835. * vxge_hw_mgmt_device_config - Retrieve device configuration.
  1836. * Get device configuration. Permits to retrieve at run-time configuration
  1837. * values that were used to initialize and configure the device.
  1838. */
  1839. enum vxge_hw_status
  1840. vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
  1841. struct vxge_hw_device_config *dev_config, int size)
  1842. {
  1843. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
  1844. return VXGE_HW_ERR_INVALID_DEVICE;
  1845. if (size != sizeof(struct vxge_hw_device_config))
  1846. return VXGE_HW_ERR_VERSION_CONFLICT;
  1847. memcpy(dev_config, &hldev->config,
  1848. sizeof(struct vxge_hw_device_config));
  1849. return VXGE_HW_OK;
  1850. }
  1851. /*
  1852. * vxge_hw_mgmt_reg_read - Read Titan register.
  1853. */
  1854. enum vxge_hw_status
  1855. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1856. enum vxge_hw_mgmt_reg_type type,
  1857. u32 index, u32 offset, u64 *value)
  1858. {
  1859. enum vxge_hw_status status = VXGE_HW_OK;
  1860. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1861. status = VXGE_HW_ERR_INVALID_DEVICE;
  1862. goto exit;
  1863. }
  1864. switch (type) {
  1865. case vxge_hw_mgmt_reg_type_legacy:
  1866. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1867. status = VXGE_HW_ERR_INVALID_OFFSET;
  1868. break;
  1869. }
  1870. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1871. break;
  1872. case vxge_hw_mgmt_reg_type_toc:
  1873. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1874. status = VXGE_HW_ERR_INVALID_OFFSET;
  1875. break;
  1876. }
  1877. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1878. break;
  1879. case vxge_hw_mgmt_reg_type_common:
  1880. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1881. status = VXGE_HW_ERR_INVALID_OFFSET;
  1882. break;
  1883. }
  1884. *value = readq((void __iomem *)hldev->common_reg + offset);
  1885. break;
  1886. case vxge_hw_mgmt_reg_type_mrpcim:
  1887. if (!(hldev->access_rights &
  1888. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1889. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1890. break;
  1891. }
  1892. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1893. status = VXGE_HW_ERR_INVALID_OFFSET;
  1894. break;
  1895. }
  1896. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1897. break;
  1898. case vxge_hw_mgmt_reg_type_srpcim:
  1899. if (!(hldev->access_rights &
  1900. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1901. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1902. break;
  1903. }
  1904. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1905. status = VXGE_HW_ERR_INVALID_INDEX;
  1906. break;
  1907. }
  1908. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1909. status = VXGE_HW_ERR_INVALID_OFFSET;
  1910. break;
  1911. }
  1912. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1913. offset);
  1914. break;
  1915. case vxge_hw_mgmt_reg_type_vpmgmt:
  1916. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1917. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1918. status = VXGE_HW_ERR_INVALID_INDEX;
  1919. break;
  1920. }
  1921. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1922. status = VXGE_HW_ERR_INVALID_OFFSET;
  1923. break;
  1924. }
  1925. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1926. offset);
  1927. break;
  1928. case vxge_hw_mgmt_reg_type_vpath:
  1929. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1930. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1931. status = VXGE_HW_ERR_INVALID_INDEX;
  1932. break;
  1933. }
  1934. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1935. status = VXGE_HW_ERR_INVALID_INDEX;
  1936. break;
  1937. }
  1938. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1939. status = VXGE_HW_ERR_INVALID_OFFSET;
  1940. break;
  1941. }
  1942. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1943. offset);
  1944. break;
  1945. default:
  1946. status = VXGE_HW_ERR_INVALID_TYPE;
  1947. break;
  1948. }
  1949. exit:
  1950. return status;
  1951. }
  1952. /*
  1953. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1954. */
  1955. enum vxge_hw_status
  1956. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1957. enum vxge_hw_mgmt_reg_type type,
  1958. u32 index, u32 offset, u64 value)
  1959. {
  1960. enum vxge_hw_status status = VXGE_HW_OK;
  1961. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1962. status = VXGE_HW_ERR_INVALID_DEVICE;
  1963. goto exit;
  1964. }
  1965. switch (type) {
  1966. case vxge_hw_mgmt_reg_type_legacy:
  1967. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1968. status = VXGE_HW_ERR_INVALID_OFFSET;
  1969. break;
  1970. }
  1971. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1972. break;
  1973. case vxge_hw_mgmt_reg_type_toc:
  1974. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1975. status = VXGE_HW_ERR_INVALID_OFFSET;
  1976. break;
  1977. }
  1978. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1979. break;
  1980. case vxge_hw_mgmt_reg_type_common:
  1981. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1982. status = VXGE_HW_ERR_INVALID_OFFSET;
  1983. break;
  1984. }
  1985. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1986. break;
  1987. case vxge_hw_mgmt_reg_type_mrpcim:
  1988. if (!(hldev->access_rights &
  1989. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1990. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1991. break;
  1992. }
  1993. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1994. status = VXGE_HW_ERR_INVALID_OFFSET;
  1995. break;
  1996. }
  1997. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1998. break;
  1999. case vxge_hw_mgmt_reg_type_srpcim:
  2000. if (!(hldev->access_rights &
  2001. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  2002. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  2003. break;
  2004. }
  2005. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  2006. status = VXGE_HW_ERR_INVALID_INDEX;
  2007. break;
  2008. }
  2009. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  2010. status = VXGE_HW_ERR_INVALID_OFFSET;
  2011. break;
  2012. }
  2013. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  2014. offset);
  2015. break;
  2016. case vxge_hw_mgmt_reg_type_vpmgmt:
  2017. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  2018. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2019. status = VXGE_HW_ERR_INVALID_INDEX;
  2020. break;
  2021. }
  2022. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  2023. status = VXGE_HW_ERR_INVALID_OFFSET;
  2024. break;
  2025. }
  2026. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  2027. offset);
  2028. break;
  2029. case vxge_hw_mgmt_reg_type_vpath:
  2030. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  2031. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2032. status = VXGE_HW_ERR_INVALID_INDEX;
  2033. break;
  2034. }
  2035. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  2036. status = VXGE_HW_ERR_INVALID_OFFSET;
  2037. break;
  2038. }
  2039. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  2040. offset);
  2041. break;
  2042. default:
  2043. status = VXGE_HW_ERR_INVALID_TYPE;
  2044. break;
  2045. }
  2046. exit:
  2047. return status;
  2048. }
  2049. /*
  2050. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  2051. * list callback
  2052. * This function is callback passed to __vxge_hw_mempool_create to create memory
  2053. * pool for TxD list
  2054. */
  2055. static void
  2056. __vxge_hw_fifo_mempool_item_alloc(
  2057. struct vxge_hw_mempool *mempoolh,
  2058. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  2059. u32 index, u32 is_last)
  2060. {
  2061. u32 memblock_item_idx;
  2062. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  2063. struct vxge_hw_fifo_txd *txdp =
  2064. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  2065. struct __vxge_hw_fifo *fifo =
  2066. (struct __vxge_hw_fifo *)mempoolh->userdata;
  2067. void *memblock = mempoolh->memblocks_arr[memblock_index];
  2068. vxge_assert(txdp);
  2069. txdp->host_control = (u64) (size_t)
  2070. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  2071. &memblock_item_idx);
  2072. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  2073. vxge_assert(txdl_priv);
  2074. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  2075. /* pre-format HW's TxDL's private */
  2076. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  2077. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  2078. txdl_priv->dma_handle = dma_object->handle;
  2079. txdl_priv->memblock = memblock;
  2080. txdl_priv->first_txdp = txdp;
  2081. txdl_priv->next_txdl_priv = NULL;
  2082. txdl_priv->alloc_frags = 0;
  2083. return;
  2084. }
  2085. /*
  2086. * __vxge_hw_fifo_create - Create a FIFO
  2087. * This function creates FIFO and initializes it.
  2088. */
  2089. enum vxge_hw_status
  2090. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  2091. struct vxge_hw_fifo_attr *attr)
  2092. {
  2093. enum vxge_hw_status status = VXGE_HW_OK;
  2094. struct __vxge_hw_fifo *fifo;
  2095. struct vxge_hw_fifo_config *config;
  2096. u32 txdl_size, txdl_per_memblock;
  2097. struct vxge_hw_mempool_cbs fifo_mp_callback;
  2098. struct __vxge_hw_virtualpath *vpath;
  2099. if ((vp == NULL) || (attr == NULL)) {
  2100. status = VXGE_HW_ERR_INVALID_HANDLE;
  2101. goto exit;
  2102. }
  2103. vpath = vp->vpath;
  2104. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  2105. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  2106. txdl_per_memblock = config->memblock_size / txdl_size;
  2107. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  2108. VXGE_HW_CHANNEL_TYPE_FIFO,
  2109. config->fifo_blocks * txdl_per_memblock,
  2110. attr->per_txdl_space, attr->userdata);
  2111. if (fifo == NULL) {
  2112. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2113. goto exit;
  2114. }
  2115. vpath->fifoh = fifo;
  2116. fifo->nofl_db = vpath->nofl_db;
  2117. fifo->vp_id = vpath->vp_id;
  2118. fifo->vp_reg = vpath->vp_reg;
  2119. fifo->stats = &vpath->sw_stats->fifo_stats;
  2120. fifo->config = config;
  2121. /* apply "interrupts per txdl" attribute */
  2122. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  2123. if (fifo->config->intr)
  2124. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  2125. fifo->no_snoop_bits = config->no_snoop_bits;
  2126. /*
  2127. * FIFO memory management strategy:
  2128. *
  2129. * TxDL split into three independent parts:
  2130. * - set of TxD's
  2131. * - TxD HW private part
  2132. * - driver private part
  2133. *
  2134. * Adaptative memory allocation used. i.e. Memory allocated on
  2135. * demand with the size which will fit into one memory block.
  2136. * One memory block may contain more than one TxDL.
  2137. *
  2138. * During "reserve" operations more memory can be allocated on demand
  2139. * for example due to FIFO full condition.
  2140. *
  2141. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  2142. * routine which will essentially stop the channel and free resources.
  2143. */
  2144. /* TxDL common private size == TxDL private + driver private */
  2145. fifo->priv_size =
  2146. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  2147. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  2148. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  2149. fifo->per_txdl_space = attr->per_txdl_space;
  2150. /* recompute txdl size to be cacheline aligned */
  2151. fifo->txdl_size = txdl_size;
  2152. fifo->txdl_per_memblock = txdl_per_memblock;
  2153. fifo->txdl_term = attr->txdl_term;
  2154. fifo->callback = attr->callback;
  2155. if (fifo->txdl_per_memblock == 0) {
  2156. __vxge_hw_fifo_delete(vp);
  2157. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  2158. goto exit;
  2159. }
  2160. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2161. fifo->mempool =
  2162. __vxge_hw_mempool_create(vpath->hldev,
  2163. fifo->config->memblock_size,
  2164. fifo->txdl_size,
  2165. fifo->priv_size,
  2166. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2167. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2168. &fifo_mp_callback,
  2169. fifo);
  2170. if (fifo->mempool == NULL) {
  2171. __vxge_hw_fifo_delete(vp);
  2172. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2173. goto exit;
  2174. }
  2175. status = __vxge_hw_channel_initialize(&fifo->channel);
  2176. if (status != VXGE_HW_OK) {
  2177. __vxge_hw_fifo_delete(vp);
  2178. goto exit;
  2179. }
  2180. vxge_assert(fifo->channel.reserve_ptr);
  2181. exit:
  2182. return status;
  2183. }
  2184. /*
  2185. * __vxge_hw_fifo_abort - Returns the TxD
  2186. * This function terminates the TxDs of fifo
  2187. */
  2188. enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2189. {
  2190. void *txdlh;
  2191. for (;;) {
  2192. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2193. if (txdlh == NULL)
  2194. break;
  2195. vxge_hw_channel_dtr_complete(&fifo->channel);
  2196. if (fifo->txdl_term) {
  2197. fifo->txdl_term(txdlh,
  2198. VXGE_HW_TXDL_STATE_POSTED,
  2199. fifo->channel.userdata);
  2200. }
  2201. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2202. }
  2203. return VXGE_HW_OK;
  2204. }
  2205. /*
  2206. * __vxge_hw_fifo_reset - Resets the fifo
  2207. * This function resets the fifo during vpath reset operation
  2208. */
  2209. enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2210. {
  2211. enum vxge_hw_status status = VXGE_HW_OK;
  2212. __vxge_hw_fifo_abort(fifo);
  2213. status = __vxge_hw_channel_reset(&fifo->channel);
  2214. return status;
  2215. }
  2216. /*
  2217. * __vxge_hw_fifo_delete - Removes the FIFO
  2218. * This function freeup the memory pool and removes the FIFO
  2219. */
  2220. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2221. {
  2222. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2223. __vxge_hw_fifo_abort(fifo);
  2224. if (fifo->mempool)
  2225. __vxge_hw_mempool_destroy(fifo->mempool);
  2226. vp->vpath->fifoh = NULL;
  2227. __vxge_hw_channel_free(&fifo->channel);
  2228. return VXGE_HW_OK;
  2229. }
  2230. /*
  2231. * __vxge_hw_vpath_pci_read - Read the content of given address
  2232. * in pci config space.
  2233. * Read from the vpath pci config space.
  2234. */
  2235. enum vxge_hw_status
  2236. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2237. u32 phy_func_0, u32 offset, u32 *val)
  2238. {
  2239. u64 val64;
  2240. enum vxge_hw_status status = VXGE_HW_OK;
  2241. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2242. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2243. if (phy_func_0)
  2244. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2245. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2246. wmb();
  2247. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2248. &vp_reg->pci_config_access_cfg2);
  2249. wmb();
  2250. status = __vxge_hw_device_register_poll(
  2251. &vp_reg->pci_config_access_cfg2,
  2252. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2253. if (status != VXGE_HW_OK)
  2254. goto exit;
  2255. val64 = readq(&vp_reg->pci_config_access_status);
  2256. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2257. status = VXGE_HW_FAIL;
  2258. *val = 0;
  2259. } else
  2260. *val = (u32)vxge_bVALn(val64, 32, 32);
  2261. exit:
  2262. return status;
  2263. }
  2264. /*
  2265. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2266. * Returns the function number of the vpath.
  2267. */
  2268. u32
  2269. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2270. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2271. {
  2272. u64 val64;
  2273. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2274. return
  2275. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2276. }
  2277. /*
  2278. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2279. */
  2280. static inline void
  2281. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2282. u64 dta_struct_sel)
  2283. {
  2284. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2285. wmb();
  2286. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2287. writeq(0, &vpath_reg->rts_access_steer_data1);
  2288. wmb();
  2289. return;
  2290. }
  2291. /*
  2292. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2293. * part number and product description.
  2294. */
  2295. enum vxge_hw_status
  2296. __vxge_hw_vpath_card_info_get(
  2297. u32 vp_id,
  2298. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2299. struct vxge_hw_device_hw_info *hw_info)
  2300. {
  2301. u32 i, j;
  2302. u64 val64;
  2303. u64 data1 = 0ULL;
  2304. u64 data2 = 0ULL;
  2305. enum vxge_hw_status status = VXGE_HW_OK;
  2306. u8 *serial_number = hw_info->serial_number;
  2307. u8 *part_number = hw_info->part_number;
  2308. u8 *product_desc = hw_info->product_desc;
  2309. __vxge_hw_read_rts_ds(vpath_reg,
  2310. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2311. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2312. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2313. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2314. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2315. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2316. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2317. status = __vxge_hw_pio_mem_write64(val64,
  2318. &vpath_reg->rts_access_steer_ctrl,
  2319. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2320. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2321. if (status != VXGE_HW_OK)
  2322. return status;
  2323. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2324. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2325. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2326. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2327. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2328. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2329. status = VXGE_HW_OK;
  2330. } else
  2331. *serial_number = 0;
  2332. __vxge_hw_read_rts_ds(vpath_reg,
  2333. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2334. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2335. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2336. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2337. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2338. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2339. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2340. status = __vxge_hw_pio_mem_write64(val64,
  2341. &vpath_reg->rts_access_steer_ctrl,
  2342. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2343. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2344. if (status != VXGE_HW_OK)
  2345. return status;
  2346. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2347. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2348. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2349. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2350. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2351. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2352. status = VXGE_HW_OK;
  2353. } else
  2354. *part_number = 0;
  2355. j = 0;
  2356. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2357. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2358. __vxge_hw_read_rts_ds(vpath_reg, i);
  2359. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2360. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2361. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2362. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2363. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2364. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2365. status = __vxge_hw_pio_mem_write64(val64,
  2366. &vpath_reg->rts_access_steer_ctrl,
  2367. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2368. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2369. if (status != VXGE_HW_OK)
  2370. return status;
  2371. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2372. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2373. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2374. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2375. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2376. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2377. status = VXGE_HW_OK;
  2378. } else
  2379. *product_desc = 0;
  2380. }
  2381. return status;
  2382. }
  2383. /*
  2384. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2385. * Returns FW Version
  2386. */
  2387. enum vxge_hw_status
  2388. __vxge_hw_vpath_fw_ver_get(
  2389. u32 vp_id,
  2390. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2391. struct vxge_hw_device_hw_info *hw_info)
  2392. {
  2393. u64 val64;
  2394. u64 data1 = 0ULL;
  2395. u64 data2 = 0ULL;
  2396. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2397. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2398. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2399. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2400. enum vxge_hw_status status = VXGE_HW_OK;
  2401. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2402. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2403. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2404. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2405. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2406. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2407. status = __vxge_hw_pio_mem_write64(val64,
  2408. &vpath_reg->rts_access_steer_ctrl,
  2409. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2410. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2411. if (status != VXGE_HW_OK)
  2412. goto exit;
  2413. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2414. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2415. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2416. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2417. fw_date->day =
  2418. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2419. data1);
  2420. fw_date->month =
  2421. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2422. data1);
  2423. fw_date->year =
  2424. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2425. data1);
  2426. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2427. fw_date->month, fw_date->day, fw_date->year);
  2428. fw_version->major =
  2429. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2430. fw_version->minor =
  2431. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2432. fw_version->build =
  2433. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2434. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2435. fw_version->major, fw_version->minor, fw_version->build);
  2436. flash_date->day =
  2437. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2438. flash_date->month =
  2439. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2440. flash_date->year =
  2441. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2442. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2443. "%2.2d/%2.2d/%4.4d",
  2444. flash_date->month, flash_date->day, flash_date->year);
  2445. flash_version->major =
  2446. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2447. flash_version->minor =
  2448. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2449. flash_version->build =
  2450. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2451. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2452. flash_version->major, flash_version->minor,
  2453. flash_version->build);
  2454. status = VXGE_HW_OK;
  2455. } else
  2456. status = VXGE_HW_FAIL;
  2457. exit:
  2458. return status;
  2459. }
  2460. /*
  2461. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2462. * Returns pci function mode
  2463. */
  2464. u64
  2465. __vxge_hw_vpath_pci_func_mode_get(
  2466. u32 vp_id,
  2467. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2468. {
  2469. u64 val64;
  2470. u64 data1 = 0ULL;
  2471. enum vxge_hw_status status = VXGE_HW_OK;
  2472. __vxge_hw_read_rts_ds(vpath_reg,
  2473. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2474. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2475. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2476. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2477. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2478. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2479. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2480. status = __vxge_hw_pio_mem_write64(val64,
  2481. &vpath_reg->rts_access_steer_ctrl,
  2482. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2483. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2484. if (status != VXGE_HW_OK)
  2485. goto exit;
  2486. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2487. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2488. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2489. status = VXGE_HW_OK;
  2490. } else {
  2491. data1 = 0;
  2492. status = VXGE_HW_FAIL;
  2493. }
  2494. exit:
  2495. return data1;
  2496. }
  2497. /**
  2498. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2499. * @hldev: HW device.
  2500. * @on_off: TRUE if flickering to be on, FALSE to be off
  2501. *
  2502. * Flicker the link LED.
  2503. */
  2504. enum vxge_hw_status
  2505. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2506. u64 on_off)
  2507. {
  2508. u64 val64;
  2509. enum vxge_hw_status status = VXGE_HW_OK;
  2510. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2511. if (hldev == NULL) {
  2512. status = VXGE_HW_ERR_INVALID_DEVICE;
  2513. goto exit;
  2514. }
  2515. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2516. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2517. wmb();
  2518. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2519. writeq(0, &vp_reg->rts_access_steer_data1);
  2520. wmb();
  2521. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2522. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2523. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2524. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2525. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2526. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2527. status = __vxge_hw_pio_mem_write64(val64,
  2528. &vp_reg->rts_access_steer_ctrl,
  2529. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2530. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2531. exit:
  2532. return status;
  2533. }
  2534. /*
  2535. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2536. */
  2537. enum vxge_hw_status
  2538. __vxge_hw_vpath_rts_table_get(
  2539. struct __vxge_hw_vpath_handle *vp,
  2540. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2541. {
  2542. u64 val64;
  2543. struct __vxge_hw_virtualpath *vpath;
  2544. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2545. enum vxge_hw_status status = VXGE_HW_OK;
  2546. if (vp == NULL) {
  2547. status = VXGE_HW_ERR_INVALID_HANDLE;
  2548. goto exit;
  2549. }
  2550. vpath = vp->vpath;
  2551. vp_reg = vpath->vp_reg;
  2552. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2553. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2554. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2555. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2556. if ((rts_table ==
  2557. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2558. (rts_table ==
  2559. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2560. (rts_table ==
  2561. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2562. (rts_table ==
  2563. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2564. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2565. }
  2566. status = __vxge_hw_pio_mem_write64(val64,
  2567. &vp_reg->rts_access_steer_ctrl,
  2568. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2569. vpath->hldev->config.device_poll_millis);
  2570. if (status != VXGE_HW_OK)
  2571. goto exit;
  2572. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2573. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2574. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2575. if ((rts_table ==
  2576. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2577. (rts_table ==
  2578. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2579. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2580. }
  2581. status = VXGE_HW_OK;
  2582. } else
  2583. status = VXGE_HW_FAIL;
  2584. exit:
  2585. return status;
  2586. }
  2587. /*
  2588. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2589. */
  2590. enum vxge_hw_status
  2591. __vxge_hw_vpath_rts_table_set(
  2592. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2593. u32 offset, u64 data1, u64 data2)
  2594. {
  2595. u64 val64;
  2596. struct __vxge_hw_virtualpath *vpath;
  2597. enum vxge_hw_status status = VXGE_HW_OK;
  2598. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2599. if (vp == NULL) {
  2600. status = VXGE_HW_ERR_INVALID_HANDLE;
  2601. goto exit;
  2602. }
  2603. vpath = vp->vpath;
  2604. vp_reg = vpath->vp_reg;
  2605. writeq(data1, &vp_reg->rts_access_steer_data0);
  2606. wmb();
  2607. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2608. (rts_table ==
  2609. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2610. writeq(data2, &vp_reg->rts_access_steer_data1);
  2611. wmb();
  2612. }
  2613. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2614. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2615. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2616. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2617. status = __vxge_hw_pio_mem_write64(val64,
  2618. &vp_reg->rts_access_steer_ctrl,
  2619. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2620. vpath->hldev->config.device_poll_millis);
  2621. if (status != VXGE_HW_OK)
  2622. goto exit;
  2623. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2624. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2625. status = VXGE_HW_OK;
  2626. else
  2627. status = VXGE_HW_FAIL;
  2628. exit:
  2629. return status;
  2630. }
  2631. /*
  2632. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2633. * from MAC address table.
  2634. */
  2635. enum vxge_hw_status
  2636. __vxge_hw_vpath_addr_get(
  2637. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2638. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2639. {
  2640. u32 i;
  2641. u64 val64;
  2642. u64 data1 = 0ULL;
  2643. u64 data2 = 0ULL;
  2644. enum vxge_hw_status status = VXGE_HW_OK;
  2645. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2646. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2647. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2648. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2649. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2650. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2651. status = __vxge_hw_pio_mem_write64(val64,
  2652. &vpath_reg->rts_access_steer_ctrl,
  2653. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2654. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2655. if (status != VXGE_HW_OK)
  2656. goto exit;
  2657. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2658. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2659. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2660. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2661. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2662. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2663. data2);
  2664. for (i = ETH_ALEN; i > 0; i--) {
  2665. macaddr[i-1] = (u8)(data1 & 0xFF);
  2666. data1 >>= 8;
  2667. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2668. data2 >>= 8;
  2669. }
  2670. status = VXGE_HW_OK;
  2671. } else
  2672. status = VXGE_HW_FAIL;
  2673. exit:
  2674. return status;
  2675. }
  2676. /*
  2677. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2678. */
  2679. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2680. struct __vxge_hw_vpath_handle *vp,
  2681. enum vxge_hw_rth_algoritms algorithm,
  2682. struct vxge_hw_rth_hash_types *hash_type,
  2683. u16 bucket_size)
  2684. {
  2685. u64 data0, data1;
  2686. enum vxge_hw_status status = VXGE_HW_OK;
  2687. if (vp == NULL) {
  2688. status = VXGE_HW_ERR_INVALID_HANDLE;
  2689. goto exit;
  2690. }
  2691. status = __vxge_hw_vpath_rts_table_get(vp,
  2692. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2693. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2694. 0, &data0, &data1);
  2695. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2696. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2697. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2698. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2699. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2700. if (hash_type->hash_type_tcpipv4_en)
  2701. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2702. if (hash_type->hash_type_ipv4_en)
  2703. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2704. if (hash_type->hash_type_tcpipv6_en)
  2705. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2706. if (hash_type->hash_type_ipv6_en)
  2707. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2708. if (hash_type->hash_type_tcpipv6ex_en)
  2709. data0 |=
  2710. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2711. if (hash_type->hash_type_ipv6ex_en)
  2712. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2713. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2714. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2715. else
  2716. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2717. status = __vxge_hw_vpath_rts_table_set(vp,
  2718. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2719. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2720. 0, data0, 0);
  2721. exit:
  2722. return status;
  2723. }
  2724. static void
  2725. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2726. u16 flag, u8 *itable)
  2727. {
  2728. switch (flag) {
  2729. case 1:
  2730. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2731. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2732. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2733. itable[j]);
  2734. case 2:
  2735. *data0 |=
  2736. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2737. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2738. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2739. itable[j]);
  2740. case 3:
  2741. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2742. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2743. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2744. itable[j]);
  2745. case 4:
  2746. *data1 |=
  2747. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2748. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2749. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2750. itable[j]);
  2751. default:
  2752. return;
  2753. }
  2754. }
  2755. /*
  2756. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2757. */
  2758. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2759. struct __vxge_hw_vpath_handle **vpath_handles,
  2760. u32 vpath_count,
  2761. u8 *mtable,
  2762. u8 *itable,
  2763. u32 itable_size)
  2764. {
  2765. u32 i, j, action, rts_table;
  2766. u64 data0;
  2767. u64 data1;
  2768. u32 max_entries;
  2769. enum vxge_hw_status status = VXGE_HW_OK;
  2770. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2771. if (vp == NULL) {
  2772. status = VXGE_HW_ERR_INVALID_HANDLE;
  2773. goto exit;
  2774. }
  2775. max_entries = (((u32)1) << itable_size);
  2776. if (vp->vpath->hldev->config.rth_it_type
  2777. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2778. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2779. rts_table =
  2780. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2781. for (j = 0; j < max_entries; j++) {
  2782. data1 = 0;
  2783. data0 =
  2784. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2785. itable[j]);
  2786. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2787. action, rts_table, j, data0, data1);
  2788. if (status != VXGE_HW_OK)
  2789. goto exit;
  2790. }
  2791. for (j = 0; j < max_entries; j++) {
  2792. data1 = 0;
  2793. data0 =
  2794. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2795. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2796. itable[j]);
  2797. status = __vxge_hw_vpath_rts_table_set(
  2798. vpath_handles[mtable[itable[j]]], action,
  2799. rts_table, j, data0, data1);
  2800. if (status != VXGE_HW_OK)
  2801. goto exit;
  2802. }
  2803. } else {
  2804. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2805. rts_table =
  2806. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2807. for (i = 0; i < vpath_count; i++) {
  2808. for (j = 0; j < max_entries;) {
  2809. data0 = 0;
  2810. data1 = 0;
  2811. while (j < max_entries) {
  2812. if (mtable[itable[j]] != i) {
  2813. j++;
  2814. continue;
  2815. }
  2816. vxge_hw_rts_rth_data0_data1_get(j,
  2817. &data0, &data1, 1, itable);
  2818. j++;
  2819. break;
  2820. }
  2821. while (j < max_entries) {
  2822. if (mtable[itable[j]] != i) {
  2823. j++;
  2824. continue;
  2825. }
  2826. vxge_hw_rts_rth_data0_data1_get(j,
  2827. &data0, &data1, 2, itable);
  2828. j++;
  2829. break;
  2830. }
  2831. while (j < max_entries) {
  2832. if (mtable[itable[j]] != i) {
  2833. j++;
  2834. continue;
  2835. }
  2836. vxge_hw_rts_rth_data0_data1_get(j,
  2837. &data0, &data1, 3, itable);
  2838. j++;
  2839. break;
  2840. }
  2841. while (j < max_entries) {
  2842. if (mtable[itable[j]] != i) {
  2843. j++;
  2844. continue;
  2845. }
  2846. vxge_hw_rts_rth_data0_data1_get(j,
  2847. &data0, &data1, 4, itable);
  2848. j++;
  2849. break;
  2850. }
  2851. if (data0 != 0) {
  2852. status = __vxge_hw_vpath_rts_table_set(
  2853. vpath_handles[i],
  2854. action, rts_table,
  2855. 0, data0, data1);
  2856. if (status != VXGE_HW_OK)
  2857. goto exit;
  2858. }
  2859. }
  2860. }
  2861. }
  2862. exit:
  2863. return status;
  2864. }
  2865. /**
  2866. * vxge_hw_vpath_check_leak - Check for memory leak
  2867. * @ringh: Handle to the ring object used for receive
  2868. *
  2869. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2870. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2871. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2872. *
  2873. */
  2874. enum vxge_hw_status
  2875. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2876. {
  2877. enum vxge_hw_status status = VXGE_HW_OK;
  2878. u64 rxd_new_count, rxd_spat;
  2879. if (ring == NULL)
  2880. return status;
  2881. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2882. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2883. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2884. if (rxd_new_count >= rxd_spat)
  2885. status = VXGE_HW_FAIL;
  2886. return status;
  2887. }
  2888. /*
  2889. * __vxge_hw_vpath_mgmt_read
  2890. * This routine reads the vpath_mgmt registers
  2891. */
  2892. static enum vxge_hw_status
  2893. __vxge_hw_vpath_mgmt_read(
  2894. struct __vxge_hw_device *hldev,
  2895. struct __vxge_hw_virtualpath *vpath)
  2896. {
  2897. u32 i, mtu = 0, max_pyld = 0;
  2898. u64 val64;
  2899. enum vxge_hw_status status = VXGE_HW_OK;
  2900. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2901. val64 = readq(&vpath->vpmgmt_reg->
  2902. rxmac_cfg0_port_vpmgmt_clone[i]);
  2903. max_pyld =
  2904. (u32)
  2905. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2906. (val64);
  2907. if (mtu < max_pyld)
  2908. mtu = max_pyld;
  2909. }
  2910. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2911. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2912. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2913. if (val64 & vxge_mBIT(i))
  2914. vpath->vsport_number = i;
  2915. }
  2916. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2917. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2918. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2919. else
  2920. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2921. return status;
  2922. }
  2923. /*
  2924. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2925. * This routine checks the vpath_rst_in_prog register to see if
  2926. * adapter completed the reset process for the vpath
  2927. */
  2928. enum vxge_hw_status
  2929. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2930. {
  2931. enum vxge_hw_status status;
  2932. status = __vxge_hw_device_register_poll(
  2933. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2934. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2935. 1 << (16 - vpath->vp_id)),
  2936. vpath->hldev->config.device_poll_millis);
  2937. return status;
  2938. }
  2939. /*
  2940. * __vxge_hw_vpath_reset
  2941. * This routine resets the vpath on the device
  2942. */
  2943. enum vxge_hw_status
  2944. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2945. {
  2946. u64 val64;
  2947. enum vxge_hw_status status = VXGE_HW_OK;
  2948. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2949. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2950. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2951. return status;
  2952. }
  2953. /*
  2954. * __vxge_hw_vpath_sw_reset
  2955. * This routine resets the vpath structures
  2956. */
  2957. enum vxge_hw_status
  2958. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2959. {
  2960. enum vxge_hw_status status = VXGE_HW_OK;
  2961. struct __vxge_hw_virtualpath *vpath;
  2962. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2963. if (vpath->ringh) {
  2964. status = __vxge_hw_ring_reset(vpath->ringh);
  2965. if (status != VXGE_HW_OK)
  2966. goto exit;
  2967. }
  2968. if (vpath->fifoh)
  2969. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2970. exit:
  2971. return status;
  2972. }
  2973. /*
  2974. * __vxge_hw_vpath_prc_configure
  2975. * This routine configures the prc registers of virtual path using the config
  2976. * passed
  2977. */
  2978. void
  2979. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2980. {
  2981. u64 val64;
  2982. struct __vxge_hw_virtualpath *vpath;
  2983. struct vxge_hw_vp_config *vp_config;
  2984. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2985. vpath = &hldev->virtual_paths[vp_id];
  2986. vp_reg = vpath->vp_reg;
  2987. vp_config = vpath->vp_config;
  2988. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2989. return;
  2990. val64 = readq(&vp_reg->prc_cfg1);
  2991. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2992. writeq(val64, &vp_reg->prc_cfg1);
  2993. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2994. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2995. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2996. val64 = readq(&vp_reg->prc_cfg7);
  2997. if (vpath->vp_config->ring.scatter_mode !=
  2998. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2999. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  3000. switch (vpath->vp_config->ring.scatter_mode) {
  3001. case VXGE_HW_RING_SCATTER_MODE_A:
  3002. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3003. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  3004. break;
  3005. case VXGE_HW_RING_SCATTER_MODE_B:
  3006. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3007. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  3008. break;
  3009. case VXGE_HW_RING_SCATTER_MODE_C:
  3010. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  3011. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  3012. break;
  3013. }
  3014. }
  3015. writeq(val64, &vp_reg->prc_cfg7);
  3016. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  3017. __vxge_hw_ring_first_block_address_get(
  3018. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  3019. val64 = readq(&vp_reg->prc_cfg4);
  3020. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  3021. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  3022. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  3023. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  3024. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  3025. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3026. else
  3027. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3028. writeq(val64, &vp_reg->prc_cfg4);
  3029. return;
  3030. }
  3031. /*
  3032. * __vxge_hw_vpath_kdfc_configure
  3033. * This routine configures the kdfc registers of virtual path using the
  3034. * config passed
  3035. */
  3036. enum vxge_hw_status
  3037. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3038. {
  3039. u64 val64;
  3040. u64 vpath_stride;
  3041. enum vxge_hw_status status = VXGE_HW_OK;
  3042. struct __vxge_hw_virtualpath *vpath;
  3043. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3044. vpath = &hldev->virtual_paths[vp_id];
  3045. vp_reg = vpath->vp_reg;
  3046. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  3047. if (status != VXGE_HW_OK)
  3048. goto exit;
  3049. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  3050. vpath->max_kdfc_db =
  3051. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  3052. val64+1)/2;
  3053. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3054. vpath->max_nofl_db = vpath->max_kdfc_db;
  3055. if (vpath->max_nofl_db <
  3056. ((vpath->vp_config->fifo.memblock_size /
  3057. (vpath->vp_config->fifo.max_frags *
  3058. sizeof(struct vxge_hw_fifo_txd))) *
  3059. vpath->vp_config->fifo.fifo_blocks)) {
  3060. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  3061. }
  3062. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  3063. (vpath->max_nofl_db*2)-1);
  3064. }
  3065. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  3066. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  3067. &vp_reg->kdfc_fifo_trpl_ctrl);
  3068. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  3069. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  3070. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  3071. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  3072. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  3073. #ifndef __BIG_ENDIAN
  3074. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  3075. #endif
  3076. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  3077. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  3078. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  3079. wmb();
  3080. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  3081. vpath->nofl_db =
  3082. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  3083. (hldev->kdfc + (vp_id *
  3084. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  3085. vpath_stride)));
  3086. exit:
  3087. return status;
  3088. }
  3089. /*
  3090. * __vxge_hw_vpath_mac_configure
  3091. * This routine configures the mac of virtual path using the config passed
  3092. */
  3093. enum vxge_hw_status
  3094. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3095. {
  3096. u64 val64;
  3097. enum vxge_hw_status status = VXGE_HW_OK;
  3098. struct __vxge_hw_virtualpath *vpath;
  3099. struct vxge_hw_vp_config *vp_config;
  3100. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3101. vpath = &hldev->virtual_paths[vp_id];
  3102. vp_reg = vpath->vp_reg;
  3103. vp_config = vpath->vp_config;
  3104. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  3105. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  3106. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3107. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  3108. if (vp_config->rpa_strip_vlan_tag !=
  3109. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  3110. if (vp_config->rpa_strip_vlan_tag)
  3111. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3112. else
  3113. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3114. }
  3115. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  3116. val64 = readq(&vp_reg->rxmac_vcfg0);
  3117. if (vp_config->mtu !=
  3118. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  3119. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3120. if ((vp_config->mtu +
  3121. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  3122. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3123. vp_config->mtu +
  3124. VXGE_HW_MAC_HEADER_MAX_SIZE);
  3125. else
  3126. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3127. vpath->max_mtu);
  3128. }
  3129. writeq(val64, &vp_reg->rxmac_vcfg0);
  3130. val64 = readq(&vp_reg->rxmac_vcfg1);
  3131. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  3132. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  3133. if (hldev->config.rth_it_type ==
  3134. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  3135. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  3136. 0x2) |
  3137. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  3138. }
  3139. writeq(val64, &vp_reg->rxmac_vcfg1);
  3140. }
  3141. return status;
  3142. }
  3143. /*
  3144. * __vxge_hw_vpath_tim_configure
  3145. * This routine configures the tim registers of virtual path using the config
  3146. * passed
  3147. */
  3148. enum vxge_hw_status
  3149. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3150. {
  3151. u64 val64;
  3152. enum vxge_hw_status status = VXGE_HW_OK;
  3153. struct __vxge_hw_virtualpath *vpath;
  3154. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3155. struct vxge_hw_vp_config *config;
  3156. vpath = &hldev->virtual_paths[vp_id];
  3157. vp_reg = vpath->vp_reg;
  3158. config = vpath->vp_config;
  3159. writeq((u64)0, &vp_reg->tim_dest_addr);
  3160. writeq((u64)0, &vp_reg->tim_vpath_map);
  3161. writeq((u64)0, &vp_reg->tim_bitmap);
  3162. writeq((u64)0, &vp_reg->tim_remap);
  3163. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3164. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3165. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3166. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3167. val64 = readq(&vp_reg->tim_pci_cfg);
  3168. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3169. writeq(val64, &vp_reg->tim_pci_cfg);
  3170. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3171. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3172. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3173. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3174. 0x3ffffff);
  3175. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3176. config->tti.btimer_val);
  3177. }
  3178. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3179. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3180. if (config->tti.timer_ac_en)
  3181. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3182. else
  3183. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3184. }
  3185. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3186. if (config->tti.timer_ci_en)
  3187. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3188. else
  3189. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3190. }
  3191. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3192. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3193. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3194. config->tti.urange_a);
  3195. }
  3196. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3197. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3198. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3199. config->tti.urange_b);
  3200. }
  3201. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3202. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3203. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3204. config->tti.urange_c);
  3205. }
  3206. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3207. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3208. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3209. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3210. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3211. config->tti.uec_a);
  3212. }
  3213. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3214. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3215. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3216. config->tti.uec_b);
  3217. }
  3218. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3219. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3220. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3221. config->tti.uec_c);
  3222. }
  3223. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3224. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3225. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3226. config->tti.uec_d);
  3227. }
  3228. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3229. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3230. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3231. if (config->tti.timer_ri_en)
  3232. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3233. else
  3234. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3235. }
  3236. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3237. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3238. 0x3ffffff);
  3239. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3240. config->tti.rtimer_val);
  3241. }
  3242. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3243. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3244. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3245. config->tti.util_sel);
  3246. }
  3247. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3248. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3249. 0x3ffffff);
  3250. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3251. config->tti.ltimer_val);
  3252. }
  3253. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3254. }
  3255. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3256. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3257. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3258. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3259. 0x3ffffff);
  3260. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3261. config->rti.btimer_val);
  3262. }
  3263. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3264. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3265. if (config->rti.timer_ac_en)
  3266. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3267. else
  3268. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3269. }
  3270. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3271. if (config->rti.timer_ci_en)
  3272. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3273. else
  3274. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3275. }
  3276. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3277. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3278. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3279. config->rti.urange_a);
  3280. }
  3281. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3282. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3283. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3284. config->rti.urange_b);
  3285. }
  3286. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3287. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3288. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3289. config->rti.urange_c);
  3290. }
  3291. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3292. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3293. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3294. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3295. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3296. config->rti.uec_a);
  3297. }
  3298. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3299. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3300. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3301. config->rti.uec_b);
  3302. }
  3303. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3304. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3305. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3306. config->rti.uec_c);
  3307. }
  3308. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3309. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3310. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3311. config->rti.uec_d);
  3312. }
  3313. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3314. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3315. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3316. if (config->rti.timer_ri_en)
  3317. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3318. else
  3319. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3320. }
  3321. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3322. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3323. 0x3ffffff);
  3324. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3325. config->rti.rtimer_val);
  3326. }
  3327. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3328. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3329. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3330. config->rti.util_sel);
  3331. }
  3332. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3333. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3334. 0x3ffffff);
  3335. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3336. config->rti.ltimer_val);
  3337. }
  3338. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3339. }
  3340. val64 = 0;
  3341. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3342. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3343. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3344. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3345. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3346. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3347. return status;
  3348. }
  3349. /*
  3350. * __vxge_hw_vpath_initialize
  3351. * This routine is the final phase of init which initializes the
  3352. * registers of the vpath using the configuration passed.
  3353. */
  3354. enum vxge_hw_status
  3355. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3356. {
  3357. u64 val64;
  3358. u32 val32;
  3359. enum vxge_hw_status status = VXGE_HW_OK;
  3360. struct __vxge_hw_virtualpath *vpath;
  3361. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3362. vpath = &hldev->virtual_paths[vp_id];
  3363. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3364. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3365. goto exit;
  3366. }
  3367. vp_reg = vpath->vp_reg;
  3368. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3369. if (status != VXGE_HW_OK)
  3370. goto exit;
  3371. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3372. if (status != VXGE_HW_OK)
  3373. goto exit;
  3374. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3375. if (status != VXGE_HW_OK)
  3376. goto exit;
  3377. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3378. if (status != VXGE_HW_OK)
  3379. goto exit;
  3380. writeq(0, &vp_reg->gendma_int);
  3381. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3382. /* Get MRRS value from device control */
  3383. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3384. if (status == VXGE_HW_OK) {
  3385. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3386. val64 &=
  3387. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3388. val64 |=
  3389. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3390. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3391. }
  3392. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3393. val64 |=
  3394. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3395. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3396. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3397. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3398. exit:
  3399. return status;
  3400. }
  3401. /*
  3402. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3403. * This routine is the initial phase of init which resets the vpath and
  3404. * initializes the software support structures.
  3405. */
  3406. enum vxge_hw_status
  3407. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3408. struct vxge_hw_vp_config *config)
  3409. {
  3410. struct __vxge_hw_virtualpath *vpath;
  3411. enum vxge_hw_status status = VXGE_HW_OK;
  3412. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3413. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3414. goto exit;
  3415. }
  3416. vpath = &hldev->virtual_paths[vp_id];
  3417. vpath->vp_id = vp_id;
  3418. vpath->vp_open = VXGE_HW_VP_OPEN;
  3419. vpath->hldev = hldev;
  3420. vpath->vp_config = config;
  3421. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3422. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3423. __vxge_hw_vpath_reset(hldev, vp_id);
  3424. status = __vxge_hw_vpath_reset_check(vpath);
  3425. if (status != VXGE_HW_OK) {
  3426. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3427. goto exit;
  3428. }
  3429. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3430. if (status != VXGE_HW_OK) {
  3431. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3432. goto exit;
  3433. }
  3434. INIT_LIST_HEAD(&vpath->vpath_handles);
  3435. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3436. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3437. hldev->tim_int_mask1, vp_id);
  3438. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3439. if (status != VXGE_HW_OK)
  3440. __vxge_hw_vp_terminate(hldev, vp_id);
  3441. exit:
  3442. return status;
  3443. }
  3444. /*
  3445. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3446. * This routine closes all channels it opened and freeup memory
  3447. */
  3448. void
  3449. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3450. {
  3451. struct __vxge_hw_virtualpath *vpath;
  3452. vpath = &hldev->virtual_paths[vp_id];
  3453. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3454. goto exit;
  3455. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3456. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3457. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3458. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3459. exit:
  3460. return;
  3461. }
  3462. /*
  3463. * vxge_hw_vpath_mtu_set - Set MTU.
  3464. * Set new MTU value. Example, to use jumbo frames:
  3465. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3466. */
  3467. enum vxge_hw_status
  3468. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3469. {
  3470. u64 val64;
  3471. enum vxge_hw_status status = VXGE_HW_OK;
  3472. struct __vxge_hw_virtualpath *vpath;
  3473. if (vp == NULL) {
  3474. status = VXGE_HW_ERR_INVALID_HANDLE;
  3475. goto exit;
  3476. }
  3477. vpath = vp->vpath;
  3478. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3479. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3480. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3481. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3482. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3483. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3484. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3485. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3486. exit:
  3487. return status;
  3488. }
  3489. /*
  3490. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3491. * This function is used to open access to virtual path of an
  3492. * adapter for offload, GRO operations. This function returns
  3493. * synchronously.
  3494. */
  3495. enum vxge_hw_status
  3496. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3497. struct vxge_hw_vpath_attr *attr,
  3498. struct __vxge_hw_vpath_handle **vpath_handle)
  3499. {
  3500. struct __vxge_hw_virtualpath *vpath;
  3501. struct __vxge_hw_vpath_handle *vp;
  3502. enum vxge_hw_status status;
  3503. vpath = &hldev->virtual_paths[attr->vp_id];
  3504. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3505. status = VXGE_HW_ERR_INVALID_STATE;
  3506. goto vpath_open_exit1;
  3507. }
  3508. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3509. &hldev->config.vp_config[attr->vp_id]);
  3510. if (status != VXGE_HW_OK)
  3511. goto vpath_open_exit1;
  3512. vp = (struct __vxge_hw_vpath_handle *)
  3513. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3514. if (vp == NULL) {
  3515. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3516. goto vpath_open_exit2;
  3517. }
  3518. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3519. vp->vpath = vpath;
  3520. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3521. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3522. if (status != VXGE_HW_OK)
  3523. goto vpath_open_exit6;
  3524. }
  3525. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3526. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3527. if (status != VXGE_HW_OK)
  3528. goto vpath_open_exit7;
  3529. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3530. }
  3531. vpath->fifoh->tx_intr_num =
  3532. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3533. VXGE_HW_VPATH_INTR_TX;
  3534. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3535. VXGE_HW_BLOCK_SIZE);
  3536. if (vpath->stats_block == NULL) {
  3537. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3538. goto vpath_open_exit8;
  3539. }
  3540. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3541. stats_block->memblock;
  3542. memset(vpath->hw_stats, 0,
  3543. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3544. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3545. vpath->hw_stats;
  3546. vpath->hw_stats_sav =
  3547. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3548. memset(vpath->hw_stats_sav, 0,
  3549. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3550. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3551. status = vxge_hw_vpath_stats_enable(vp);
  3552. if (status != VXGE_HW_OK)
  3553. goto vpath_open_exit8;
  3554. list_add(&vp->item, &vpath->vpath_handles);
  3555. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3556. *vpath_handle = vp;
  3557. attr->fifo_attr.userdata = vpath->fifoh;
  3558. attr->ring_attr.userdata = vpath->ringh;
  3559. return VXGE_HW_OK;
  3560. vpath_open_exit8:
  3561. if (vpath->ringh != NULL)
  3562. __vxge_hw_ring_delete(vp);
  3563. vpath_open_exit7:
  3564. if (vpath->fifoh != NULL)
  3565. __vxge_hw_fifo_delete(vp);
  3566. vpath_open_exit6:
  3567. vfree(vp);
  3568. vpath_open_exit2:
  3569. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3570. vpath_open_exit1:
  3571. return status;
  3572. }
  3573. /**
  3574. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3575. * (vpath) open
  3576. * @vp: Handle got from previous vpath open
  3577. *
  3578. * This function is used to close access to virtual path opened
  3579. * earlier.
  3580. */
  3581. void
  3582. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3583. {
  3584. struct __vxge_hw_virtualpath *vpath = NULL;
  3585. u64 new_count, val64, val164;
  3586. struct __vxge_hw_ring *ring;
  3587. vpath = vp->vpath;
  3588. ring = vpath->ringh;
  3589. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3590. new_count &= 0x1fff;
  3591. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3592. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3593. &vpath->vp_reg->prc_rxd_doorbell);
  3594. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3595. val164 /= 2;
  3596. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3597. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3598. val64 &= 0x1ff;
  3599. /*
  3600. * Each RxD is of 4 qwords
  3601. */
  3602. new_count -= (val64 + 1);
  3603. val64 = min(val164, new_count) / 4;
  3604. ring->rxds_limit = min(ring->rxds_limit, val64);
  3605. if (ring->rxds_limit < 4)
  3606. ring->rxds_limit = 4;
  3607. }
  3608. /*
  3609. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3610. * This function is used to close access to virtual path opened
  3611. * earlier.
  3612. */
  3613. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3614. {
  3615. struct __vxge_hw_virtualpath *vpath = NULL;
  3616. struct __vxge_hw_device *devh = NULL;
  3617. u32 vp_id = vp->vpath->vp_id;
  3618. u32 is_empty = TRUE;
  3619. enum vxge_hw_status status = VXGE_HW_OK;
  3620. vpath = vp->vpath;
  3621. devh = vpath->hldev;
  3622. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3623. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3624. goto vpath_close_exit;
  3625. }
  3626. list_del(&vp->item);
  3627. if (!list_empty(&vpath->vpath_handles)) {
  3628. list_add(&vp->item, &vpath->vpath_handles);
  3629. is_empty = FALSE;
  3630. }
  3631. if (!is_empty) {
  3632. status = VXGE_HW_FAIL;
  3633. goto vpath_close_exit;
  3634. }
  3635. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3636. if (vpath->ringh != NULL)
  3637. __vxge_hw_ring_delete(vp);
  3638. if (vpath->fifoh != NULL)
  3639. __vxge_hw_fifo_delete(vp);
  3640. if (vpath->stats_block != NULL)
  3641. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3642. vfree(vp);
  3643. __vxge_hw_vp_terminate(devh, vp_id);
  3644. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3645. vpath_close_exit:
  3646. return status;
  3647. }
  3648. /*
  3649. * vxge_hw_vpath_reset - Resets vpath
  3650. * This function is used to request a reset of vpath
  3651. */
  3652. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3653. {
  3654. enum vxge_hw_status status;
  3655. u32 vp_id;
  3656. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3657. vp_id = vpath->vp_id;
  3658. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3659. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3660. goto exit;
  3661. }
  3662. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3663. if (status == VXGE_HW_OK)
  3664. vpath->sw_stats->soft_reset_cnt++;
  3665. exit:
  3666. return status;
  3667. }
  3668. /*
  3669. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3670. * This function poll's for the vpath reset completion and re initializes
  3671. * the vpath.
  3672. */
  3673. enum vxge_hw_status
  3674. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3675. {
  3676. struct __vxge_hw_virtualpath *vpath = NULL;
  3677. enum vxge_hw_status status;
  3678. struct __vxge_hw_device *hldev;
  3679. u32 vp_id;
  3680. vp_id = vp->vpath->vp_id;
  3681. vpath = vp->vpath;
  3682. hldev = vpath->hldev;
  3683. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3684. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3685. goto exit;
  3686. }
  3687. status = __vxge_hw_vpath_reset_check(vpath);
  3688. if (status != VXGE_HW_OK)
  3689. goto exit;
  3690. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3691. if (status != VXGE_HW_OK)
  3692. goto exit;
  3693. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3694. if (status != VXGE_HW_OK)
  3695. goto exit;
  3696. if (vpath->ringh != NULL)
  3697. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3698. memset(vpath->hw_stats, 0,
  3699. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3700. memset(vpath->hw_stats_sav, 0,
  3701. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3702. writeq(vpath->stats_block->dma_addr,
  3703. &vpath->vp_reg->stats_cfg);
  3704. status = vxge_hw_vpath_stats_enable(vp);
  3705. exit:
  3706. return status;
  3707. }
  3708. /*
  3709. * vxge_hw_vpath_enable - Enable vpath.
  3710. * This routine clears the vpath reset thereby enabling a vpath
  3711. * to start forwarding frames and generating interrupts.
  3712. */
  3713. void
  3714. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3715. {
  3716. struct __vxge_hw_device *hldev;
  3717. u64 val64;
  3718. hldev = vp->vpath->hldev;
  3719. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3720. 1 << (16 - vp->vpath->vp_id));
  3721. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3722. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3723. }
  3724. /*
  3725. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3726. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3727. * the adapter to update stats into the host memory
  3728. */
  3729. enum vxge_hw_status
  3730. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3731. {
  3732. enum vxge_hw_status status = VXGE_HW_OK;
  3733. struct __vxge_hw_virtualpath *vpath;
  3734. vpath = vp->vpath;
  3735. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3736. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3737. goto exit;
  3738. }
  3739. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3740. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3741. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3742. exit:
  3743. return status;
  3744. }
  3745. /*
  3746. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3747. * and offset and perform an operation
  3748. */
  3749. enum vxge_hw_status
  3750. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3751. u32 operation, u32 offset, u64 *stat)
  3752. {
  3753. u64 val64;
  3754. enum vxge_hw_status status = VXGE_HW_OK;
  3755. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3756. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3757. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3758. goto vpath_stats_access_exit;
  3759. }
  3760. vp_reg = vpath->vp_reg;
  3761. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3762. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3763. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3764. status = __vxge_hw_pio_mem_write64(val64,
  3765. &vp_reg->xmac_stats_access_cmd,
  3766. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3767. vpath->hldev->config.device_poll_millis);
  3768. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3769. *stat = readq(&vp_reg->xmac_stats_access_data);
  3770. else
  3771. *stat = 0;
  3772. vpath_stats_access_exit:
  3773. return status;
  3774. }
  3775. /*
  3776. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3777. */
  3778. enum vxge_hw_status
  3779. __vxge_hw_vpath_xmac_tx_stats_get(
  3780. struct __vxge_hw_virtualpath *vpath,
  3781. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3782. {
  3783. u64 *val64;
  3784. int i;
  3785. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3786. enum vxge_hw_status status = VXGE_HW_OK;
  3787. val64 = (u64 *) vpath_tx_stats;
  3788. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3789. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3790. goto exit;
  3791. }
  3792. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3793. status = __vxge_hw_vpath_stats_access(vpath,
  3794. VXGE_HW_STATS_OP_READ,
  3795. offset, val64);
  3796. if (status != VXGE_HW_OK)
  3797. goto exit;
  3798. offset++;
  3799. val64++;
  3800. }
  3801. exit:
  3802. return status;
  3803. }
  3804. /*
  3805. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3806. */
  3807. enum vxge_hw_status
  3808. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3809. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3810. {
  3811. u64 *val64;
  3812. enum vxge_hw_status status = VXGE_HW_OK;
  3813. int i;
  3814. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3815. val64 = (u64 *) vpath_rx_stats;
  3816. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3817. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3818. goto exit;
  3819. }
  3820. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3821. status = __vxge_hw_vpath_stats_access(vpath,
  3822. VXGE_HW_STATS_OP_READ,
  3823. offset >> 3, val64);
  3824. if (status != VXGE_HW_OK)
  3825. goto exit;
  3826. offset += 8;
  3827. val64++;
  3828. }
  3829. exit:
  3830. return status;
  3831. }
  3832. /*
  3833. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3834. */
  3835. enum vxge_hw_status __vxge_hw_vpath_stats_get(
  3836. struct __vxge_hw_virtualpath *vpath,
  3837. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3838. {
  3839. u64 val64;
  3840. enum vxge_hw_status status = VXGE_HW_OK;
  3841. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3842. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3843. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3844. goto exit;
  3845. }
  3846. vp_reg = vpath->vp_reg;
  3847. val64 = readq(&vp_reg->vpath_debug_stats0);
  3848. hw_stats->ini_num_mwr_sent =
  3849. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3850. val64 = readq(&vp_reg->vpath_debug_stats1);
  3851. hw_stats->ini_num_mrd_sent =
  3852. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3853. val64 = readq(&vp_reg->vpath_debug_stats2);
  3854. hw_stats->ini_num_cpl_rcvd =
  3855. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3856. val64 = readq(&vp_reg->vpath_debug_stats3);
  3857. hw_stats->ini_num_mwr_byte_sent =
  3858. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3859. val64 = readq(&vp_reg->vpath_debug_stats4);
  3860. hw_stats->ini_num_cpl_byte_rcvd =
  3861. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3862. val64 = readq(&vp_reg->vpath_debug_stats5);
  3863. hw_stats->wrcrdtarb_xoff =
  3864. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3865. val64 = readq(&vp_reg->vpath_debug_stats6);
  3866. hw_stats->rdcrdtarb_xoff =
  3867. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3868. val64 = readq(&vp_reg->vpath_genstats_count01);
  3869. hw_stats->vpath_genstats_count0 =
  3870. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3871. val64);
  3872. val64 = readq(&vp_reg->vpath_genstats_count01);
  3873. hw_stats->vpath_genstats_count1 =
  3874. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3875. val64);
  3876. val64 = readq(&vp_reg->vpath_genstats_count23);
  3877. hw_stats->vpath_genstats_count2 =
  3878. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3879. val64);
  3880. val64 = readq(&vp_reg->vpath_genstats_count01);
  3881. hw_stats->vpath_genstats_count3 =
  3882. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3883. val64);
  3884. val64 = readq(&vp_reg->vpath_genstats_count4);
  3885. hw_stats->vpath_genstats_count4 =
  3886. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3887. val64);
  3888. val64 = readq(&vp_reg->vpath_genstats_count5);
  3889. hw_stats->vpath_genstats_count5 =
  3890. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3891. val64);
  3892. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3893. if (status != VXGE_HW_OK)
  3894. goto exit;
  3895. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3896. if (status != VXGE_HW_OK)
  3897. goto exit;
  3898. VXGE_HW_VPATH_STATS_PIO_READ(
  3899. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3900. hw_stats->prog_event_vnum0 =
  3901. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3902. hw_stats->prog_event_vnum1 =
  3903. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3904. VXGE_HW_VPATH_STATS_PIO_READ(
  3905. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3906. hw_stats->prog_event_vnum2 =
  3907. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3908. hw_stats->prog_event_vnum3 =
  3909. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3910. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3911. hw_stats->rx_multi_cast_frame_discard =
  3912. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3913. val64 = readq(&vp_reg->rx_frm_transferred);
  3914. hw_stats->rx_frm_transferred =
  3915. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3916. val64 = readq(&vp_reg->rxd_returned);
  3917. hw_stats->rxd_returned =
  3918. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3919. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3920. hw_stats->rx_mpa_len_fail_frms =
  3921. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3922. hw_stats->rx_mpa_mrk_fail_frms =
  3923. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3924. hw_stats->rx_mpa_crc_fail_frms =
  3925. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3926. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3927. hw_stats->rx_permitted_frms =
  3928. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3929. hw_stats->rx_vp_reset_discarded_frms =
  3930. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3931. hw_stats->rx_wol_frms =
  3932. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3933. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3934. hw_stats->tx_vp_reset_discarded_frms =
  3935. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3936. val64);
  3937. exit:
  3938. return status;
  3939. }
  3940. /*
  3941. * __vxge_hw_blockpool_create - Create block pool
  3942. */
  3943. enum vxge_hw_status
  3944. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3945. struct __vxge_hw_blockpool *blockpool,
  3946. u32 pool_size,
  3947. u32 pool_max)
  3948. {
  3949. u32 i;
  3950. struct __vxge_hw_blockpool_entry *entry = NULL;
  3951. void *memblock;
  3952. dma_addr_t dma_addr;
  3953. struct pci_dev *dma_handle;
  3954. struct pci_dev *acc_handle;
  3955. enum vxge_hw_status status = VXGE_HW_OK;
  3956. if (blockpool == NULL) {
  3957. status = VXGE_HW_FAIL;
  3958. goto blockpool_create_exit;
  3959. }
  3960. blockpool->hldev = hldev;
  3961. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3962. blockpool->pool_size = 0;
  3963. blockpool->pool_max = pool_max;
  3964. blockpool->req_out = 0;
  3965. INIT_LIST_HEAD(&blockpool->free_block_list);
  3966. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3967. for (i = 0; i < pool_size + pool_max; i++) {
  3968. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3969. GFP_KERNEL);
  3970. if (entry == NULL) {
  3971. __vxge_hw_blockpool_destroy(blockpool);
  3972. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3973. goto blockpool_create_exit;
  3974. }
  3975. list_add(&entry->item, &blockpool->free_entry_list);
  3976. }
  3977. for (i = 0; i < pool_size; i++) {
  3978. memblock = vxge_os_dma_malloc(
  3979. hldev->pdev,
  3980. VXGE_HW_BLOCK_SIZE,
  3981. &dma_handle,
  3982. &acc_handle);
  3983. if (memblock == NULL) {
  3984. __vxge_hw_blockpool_destroy(blockpool);
  3985. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3986. goto blockpool_create_exit;
  3987. }
  3988. dma_addr = pci_map_single(hldev->pdev, memblock,
  3989. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3990. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3991. dma_addr))) {
  3992. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3993. __vxge_hw_blockpool_destroy(blockpool);
  3994. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3995. goto blockpool_create_exit;
  3996. }
  3997. if (!list_empty(&blockpool->free_entry_list))
  3998. entry = (struct __vxge_hw_blockpool_entry *)
  3999. list_first_entry(&blockpool->free_entry_list,
  4000. struct __vxge_hw_blockpool_entry,
  4001. item);
  4002. if (entry == NULL)
  4003. entry =
  4004. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  4005. GFP_KERNEL);
  4006. if (entry != NULL) {
  4007. list_del(&entry->item);
  4008. entry->length = VXGE_HW_BLOCK_SIZE;
  4009. entry->memblock = memblock;
  4010. entry->dma_addr = dma_addr;
  4011. entry->acc_handle = acc_handle;
  4012. entry->dma_handle = dma_handle;
  4013. list_add(&entry->item,
  4014. &blockpool->free_block_list);
  4015. blockpool->pool_size++;
  4016. } else {
  4017. __vxge_hw_blockpool_destroy(blockpool);
  4018. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4019. goto blockpool_create_exit;
  4020. }
  4021. }
  4022. blockpool_create_exit:
  4023. return status;
  4024. }
  4025. /*
  4026. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  4027. */
  4028. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  4029. {
  4030. struct __vxge_hw_device *hldev;
  4031. struct list_head *p, *n;
  4032. u16 ret;
  4033. if (blockpool == NULL) {
  4034. ret = 1;
  4035. goto exit;
  4036. }
  4037. hldev = blockpool->hldev;
  4038. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4039. pci_unmap_single(hldev->pdev,
  4040. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4041. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4042. PCI_DMA_BIDIRECTIONAL);
  4043. vxge_os_dma_free(hldev->pdev,
  4044. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4045. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  4046. list_del(
  4047. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4048. kfree(p);
  4049. blockpool->pool_size--;
  4050. }
  4051. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  4052. list_del(
  4053. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4054. kfree((void *)p);
  4055. }
  4056. ret = 0;
  4057. exit:
  4058. return;
  4059. }
  4060. /*
  4061. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  4062. */
  4063. static
  4064. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  4065. {
  4066. u32 nreq = 0, i;
  4067. if ((blockpool->pool_size + blockpool->req_out) <
  4068. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  4069. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  4070. blockpool->req_out += nreq;
  4071. }
  4072. for (i = 0; i < nreq; i++)
  4073. vxge_os_dma_malloc_async(
  4074. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4075. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  4076. }
  4077. /*
  4078. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  4079. */
  4080. static
  4081. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  4082. {
  4083. struct list_head *p, *n;
  4084. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4085. if (blockpool->pool_size < blockpool->pool_max)
  4086. break;
  4087. pci_unmap_single(
  4088. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4089. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4090. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4091. PCI_DMA_BIDIRECTIONAL);
  4092. vxge_os_dma_free(
  4093. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4094. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4095. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  4096. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  4097. list_add(p, &blockpool->free_entry_list);
  4098. blockpool->pool_size--;
  4099. }
  4100. }
  4101. /*
  4102. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  4103. * Adds a block to block pool
  4104. */
  4105. void vxge_hw_blockpool_block_add(
  4106. struct __vxge_hw_device *devh,
  4107. void *block_addr,
  4108. u32 length,
  4109. struct pci_dev *dma_h,
  4110. struct pci_dev *acc_handle)
  4111. {
  4112. struct __vxge_hw_blockpool *blockpool;
  4113. struct __vxge_hw_blockpool_entry *entry = NULL;
  4114. dma_addr_t dma_addr;
  4115. enum vxge_hw_status status = VXGE_HW_OK;
  4116. u32 req_out;
  4117. blockpool = &devh->block_pool;
  4118. if (block_addr == NULL) {
  4119. blockpool->req_out--;
  4120. status = VXGE_HW_FAIL;
  4121. goto exit;
  4122. }
  4123. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  4124. PCI_DMA_BIDIRECTIONAL);
  4125. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  4126. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  4127. blockpool->req_out--;
  4128. status = VXGE_HW_FAIL;
  4129. goto exit;
  4130. }
  4131. if (!list_empty(&blockpool->free_entry_list))
  4132. entry = (struct __vxge_hw_blockpool_entry *)
  4133. list_first_entry(&blockpool->free_entry_list,
  4134. struct __vxge_hw_blockpool_entry,
  4135. item);
  4136. if (entry == NULL)
  4137. entry = (struct __vxge_hw_blockpool_entry *)
  4138. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  4139. else
  4140. list_del(&entry->item);
  4141. if (entry != NULL) {
  4142. entry->length = length;
  4143. entry->memblock = block_addr;
  4144. entry->dma_addr = dma_addr;
  4145. entry->acc_handle = acc_handle;
  4146. entry->dma_handle = dma_h;
  4147. list_add(&entry->item, &blockpool->free_block_list);
  4148. blockpool->pool_size++;
  4149. status = VXGE_HW_OK;
  4150. } else
  4151. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4152. blockpool->req_out--;
  4153. req_out = blockpool->req_out;
  4154. exit:
  4155. return;
  4156. }
  4157. /*
  4158. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4159. * Allocates a block of memory of given size, either from block pool
  4160. * or by calling vxge_os_dma_malloc()
  4161. */
  4162. void *
  4163. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4164. struct vxge_hw_mempool_dma *dma_object)
  4165. {
  4166. struct __vxge_hw_blockpool_entry *entry = NULL;
  4167. struct __vxge_hw_blockpool *blockpool;
  4168. void *memblock = NULL;
  4169. enum vxge_hw_status status = VXGE_HW_OK;
  4170. blockpool = &devh->block_pool;
  4171. if (size != blockpool->block_size) {
  4172. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4173. &dma_object->handle,
  4174. &dma_object->acc_handle);
  4175. if (memblock == NULL) {
  4176. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4177. goto exit;
  4178. }
  4179. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4180. PCI_DMA_BIDIRECTIONAL);
  4181. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4182. dma_object->addr))) {
  4183. vxge_os_dma_free(devh->pdev, memblock,
  4184. &dma_object->acc_handle);
  4185. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4186. goto exit;
  4187. }
  4188. } else {
  4189. if (!list_empty(&blockpool->free_block_list))
  4190. entry = (struct __vxge_hw_blockpool_entry *)
  4191. list_first_entry(&blockpool->free_block_list,
  4192. struct __vxge_hw_blockpool_entry,
  4193. item);
  4194. if (entry != NULL) {
  4195. list_del(&entry->item);
  4196. dma_object->addr = entry->dma_addr;
  4197. dma_object->handle = entry->dma_handle;
  4198. dma_object->acc_handle = entry->acc_handle;
  4199. memblock = entry->memblock;
  4200. list_add(&entry->item,
  4201. &blockpool->free_entry_list);
  4202. blockpool->pool_size--;
  4203. }
  4204. if (memblock != NULL)
  4205. __vxge_hw_blockpool_blocks_add(blockpool);
  4206. }
  4207. exit:
  4208. return memblock;
  4209. }
  4210. /*
  4211. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4212. __vxge_hw_blockpool_malloc
  4213. */
  4214. void
  4215. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4216. void *memblock, u32 size,
  4217. struct vxge_hw_mempool_dma *dma_object)
  4218. {
  4219. struct __vxge_hw_blockpool_entry *entry = NULL;
  4220. struct __vxge_hw_blockpool *blockpool;
  4221. enum vxge_hw_status status = VXGE_HW_OK;
  4222. blockpool = &devh->block_pool;
  4223. if (size != blockpool->block_size) {
  4224. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4225. PCI_DMA_BIDIRECTIONAL);
  4226. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4227. } else {
  4228. if (!list_empty(&blockpool->free_entry_list))
  4229. entry = (struct __vxge_hw_blockpool_entry *)
  4230. list_first_entry(&blockpool->free_entry_list,
  4231. struct __vxge_hw_blockpool_entry,
  4232. item);
  4233. if (entry == NULL)
  4234. entry = (struct __vxge_hw_blockpool_entry *)
  4235. vmalloc(sizeof(
  4236. struct __vxge_hw_blockpool_entry));
  4237. else
  4238. list_del(&entry->item);
  4239. if (entry != NULL) {
  4240. entry->length = size;
  4241. entry->memblock = memblock;
  4242. entry->dma_addr = dma_object->addr;
  4243. entry->acc_handle = dma_object->acc_handle;
  4244. entry->dma_handle = dma_object->handle;
  4245. list_add(&entry->item,
  4246. &blockpool->free_block_list);
  4247. blockpool->pool_size++;
  4248. status = VXGE_HW_OK;
  4249. } else
  4250. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4251. if (status == VXGE_HW_OK)
  4252. __vxge_hw_blockpool_blocks_remove(blockpool);
  4253. }
  4254. return;
  4255. }
  4256. /*
  4257. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4258. * This function allocates a block from block pool or from the system
  4259. */
  4260. struct __vxge_hw_blockpool_entry *
  4261. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4262. {
  4263. struct __vxge_hw_blockpool_entry *entry = NULL;
  4264. struct __vxge_hw_blockpool *blockpool;
  4265. blockpool = &devh->block_pool;
  4266. if (size == blockpool->block_size) {
  4267. if (!list_empty(&blockpool->free_block_list))
  4268. entry = (struct __vxge_hw_blockpool_entry *)
  4269. list_first_entry(&blockpool->free_block_list,
  4270. struct __vxge_hw_blockpool_entry,
  4271. item);
  4272. if (entry != NULL) {
  4273. list_del(&entry->item);
  4274. blockpool->pool_size--;
  4275. }
  4276. }
  4277. if (entry != NULL)
  4278. __vxge_hw_blockpool_blocks_add(blockpool);
  4279. return entry;
  4280. }
  4281. /*
  4282. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4283. * @devh: Hal device
  4284. * @entry: Entry of block to be freed
  4285. *
  4286. * This function frees a block from block pool
  4287. */
  4288. void
  4289. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4290. struct __vxge_hw_blockpool_entry *entry)
  4291. {
  4292. struct __vxge_hw_blockpool *blockpool;
  4293. blockpool = &devh->block_pool;
  4294. if (entry->length == blockpool->block_size) {
  4295. list_add(&entry->item, &blockpool->free_block_list);
  4296. blockpool->pool_size++;
  4297. }
  4298. __vxge_hw_blockpool_blocks_remove(blockpool);
  4299. return;
  4300. }