uli526x.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define DRV_NAME "uli526x"
  12. #define DRV_VERSION "0.9.3"
  13. #define DRV_RELDATE "2005-7-29"
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/string.h>
  17. #include <linux/timer.h>
  18. #include <linux/errno.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <asm/uaccess.h>
  36. /* Board/System/Debug information/definition ---------------- */
  37. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  38. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  39. #define ULI526X_IO_SIZE 0x100
  40. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  41. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  42. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  43. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  44. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  45. #define TX_BUF_ALLOC 0x600
  46. #define RX_ALLOC_SIZE 0x620
  47. #define ULI526X_RESET 1
  48. #define CR0_DEFAULT 0
  49. #define CR6_DEFAULT 0x22200000
  50. #define CR7_DEFAULT 0x180c1
  51. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  52. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  53. #define MAX_PACKET_SIZE 1514
  54. #define ULI5261_MAX_MULTICAST 14
  55. #define RX_COPY_SIZE 100
  56. #define MAX_CHECK_PACKET 0x8000
  57. #define ULI526X_10MHF 0
  58. #define ULI526X_100MHF 1
  59. #define ULI526X_10MFD 4
  60. #define ULI526X_100MFD 5
  61. #define ULI526X_AUTO 8
  62. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  63. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  64. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  65. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  66. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  67. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  68. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  69. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  70. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  71. #define ULI526X_DBUG(dbug_now, msg, value) if (uli526x_debug || (dbug_now)) printk(KERN_ERR DRV_NAME ": %s %lx\n", (msg), (long) (value))
  72. #define SHOW_MEDIA_TYPE(mode) printk(KERN_ERR DRV_NAME ": Change Speed to %sMhz %s duplex\n",mode & 1 ?"100":"10", mode & 4 ? "full":"half");
  73. /* CR9 definition: SROM/MII */
  74. #define CR9_SROM_READ 0x4800
  75. #define CR9_SRCS 0x1
  76. #define CR9_SRCLK 0x2
  77. #define CR9_CRDOUT 0x8
  78. #define SROM_DATA_0 0x0
  79. #define SROM_DATA_1 0x4
  80. #define PHY_DATA_1 0x20000
  81. #define PHY_DATA_0 0x00000
  82. #define MDCLKH 0x10000
  83. #define PHY_POWER_DOWN 0x800
  84. #define SROM_V41_CODE 0x14
  85. #define SROM_CLK_WRITE(data, ioaddr) \
  86. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  87. udelay(5); \
  88. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
  89. udelay(5); \
  90. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  91. udelay(5);
  92. /* Structure/enum declaration ------------------------------- */
  93. struct tx_desc {
  94. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  95. char *tx_buf_ptr; /* Data for us */
  96. struct tx_desc *next_tx_desc;
  97. } __attribute__(( aligned(32) ));
  98. struct rx_desc {
  99. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  100. struct sk_buff *rx_skb_ptr; /* Data for us */
  101. struct rx_desc *next_rx_desc;
  102. } __attribute__(( aligned(32) ));
  103. struct uli526x_board_info {
  104. u32 chip_id; /* Chip vendor/Device ID */
  105. struct net_device *next_dev; /* next device */
  106. struct pci_dev *pdev; /* PCI device */
  107. spinlock_t lock;
  108. long ioaddr; /* I/O base address */
  109. u32 cr0_data;
  110. u32 cr5_data;
  111. u32 cr6_data;
  112. u32 cr7_data;
  113. u32 cr15_data;
  114. /* pointer for memory physical address */
  115. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  116. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  117. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  118. dma_addr_t first_tx_desc_dma;
  119. dma_addr_t first_rx_desc_dma;
  120. /* descriptor pointer */
  121. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  122. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  123. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  124. struct tx_desc *first_tx_desc;
  125. struct tx_desc *tx_insert_ptr;
  126. struct tx_desc *tx_remove_ptr;
  127. struct rx_desc *first_rx_desc;
  128. struct rx_desc *rx_insert_ptr;
  129. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  130. unsigned long tx_packet_cnt; /* transmitted packet count */
  131. unsigned long rx_avail_cnt; /* available rx descriptor count */
  132. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  133. u16 dbug_cnt;
  134. u16 NIC_capability; /* NIC media capability */
  135. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  136. u8 media_mode; /* user specify media mode */
  137. u8 op_mode; /* real work media mode */
  138. u8 phy_addr;
  139. u8 link_failed; /* Ever link failed */
  140. u8 wait_reset; /* Hardware failed, need to reset */
  141. struct timer_list timer;
  142. /* Driver defined statistic counter */
  143. unsigned long tx_fifo_underrun;
  144. unsigned long tx_loss_carrier;
  145. unsigned long tx_no_carrier;
  146. unsigned long tx_late_collision;
  147. unsigned long tx_excessive_collision;
  148. unsigned long tx_jabber_timeout;
  149. unsigned long reset_count;
  150. unsigned long reset_cr8;
  151. unsigned long reset_fatal;
  152. unsigned long reset_TXtimeout;
  153. /* NIC SROM data */
  154. unsigned char srom[128];
  155. u8 init;
  156. };
  157. enum uli526x_offsets {
  158. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  159. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  160. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  161. DCR15 = 0x78
  162. };
  163. enum uli526x_CR6_bits {
  164. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  165. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  166. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  167. };
  168. /* Global variable declaration ----------------------------- */
  169. static int __devinitdata printed_version;
  170. static const char version[] __devinitconst =
  171. KERN_INFO DRV_NAME ": ULi M5261/M5263 net driver, version "
  172. DRV_VERSION " (" DRV_RELDATE ")\n";
  173. static int uli526x_debug;
  174. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  175. static u32 uli526x_cr6_user_set;
  176. /* For module input parameter */
  177. static int debug;
  178. static u32 cr6set;
  179. static int mode = 8;
  180. /* function declaration ------------------------------------- */
  181. static int uli526x_open(struct net_device *);
  182. static int uli526x_start_xmit(struct sk_buff *, struct net_device *);
  183. static int uli526x_stop(struct net_device *);
  184. static void uli526x_set_filter_mode(struct net_device *);
  185. static const struct ethtool_ops netdev_ethtool_ops;
  186. static u16 read_srom_word(long, int);
  187. static irqreturn_t uli526x_interrupt(int, void *);
  188. #ifdef CONFIG_NET_POLL_CONTROLLER
  189. static void uli526x_poll(struct net_device *dev);
  190. #endif
  191. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  192. static void allocate_rx_buffer(struct uli526x_board_info *);
  193. static void update_cr6(u32, unsigned long);
  194. static void send_filter_frame(struct net_device *, int);
  195. static u16 phy_read(unsigned long, u8, u8, u32);
  196. static u16 phy_readby_cr10(unsigned long, u8, u8);
  197. static void phy_write(unsigned long, u8, u8, u16, u32);
  198. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  199. static void phy_write_1bit(unsigned long, u32, u32);
  200. static u16 phy_read_1bit(unsigned long, u32);
  201. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  202. static void uli526x_process_mode(struct uli526x_board_info *);
  203. static void uli526x_timer(unsigned long);
  204. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  205. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  206. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  207. static void uli526x_dynamic_reset(struct net_device *);
  208. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  209. static void uli526x_init(struct net_device *);
  210. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  211. /* ULI526X network board routine ---------------------------- */
  212. static const struct net_device_ops netdev_ops = {
  213. .ndo_open = uli526x_open,
  214. .ndo_stop = uli526x_stop,
  215. .ndo_start_xmit = uli526x_start_xmit,
  216. .ndo_set_multicast_list = uli526x_set_filter_mode,
  217. .ndo_change_mtu = eth_change_mtu,
  218. .ndo_set_mac_address = eth_mac_addr,
  219. .ndo_validate_addr = eth_validate_addr,
  220. #ifdef CONFIG_NET_POLL_CONTROLLER
  221. .ndo_poll_controller = uli526x_poll,
  222. #endif
  223. };
  224. /*
  225. * Search ULI526X board, allocate space and register it
  226. */
  227. static int __devinit uli526x_init_one (struct pci_dev *pdev,
  228. const struct pci_device_id *ent)
  229. {
  230. struct uli526x_board_info *db; /* board information structure */
  231. struct net_device *dev;
  232. int i, err;
  233. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  234. if (!printed_version++)
  235. printk(version);
  236. /* Init network device */
  237. dev = alloc_etherdev(sizeof(*db));
  238. if (dev == NULL)
  239. return -ENOMEM;
  240. SET_NETDEV_DEV(dev, &pdev->dev);
  241. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  242. printk(KERN_WARNING DRV_NAME ": 32-bit PCI DMA not available.\n");
  243. err = -ENODEV;
  244. goto err_out_free;
  245. }
  246. /* Enable Master/IO access, Disable memory access */
  247. err = pci_enable_device(pdev);
  248. if (err)
  249. goto err_out_free;
  250. if (!pci_resource_start(pdev, 0)) {
  251. printk(KERN_ERR DRV_NAME ": I/O base is zero\n");
  252. err = -ENODEV;
  253. goto err_out_disable;
  254. }
  255. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  256. printk(KERN_ERR DRV_NAME ": Allocated I/O size too small\n");
  257. err = -ENODEV;
  258. goto err_out_disable;
  259. }
  260. if (pci_request_regions(pdev, DRV_NAME)) {
  261. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  262. err = -ENODEV;
  263. goto err_out_disable;
  264. }
  265. /* Init system & device */
  266. db = netdev_priv(dev);
  267. /* Allocate Tx/Rx descriptor memory */
  268. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  269. if(db->desc_pool_ptr == NULL)
  270. {
  271. err = -ENOMEM;
  272. goto err_out_nomem;
  273. }
  274. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  275. if(db->buf_pool_ptr == NULL)
  276. {
  277. err = -ENOMEM;
  278. goto err_out_nomem;
  279. }
  280. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  281. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  282. db->buf_pool_start = db->buf_pool_ptr;
  283. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  284. db->chip_id = ent->driver_data;
  285. db->ioaddr = pci_resource_start(pdev, 0);
  286. db->pdev = pdev;
  287. db->init = 1;
  288. dev->base_addr = db->ioaddr;
  289. dev->irq = pdev->irq;
  290. pci_set_drvdata(pdev, dev);
  291. /* Register some necessary functions */
  292. dev->netdev_ops = &netdev_ops;
  293. dev->ethtool_ops = &netdev_ethtool_ops;
  294. spin_lock_init(&db->lock);
  295. /* read 64 word srom data */
  296. for (i = 0; i < 64; i++)
  297. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
  298. /* Set Node address */
  299. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  300. {
  301. outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
  302. outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
  303. outl(0, db->ioaddr + DCR14); //Clear reset port
  304. outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
  305. outl(0, db->ioaddr + DCR14); //Clear reset port
  306. outl(0, db->ioaddr + DCR13); //Clear CR13
  307. outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
  308. //Read MAC address from CR14
  309. for (i = 0; i < 6; i++)
  310. dev->dev_addr[i] = inl(db->ioaddr + DCR14);
  311. //Read end
  312. outl(0, db->ioaddr + DCR13); //Clear CR13
  313. outl(0, db->ioaddr + DCR0); //Clear CR0
  314. udelay(10);
  315. }
  316. else /*Exist SROM*/
  317. {
  318. for (i = 0; i < 6; i++)
  319. dev->dev_addr[i] = db->srom[20 + i];
  320. }
  321. err = register_netdev (dev);
  322. if (err)
  323. goto err_out_res;
  324. printk(KERN_INFO "%s: ULi M%04lx at pci%s, %pM, irq %d.\n",
  325. dev->name,ent->driver_data >> 16,pci_name(pdev),
  326. dev->dev_addr, dev->irq);
  327. pci_set_master(pdev);
  328. return 0;
  329. err_out_res:
  330. pci_release_regions(pdev);
  331. err_out_nomem:
  332. if(db->desc_pool_ptr)
  333. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  334. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  335. if(db->buf_pool_ptr != NULL)
  336. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  337. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  338. err_out_disable:
  339. pci_disable_device(pdev);
  340. err_out_free:
  341. pci_set_drvdata(pdev, NULL);
  342. free_netdev(dev);
  343. return err;
  344. }
  345. static void __devexit uli526x_remove_one (struct pci_dev *pdev)
  346. {
  347. struct net_device *dev = pci_get_drvdata(pdev);
  348. struct uli526x_board_info *db = netdev_priv(dev);
  349. ULI526X_DBUG(0, "uli526x_remove_one()", 0);
  350. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  351. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  352. db->desc_pool_dma_ptr);
  353. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  354. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  355. unregister_netdev(dev);
  356. pci_release_regions(pdev);
  357. free_netdev(dev); /* free board information */
  358. pci_set_drvdata(pdev, NULL);
  359. pci_disable_device(pdev);
  360. ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);
  361. }
  362. /*
  363. * Open the interface.
  364. * The interface is opened whenever "ifconfig" activates it.
  365. */
  366. static int uli526x_open(struct net_device *dev)
  367. {
  368. int ret;
  369. struct uli526x_board_info *db = netdev_priv(dev);
  370. ULI526X_DBUG(0, "uli526x_open", 0);
  371. /* system variable init */
  372. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  373. db->tx_packet_cnt = 0;
  374. db->rx_avail_cnt = 0;
  375. db->link_failed = 1;
  376. netif_carrier_off(dev);
  377. db->wait_reset = 0;
  378. db->NIC_capability = 0xf; /* All capability*/
  379. db->PHY_reg4 = 0x1e0;
  380. /* CR6 operation mode decision */
  381. db->cr6_data |= ULI526X_TXTH_256;
  382. db->cr0_data = CR0_DEFAULT;
  383. /* Initialize ULI526X board */
  384. uli526x_init(dev);
  385. ret = request_irq(dev->irq, &uli526x_interrupt, IRQF_SHARED, dev->name, dev);
  386. if (ret)
  387. return ret;
  388. /* Active System Interface */
  389. netif_wake_queue(dev);
  390. /* set and active a timer process */
  391. init_timer(&db->timer);
  392. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  393. db->timer.data = (unsigned long)dev;
  394. db->timer.function = &uli526x_timer;
  395. add_timer(&db->timer);
  396. return 0;
  397. }
  398. /* Initialize ULI526X board
  399. * Reset ULI526X board
  400. * Initialize TX/Rx descriptor chain structure
  401. * Send the set-up frame
  402. * Enable Tx/Rx machine
  403. */
  404. static void uli526x_init(struct net_device *dev)
  405. {
  406. struct uli526x_board_info *db = netdev_priv(dev);
  407. unsigned long ioaddr = db->ioaddr;
  408. u8 phy_tmp;
  409. u8 timeout;
  410. u16 phy_value;
  411. u16 phy_reg_reset;
  412. ULI526X_DBUG(0, "uli526x_init()", 0);
  413. /* Reset M526x MAC controller */
  414. outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
  415. udelay(100);
  416. outl(db->cr0_data, ioaddr + DCR0);
  417. udelay(5);
  418. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  419. db->phy_addr = 1;
  420. for(phy_tmp=0;phy_tmp<32;phy_tmp++)
  421. {
  422. phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
  423. if(phy_value != 0xffff&&phy_value!=0)
  424. {
  425. db->phy_addr = phy_tmp;
  426. break;
  427. }
  428. }
  429. if(phy_tmp == 32)
  430. printk(KERN_WARNING "Can not find the phy address!!!");
  431. /* Parser SROM and media mode */
  432. db->media_mode = uli526x_media_mode;
  433. /* phyxcer capability setting */
  434. phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
  435. phy_reg_reset = (phy_reg_reset | 0x8000);
  436. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
  437. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  438. * functions") or phy data sheet for details on phy reset
  439. */
  440. udelay(500);
  441. timeout = 10;
  442. while (timeout-- &&
  443. phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id) & 0x8000)
  444. udelay(100);
  445. /* Process Phyxcer Media Mode */
  446. uli526x_set_phyxcer(db);
  447. /* Media Mode Process */
  448. if ( !(db->media_mode & ULI526X_AUTO) )
  449. db->op_mode = db->media_mode; /* Force Mode */
  450. /* Initialize Transmit/Receive decriptor and CR3/4 */
  451. uli526x_descriptor_init(db, ioaddr);
  452. /* Init CR6 to program M526X operation */
  453. update_cr6(db->cr6_data, ioaddr);
  454. /* Send setup frame */
  455. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  456. /* Init CR7, interrupt active bit */
  457. db->cr7_data = CR7_DEFAULT;
  458. outl(db->cr7_data, ioaddr + DCR7);
  459. /* Init CR15, Tx jabber and Rx watchdog timer */
  460. outl(db->cr15_data, ioaddr + DCR15);
  461. /* Enable ULI526X Tx/Rx function */
  462. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  463. update_cr6(db->cr6_data, ioaddr);
  464. }
  465. /*
  466. * Hardware start transmission.
  467. * Send a packet to media from the upper layer.
  468. */
  469. static int uli526x_start_xmit(struct sk_buff *skb, struct net_device *dev)
  470. {
  471. struct uli526x_board_info *db = netdev_priv(dev);
  472. struct tx_desc *txptr;
  473. unsigned long flags;
  474. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  475. /* Resource flag check */
  476. netif_stop_queue(dev);
  477. /* Too large packet check */
  478. if (skb->len > MAX_PACKET_SIZE) {
  479. printk(KERN_ERR DRV_NAME ": big packet = %d\n", (u16)skb->len);
  480. dev_kfree_skb(skb);
  481. return 0;
  482. }
  483. spin_lock_irqsave(&db->lock, flags);
  484. /* No Tx resource check, it never happen nromally */
  485. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  486. spin_unlock_irqrestore(&db->lock, flags);
  487. printk(KERN_ERR DRV_NAME ": No Tx resource %ld\n", db->tx_packet_cnt);
  488. return 1;
  489. }
  490. /* Disable NIC interrupt */
  491. outl(0, dev->base_addr + DCR7);
  492. /* transmit this packet */
  493. txptr = db->tx_insert_ptr;
  494. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  495. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  496. /* Point to next transmit free descriptor */
  497. db->tx_insert_ptr = txptr->next_tx_desc;
  498. /* Transmit Packet Process */
  499. if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
  500. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  501. db->tx_packet_cnt++; /* Ready to send */
  502. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  503. dev->trans_start = jiffies; /* saved time stamp */
  504. }
  505. /* Tx resource check */
  506. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  507. netif_wake_queue(dev);
  508. /* Restore CR7 to enable interrupt */
  509. spin_unlock_irqrestore(&db->lock, flags);
  510. outl(db->cr7_data, dev->base_addr + DCR7);
  511. /* free this SKB */
  512. dev_kfree_skb(skb);
  513. return 0;
  514. }
  515. /*
  516. * Stop the interface.
  517. * The interface is stopped when it is brought.
  518. */
  519. static int uli526x_stop(struct net_device *dev)
  520. {
  521. struct uli526x_board_info *db = netdev_priv(dev);
  522. unsigned long ioaddr = dev->base_addr;
  523. ULI526X_DBUG(0, "uli526x_stop", 0);
  524. /* disable system */
  525. netif_stop_queue(dev);
  526. /* deleted timer */
  527. del_timer_sync(&db->timer);
  528. /* Reset & stop ULI526X board */
  529. outl(ULI526X_RESET, ioaddr + DCR0);
  530. udelay(5);
  531. phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  532. /* free interrupt */
  533. free_irq(dev->irq, dev);
  534. /* free allocated rx buffer */
  535. uli526x_free_rxbuffer(db);
  536. #if 0
  537. /* show statistic counter */
  538. printk(DRV_NAME ": FU:%lx EC:%lx LC:%lx NC:%lx LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
  539. db->tx_fifo_underrun, db->tx_excessive_collision,
  540. db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
  541. db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
  542. db->reset_fatal, db->reset_TXtimeout);
  543. #endif
  544. return 0;
  545. }
  546. /*
  547. * M5261/M5263 insterrupt handler
  548. * receive the packet to upper layer, free the transmitted packet
  549. */
  550. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  551. {
  552. struct net_device *dev = dev_id;
  553. struct uli526x_board_info *db = netdev_priv(dev);
  554. unsigned long ioaddr = dev->base_addr;
  555. unsigned long flags;
  556. spin_lock_irqsave(&db->lock, flags);
  557. outl(0, ioaddr + DCR7);
  558. /* Got ULI526X status */
  559. db->cr5_data = inl(ioaddr + DCR5);
  560. outl(db->cr5_data, ioaddr + DCR5);
  561. if ( !(db->cr5_data & 0x180c1) ) {
  562. /* Restore CR7 to enable interrupt mask */
  563. outl(db->cr7_data, ioaddr + DCR7);
  564. spin_unlock_irqrestore(&db->lock, flags);
  565. return IRQ_HANDLED;
  566. }
  567. /* Check system status */
  568. if (db->cr5_data & 0x2000) {
  569. /* system bus error happen */
  570. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  571. db->reset_fatal++;
  572. db->wait_reset = 1; /* Need to RESET */
  573. spin_unlock_irqrestore(&db->lock, flags);
  574. return IRQ_HANDLED;
  575. }
  576. /* Received the coming packet */
  577. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  578. uli526x_rx_packet(dev, db);
  579. /* reallocate rx descriptor buffer */
  580. if (db->rx_avail_cnt<RX_DESC_CNT)
  581. allocate_rx_buffer(db);
  582. /* Free the transmitted descriptor */
  583. if ( db->cr5_data & 0x01)
  584. uli526x_free_tx_pkt(dev, db);
  585. /* Restore CR7 to enable interrupt mask */
  586. outl(db->cr7_data, ioaddr + DCR7);
  587. spin_unlock_irqrestore(&db->lock, flags);
  588. return IRQ_HANDLED;
  589. }
  590. #ifdef CONFIG_NET_POLL_CONTROLLER
  591. static void uli526x_poll(struct net_device *dev)
  592. {
  593. /* ISR grabs the irqsave lock, so this should be safe */
  594. uli526x_interrupt(dev->irq, dev);
  595. }
  596. #endif
  597. /*
  598. * Free TX resource after TX complete
  599. */
  600. static void uli526x_free_tx_pkt(struct net_device *dev,
  601. struct uli526x_board_info * db)
  602. {
  603. struct tx_desc *txptr;
  604. u32 tdes0;
  605. txptr = db->tx_remove_ptr;
  606. while(db->tx_packet_cnt) {
  607. tdes0 = le32_to_cpu(txptr->tdes0);
  608. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  609. if (tdes0 & 0x80000000)
  610. break;
  611. /* A packet sent completed */
  612. db->tx_packet_cnt--;
  613. dev->stats.tx_packets++;
  614. /* Transmit statistic counter */
  615. if ( tdes0 != 0x7fffffff ) {
  616. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  617. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  618. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  619. if (tdes0 & TDES0_ERR_MASK) {
  620. dev->stats.tx_errors++;
  621. if (tdes0 & 0x0002) { /* UnderRun */
  622. db->tx_fifo_underrun++;
  623. if ( !(db->cr6_data & CR6_SFT) ) {
  624. db->cr6_data = db->cr6_data | CR6_SFT;
  625. update_cr6(db->cr6_data, db->ioaddr);
  626. }
  627. }
  628. if (tdes0 & 0x0100)
  629. db->tx_excessive_collision++;
  630. if (tdes0 & 0x0200)
  631. db->tx_late_collision++;
  632. if (tdes0 & 0x0400)
  633. db->tx_no_carrier++;
  634. if (tdes0 & 0x0800)
  635. db->tx_loss_carrier++;
  636. if (tdes0 & 0x4000)
  637. db->tx_jabber_timeout++;
  638. }
  639. }
  640. txptr = txptr->next_tx_desc;
  641. }/* End of while */
  642. /* Update TX remove pointer to next */
  643. db->tx_remove_ptr = txptr;
  644. /* Resource available check */
  645. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  646. netif_wake_queue(dev); /* Active upper layer, send again */
  647. }
  648. /*
  649. * Receive the come packet and pass to upper layer
  650. */
  651. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  652. {
  653. struct rx_desc *rxptr;
  654. struct sk_buff *skb;
  655. int rxlen;
  656. u32 rdes0;
  657. rxptr = db->rx_ready_ptr;
  658. while(db->rx_avail_cnt) {
  659. rdes0 = le32_to_cpu(rxptr->rdes0);
  660. if (rdes0 & 0x80000000) /* packet owner check */
  661. {
  662. break;
  663. }
  664. db->rx_avail_cnt--;
  665. db->interval_rx_cnt++;
  666. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  667. if ( (rdes0 & 0x300) != 0x300) {
  668. /* A packet without First/Last flag */
  669. /* reuse this SKB */
  670. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  671. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  672. } else {
  673. /* A packet with First/Last flag */
  674. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  675. /* error summary bit check */
  676. if (rdes0 & 0x8000) {
  677. /* This is a error packet */
  678. //printk(DRV_NAME ": rdes0: %lx\n", rdes0);
  679. dev->stats.rx_errors++;
  680. if (rdes0 & 1)
  681. dev->stats.rx_fifo_errors++;
  682. if (rdes0 & 2)
  683. dev->stats.rx_crc_errors++;
  684. if (rdes0 & 0x80)
  685. dev->stats.rx_length_errors++;
  686. }
  687. if ( !(rdes0 & 0x8000) ||
  688. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  689. skb = rxptr->rx_skb_ptr;
  690. /* Good packet, send to upper layer */
  691. /* Shorst packet used new SKB */
  692. if ( (rxlen < RX_COPY_SIZE) &&
  693. ( (skb = dev_alloc_skb(rxlen + 2) )
  694. != NULL) ) {
  695. /* size less than COPY_SIZE, allocate a rxlen SKB */
  696. skb_reserve(skb, 2); /* 16byte align */
  697. memcpy(skb_put(skb, rxlen),
  698. skb_tail_pointer(rxptr->rx_skb_ptr),
  699. rxlen);
  700. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  701. } else
  702. skb_put(skb, rxlen);
  703. skb->protocol = eth_type_trans(skb, dev);
  704. netif_rx(skb);
  705. dev->stats.rx_packets++;
  706. dev->stats.rx_bytes += rxlen;
  707. } else {
  708. /* Reuse SKB buffer when the packet is error */
  709. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  710. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  711. }
  712. }
  713. rxptr = rxptr->next_rx_desc;
  714. }
  715. db->rx_ready_ptr = rxptr;
  716. }
  717. /*
  718. * Set ULI526X multicast address
  719. */
  720. static void uli526x_set_filter_mode(struct net_device * dev)
  721. {
  722. struct uli526x_board_info *db = netdev_priv(dev);
  723. unsigned long flags;
  724. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  725. spin_lock_irqsave(&db->lock, flags);
  726. if (dev->flags & IFF_PROMISC) {
  727. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  728. db->cr6_data |= CR6_PM | CR6_PBF;
  729. update_cr6(db->cr6_data, db->ioaddr);
  730. spin_unlock_irqrestore(&db->lock, flags);
  731. return;
  732. }
  733. if (dev->flags & IFF_ALLMULTI || dev->mc_count > ULI5261_MAX_MULTICAST) {
  734. ULI526X_DBUG(0, "Pass all multicast address", dev->mc_count);
  735. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  736. db->cr6_data |= CR6_PAM;
  737. spin_unlock_irqrestore(&db->lock, flags);
  738. return;
  739. }
  740. ULI526X_DBUG(0, "Set multicast address", dev->mc_count);
  741. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  742. spin_unlock_irqrestore(&db->lock, flags);
  743. }
  744. static void
  745. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  746. {
  747. ecmd->supported = (SUPPORTED_10baseT_Half |
  748. SUPPORTED_10baseT_Full |
  749. SUPPORTED_100baseT_Half |
  750. SUPPORTED_100baseT_Full |
  751. SUPPORTED_Autoneg |
  752. SUPPORTED_MII);
  753. ecmd->advertising = (ADVERTISED_10baseT_Half |
  754. ADVERTISED_10baseT_Full |
  755. ADVERTISED_100baseT_Half |
  756. ADVERTISED_100baseT_Full |
  757. ADVERTISED_Autoneg |
  758. ADVERTISED_MII);
  759. ecmd->port = PORT_MII;
  760. ecmd->phy_address = db->phy_addr;
  761. ecmd->transceiver = XCVR_EXTERNAL;
  762. ecmd->speed = 10;
  763. ecmd->duplex = DUPLEX_HALF;
  764. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  765. {
  766. ecmd->speed = 100;
  767. }
  768. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  769. {
  770. ecmd->duplex = DUPLEX_FULL;
  771. }
  772. if(db->link_failed)
  773. {
  774. ecmd->speed = -1;
  775. ecmd->duplex = -1;
  776. }
  777. if (db->media_mode & ULI526X_AUTO)
  778. {
  779. ecmd->autoneg = AUTONEG_ENABLE;
  780. }
  781. }
  782. static void netdev_get_drvinfo(struct net_device *dev,
  783. struct ethtool_drvinfo *info)
  784. {
  785. struct uli526x_board_info *np = netdev_priv(dev);
  786. strcpy(info->driver, DRV_NAME);
  787. strcpy(info->version, DRV_VERSION);
  788. if (np->pdev)
  789. strcpy(info->bus_info, pci_name(np->pdev));
  790. else
  791. sprintf(info->bus_info, "EISA 0x%lx %d",
  792. dev->base_addr, dev->irq);
  793. }
  794. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  795. struct uli526x_board_info *np = netdev_priv(dev);
  796. ULi_ethtool_gset(np, cmd);
  797. return 0;
  798. }
  799. static u32 netdev_get_link(struct net_device *dev) {
  800. struct uli526x_board_info *np = netdev_priv(dev);
  801. if(np->link_failed)
  802. return 0;
  803. else
  804. return 1;
  805. }
  806. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  807. {
  808. wol->supported = WAKE_PHY | WAKE_MAGIC;
  809. wol->wolopts = 0;
  810. }
  811. static const struct ethtool_ops netdev_ethtool_ops = {
  812. .get_drvinfo = netdev_get_drvinfo,
  813. .get_settings = netdev_get_settings,
  814. .get_link = netdev_get_link,
  815. .get_wol = uli526x_get_wol,
  816. };
  817. /*
  818. * A periodic timer routine
  819. * Dynamic media sense, allocate Rx buffer...
  820. */
  821. static void uli526x_timer(unsigned long data)
  822. {
  823. u32 tmp_cr8;
  824. unsigned char tmp_cr12=0;
  825. struct net_device *dev = (struct net_device *) data;
  826. struct uli526x_board_info *db = netdev_priv(dev);
  827. unsigned long flags;
  828. u8 TmpSpeed=10;
  829. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  830. spin_lock_irqsave(&db->lock, flags);
  831. /* Dynamic reset ULI526X : system error or transmit time-out */
  832. tmp_cr8 = inl(db->ioaddr + DCR8);
  833. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  834. db->reset_cr8++;
  835. db->wait_reset = 1;
  836. }
  837. db->interval_rx_cnt = 0;
  838. /* TX polling kick monitor */
  839. if ( db->tx_packet_cnt &&
  840. time_after(jiffies, dev->trans_start + ULI526X_TX_KICK) ) {
  841. outl(0x1, dev->base_addr + DCR1); // Tx polling again
  842. // TX Timeout
  843. if ( time_after(jiffies, dev->trans_start + ULI526X_TX_TIMEOUT) ) {
  844. db->reset_TXtimeout++;
  845. db->wait_reset = 1;
  846. printk( "%s: Tx timeout - resetting\n",
  847. dev->name);
  848. }
  849. }
  850. if (db->wait_reset) {
  851. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  852. db->reset_count++;
  853. uli526x_dynamic_reset(dev);
  854. db->timer.expires = ULI526X_TIMER_WUT;
  855. add_timer(&db->timer);
  856. spin_unlock_irqrestore(&db->lock, flags);
  857. return;
  858. }
  859. /* Link status check, Dynamic media type change */
  860. if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
  861. tmp_cr12 = 3;
  862. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  863. /* Link Failed */
  864. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  865. netif_carrier_off(dev);
  866. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  867. db->link_failed = 1;
  868. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  869. /* AUTO don't need */
  870. if ( !(db->media_mode & 0x8) )
  871. phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
  872. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  873. if (db->media_mode & ULI526X_AUTO) {
  874. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  875. update_cr6(db->cr6_data, db->ioaddr);
  876. }
  877. } else
  878. if ((tmp_cr12 & 0x3) && db->link_failed) {
  879. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  880. db->link_failed = 0;
  881. /* Auto Sense Speed */
  882. if ( (db->media_mode & ULI526X_AUTO) &&
  883. uli526x_sense_speed(db) )
  884. db->link_failed = 1;
  885. uli526x_process_mode(db);
  886. if(db->link_failed==0)
  887. {
  888. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  889. {
  890. TmpSpeed = 100;
  891. }
  892. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  893. {
  894. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Full duplex\n",dev->name,TmpSpeed);
  895. }
  896. else
  897. {
  898. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Half duplex\n",dev->name,TmpSpeed);
  899. }
  900. netif_carrier_on(dev);
  901. }
  902. /* SHOW_MEDIA_TYPE(db->op_mode); */
  903. }
  904. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  905. {
  906. if(db->init==1)
  907. {
  908. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  909. netif_carrier_off(dev);
  910. }
  911. }
  912. db->init=0;
  913. /* Timer active again */
  914. db->timer.expires = ULI526X_TIMER_WUT;
  915. add_timer(&db->timer);
  916. spin_unlock_irqrestore(&db->lock, flags);
  917. }
  918. /*
  919. * Stop ULI526X board
  920. * Free Tx/Rx allocated memory
  921. * Init system variable
  922. */
  923. static void uli526x_reset_prepare(struct net_device *dev)
  924. {
  925. struct uli526x_board_info *db = netdev_priv(dev);
  926. /* Sopt MAC controller */
  927. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  928. update_cr6(db->cr6_data, dev->base_addr);
  929. outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
  930. outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
  931. /* Disable upper layer interface */
  932. netif_stop_queue(dev);
  933. /* Free Rx Allocate buffer */
  934. uli526x_free_rxbuffer(db);
  935. /* system variable init */
  936. db->tx_packet_cnt = 0;
  937. db->rx_avail_cnt = 0;
  938. db->link_failed = 1;
  939. db->init=1;
  940. db->wait_reset = 0;
  941. }
  942. /*
  943. * Dynamic reset the ULI526X board
  944. * Stop ULI526X board
  945. * Free Tx/Rx allocated memory
  946. * Reset ULI526X board
  947. * Re-initialize ULI526X board
  948. */
  949. static void uli526x_dynamic_reset(struct net_device *dev)
  950. {
  951. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  952. uli526x_reset_prepare(dev);
  953. /* Re-initialize ULI526X board */
  954. uli526x_init(dev);
  955. /* Restart upper layer interface */
  956. netif_wake_queue(dev);
  957. }
  958. #ifdef CONFIG_PM
  959. /*
  960. * Suspend the interface.
  961. */
  962. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  963. {
  964. struct net_device *dev = pci_get_drvdata(pdev);
  965. pci_power_t power_state;
  966. int err;
  967. ULI526X_DBUG(0, "uli526x_suspend", 0);
  968. if (!netdev_priv(dev))
  969. return 0;
  970. pci_save_state(pdev);
  971. if (!netif_running(dev))
  972. return 0;
  973. netif_device_detach(dev);
  974. uli526x_reset_prepare(dev);
  975. power_state = pci_choose_state(pdev, state);
  976. pci_enable_wake(pdev, power_state, 0);
  977. err = pci_set_power_state(pdev, power_state);
  978. if (err) {
  979. netif_device_attach(dev);
  980. /* Re-initialize ULI526X board */
  981. uli526x_init(dev);
  982. /* Restart upper layer interface */
  983. netif_wake_queue(dev);
  984. }
  985. return err;
  986. }
  987. /*
  988. * Resume the interface.
  989. */
  990. static int uli526x_resume(struct pci_dev *pdev)
  991. {
  992. struct net_device *dev = pci_get_drvdata(pdev);
  993. int err;
  994. ULI526X_DBUG(0, "uli526x_resume", 0);
  995. if (!netdev_priv(dev))
  996. return 0;
  997. pci_restore_state(pdev);
  998. if (!netif_running(dev))
  999. return 0;
  1000. err = pci_set_power_state(pdev, PCI_D0);
  1001. if (err) {
  1002. printk(KERN_WARNING "%s: Could not put device into D0\n",
  1003. dev->name);
  1004. return err;
  1005. }
  1006. netif_device_attach(dev);
  1007. /* Re-initialize ULI526X board */
  1008. uli526x_init(dev);
  1009. /* Restart upper layer interface */
  1010. netif_wake_queue(dev);
  1011. return 0;
  1012. }
  1013. #else /* !CONFIG_PM */
  1014. #define uli526x_suspend NULL
  1015. #define uli526x_resume NULL
  1016. #endif /* !CONFIG_PM */
  1017. /*
  1018. * free all allocated rx buffer
  1019. */
  1020. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1021. {
  1022. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1023. /* free allocated rx buffer */
  1024. while (db->rx_avail_cnt) {
  1025. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1026. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1027. db->rx_avail_cnt--;
  1028. }
  1029. }
  1030. /*
  1031. * Reuse the SK buffer
  1032. */
  1033. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1034. {
  1035. struct rx_desc *rxptr = db->rx_insert_ptr;
  1036. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1037. rxptr->rx_skb_ptr = skb;
  1038. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1039. skb_tail_pointer(skb),
  1040. RX_ALLOC_SIZE,
  1041. PCI_DMA_FROMDEVICE));
  1042. wmb();
  1043. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1044. db->rx_avail_cnt++;
  1045. db->rx_insert_ptr = rxptr->next_rx_desc;
  1046. } else
  1047. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1048. }
  1049. /*
  1050. * Initialize transmit/Receive descriptor
  1051. * Using Chain structure, and allocate Tx/Rx buffer
  1052. */
  1053. static void uli526x_descriptor_init(struct uli526x_board_info *db, unsigned long ioaddr)
  1054. {
  1055. struct tx_desc *tmp_tx;
  1056. struct rx_desc *tmp_rx;
  1057. unsigned char *tmp_buf;
  1058. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1059. dma_addr_t tmp_buf_dma;
  1060. int i;
  1061. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1062. /* tx descriptor start pointer */
  1063. db->tx_insert_ptr = db->first_tx_desc;
  1064. db->tx_remove_ptr = db->first_tx_desc;
  1065. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  1066. /* rx descriptor start pointer */
  1067. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1068. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1069. db->rx_insert_ptr = db->first_rx_desc;
  1070. db->rx_ready_ptr = db->first_rx_desc;
  1071. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  1072. /* Init Transmit chain */
  1073. tmp_buf = db->buf_pool_start;
  1074. tmp_buf_dma = db->buf_pool_dma_start;
  1075. tmp_tx_dma = db->first_tx_desc_dma;
  1076. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1077. tmp_tx->tx_buf_ptr = tmp_buf;
  1078. tmp_tx->tdes0 = cpu_to_le32(0);
  1079. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1080. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1081. tmp_tx_dma += sizeof(struct tx_desc);
  1082. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1083. tmp_tx->next_tx_desc = tmp_tx + 1;
  1084. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1085. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1086. }
  1087. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1088. tmp_tx->next_tx_desc = db->first_tx_desc;
  1089. /* Init Receive descriptor chain */
  1090. tmp_rx_dma=db->first_rx_desc_dma;
  1091. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1092. tmp_rx->rdes0 = cpu_to_le32(0);
  1093. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1094. tmp_rx_dma += sizeof(struct rx_desc);
  1095. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1096. tmp_rx->next_rx_desc = tmp_rx + 1;
  1097. }
  1098. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1099. tmp_rx->next_rx_desc = db->first_rx_desc;
  1100. /* pre-allocate Rx buffer */
  1101. allocate_rx_buffer(db);
  1102. }
  1103. /*
  1104. * Update CR6 value
  1105. * Firstly stop ULI526X, then written value and start
  1106. */
  1107. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  1108. {
  1109. outl(cr6_data, ioaddr + DCR6);
  1110. udelay(5);
  1111. }
  1112. /*
  1113. * Send a setup frame for M5261/M5263
  1114. * This setup frame initialize ULI526X address filter mode
  1115. */
  1116. #ifdef __BIG_ENDIAN
  1117. #define FLT_SHIFT 16
  1118. #else
  1119. #define FLT_SHIFT 0
  1120. #endif
  1121. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1122. {
  1123. struct uli526x_board_info *db = netdev_priv(dev);
  1124. struct dev_mc_list *mcptr;
  1125. struct tx_desc *txptr;
  1126. u16 * addrptr;
  1127. u32 * suptr;
  1128. int i;
  1129. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1130. txptr = db->tx_insert_ptr;
  1131. suptr = (u32 *) txptr->tx_buf_ptr;
  1132. /* Node address */
  1133. addrptr = (u16 *) dev->dev_addr;
  1134. *suptr++ = addrptr[0] << FLT_SHIFT;
  1135. *suptr++ = addrptr[1] << FLT_SHIFT;
  1136. *suptr++ = addrptr[2] << FLT_SHIFT;
  1137. /* broadcast address */
  1138. *suptr++ = 0xffff << FLT_SHIFT;
  1139. *suptr++ = 0xffff << FLT_SHIFT;
  1140. *suptr++ = 0xffff << FLT_SHIFT;
  1141. /* fit the multicast address */
  1142. for (mcptr = dev->mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
  1143. addrptr = (u16 *) mcptr->dmi_addr;
  1144. *suptr++ = addrptr[0] << FLT_SHIFT;
  1145. *suptr++ = addrptr[1] << FLT_SHIFT;
  1146. *suptr++ = addrptr[2] << FLT_SHIFT;
  1147. }
  1148. for (; i<14; i++) {
  1149. *suptr++ = 0xffff << FLT_SHIFT;
  1150. *suptr++ = 0xffff << FLT_SHIFT;
  1151. *suptr++ = 0xffff << FLT_SHIFT;
  1152. }
  1153. /* prepare the setup frame */
  1154. db->tx_insert_ptr = txptr->next_tx_desc;
  1155. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1156. /* Resource Check and Send the setup packet */
  1157. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1158. /* Resource Empty */
  1159. db->tx_packet_cnt++;
  1160. txptr->tdes0 = cpu_to_le32(0x80000000);
  1161. update_cr6(db->cr6_data | 0x2000, dev->base_addr);
  1162. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  1163. update_cr6(db->cr6_data, dev->base_addr);
  1164. dev->trans_start = jiffies;
  1165. } else
  1166. printk(KERN_ERR DRV_NAME ": No Tx resource - Send_filter_frame!\n");
  1167. }
  1168. /*
  1169. * Allocate rx buffer,
  1170. * As possible as allocate maxiumn Rx buffer
  1171. */
  1172. static void allocate_rx_buffer(struct uli526x_board_info *db)
  1173. {
  1174. struct rx_desc *rxptr;
  1175. struct sk_buff *skb;
  1176. rxptr = db->rx_insert_ptr;
  1177. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1178. if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
  1179. break;
  1180. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1181. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1182. skb_tail_pointer(skb),
  1183. RX_ALLOC_SIZE,
  1184. PCI_DMA_FROMDEVICE));
  1185. wmb();
  1186. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1187. rxptr = rxptr->next_rx_desc;
  1188. db->rx_avail_cnt++;
  1189. }
  1190. db->rx_insert_ptr = rxptr;
  1191. }
  1192. /*
  1193. * Read one word data from the serial ROM
  1194. */
  1195. static u16 read_srom_word(long ioaddr, int offset)
  1196. {
  1197. int i;
  1198. u16 srom_data = 0;
  1199. long cr9_ioaddr = ioaddr + DCR9;
  1200. outl(CR9_SROM_READ, cr9_ioaddr);
  1201. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1202. /* Send the Read Command 110b */
  1203. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1204. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1205. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  1206. /* Send the offset */
  1207. for (i = 5; i >= 0; i--) {
  1208. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1209. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  1210. }
  1211. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1212. for (i = 16; i > 0; i--) {
  1213. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  1214. udelay(5);
  1215. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
  1216. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1217. udelay(5);
  1218. }
  1219. outl(CR9_SROM_READ, cr9_ioaddr);
  1220. return srom_data;
  1221. }
  1222. /*
  1223. * Auto sense the media mode
  1224. */
  1225. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1226. {
  1227. u8 ErrFlag = 0;
  1228. u16 phy_mode;
  1229. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1230. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1231. if ( (phy_mode & 0x24) == 0x24 ) {
  1232. phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
  1233. if(phy_mode&0x8000)
  1234. phy_mode = 0x8000;
  1235. else if(phy_mode&0x4000)
  1236. phy_mode = 0x4000;
  1237. else if(phy_mode&0x2000)
  1238. phy_mode = 0x2000;
  1239. else
  1240. phy_mode = 0x1000;
  1241. /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
  1242. switch (phy_mode) {
  1243. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1244. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1245. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1246. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1247. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1248. }
  1249. } else {
  1250. db->op_mode = ULI526X_10MHF;
  1251. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1252. ErrFlag = 1;
  1253. }
  1254. return ErrFlag;
  1255. }
  1256. /*
  1257. * Set 10/100 phyxcer capability
  1258. * AUTO mode : phyxcer register4 is NIC capability
  1259. * Force mode: phyxcer register4 is the force media
  1260. */
  1261. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1262. {
  1263. u16 phy_reg;
  1264. /* Phyxcer capability setting */
  1265. phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  1266. if (db->media_mode & ULI526X_AUTO) {
  1267. /* AUTO Mode */
  1268. phy_reg |= db->PHY_reg4;
  1269. } else {
  1270. /* Force Mode */
  1271. switch(db->media_mode) {
  1272. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1273. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1274. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1275. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1276. }
  1277. }
  1278. /* Write new capability to Phyxcer Reg4 */
  1279. if ( !(phy_reg & 0x01e0)) {
  1280. phy_reg|=db->PHY_reg4;
  1281. db->media_mode|=ULI526X_AUTO;
  1282. }
  1283. phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  1284. /* Restart Auto-Negotiation */
  1285. phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  1286. udelay(50);
  1287. }
  1288. /*
  1289. * Process op-mode
  1290. AUTO mode : PHY controller in Auto-negotiation Mode
  1291. * Force mode: PHY controller in force mode with HUB
  1292. * N-way force capability with SWITCH
  1293. */
  1294. static void uli526x_process_mode(struct uli526x_board_info *db)
  1295. {
  1296. u16 phy_reg;
  1297. /* Full Duplex Mode Check */
  1298. if (db->op_mode & 0x4)
  1299. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1300. else
  1301. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1302. update_cr6(db->cr6_data, db->ioaddr);
  1303. /* 10/100M phyxcer force mode need */
  1304. if ( !(db->media_mode & 0x8)) {
  1305. /* Forece Mode */
  1306. phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
  1307. if ( !(phy_reg & 0x1) ) {
  1308. /* parter without N-Way capability */
  1309. phy_reg = 0x0;
  1310. switch(db->op_mode) {
  1311. case ULI526X_10MHF: phy_reg = 0x0; break;
  1312. case ULI526X_10MFD: phy_reg = 0x100; break;
  1313. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1314. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1315. }
  1316. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
  1317. }
  1318. }
  1319. }
  1320. /*
  1321. * Write a word to Phy register
  1322. */
  1323. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
  1324. {
  1325. u16 i;
  1326. unsigned long ioaddr;
  1327. if(chip_id == PCI_ULI5263_ID)
  1328. {
  1329. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  1330. return;
  1331. }
  1332. /* M5261/M5263 Chip */
  1333. ioaddr = iobase + DCR9;
  1334. /* Send 33 synchronization clock to Phy controller */
  1335. for (i = 0; i < 35; i++)
  1336. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1337. /* Send start command(01) to Phy */
  1338. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1339. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1340. /* Send write command(01) to Phy */
  1341. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1342. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1343. /* Send Phy address */
  1344. for (i = 0x10; i > 0; i = i >> 1)
  1345. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1346. /* Send register address */
  1347. for (i = 0x10; i > 0; i = i >> 1)
  1348. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1349. /* written trasnition */
  1350. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1351. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1352. /* Write a word data to PHY controller */
  1353. for ( i = 0x8000; i > 0; i >>= 1)
  1354. phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1355. }
  1356. /*
  1357. * Read a word data from phy register
  1358. */
  1359. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
  1360. {
  1361. int i;
  1362. u16 phy_data;
  1363. unsigned long ioaddr;
  1364. if(chip_id == PCI_ULI5263_ID)
  1365. return phy_readby_cr10(iobase, phy_addr, offset);
  1366. /* M5261/M5263 Chip */
  1367. ioaddr = iobase + DCR9;
  1368. /* Send 33 synchronization clock to Phy controller */
  1369. for (i = 0; i < 35; i++)
  1370. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1371. /* Send start command(01) to Phy */
  1372. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1373. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1374. /* Send read command(10) to Phy */
  1375. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1376. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1377. /* Send Phy address */
  1378. for (i = 0x10; i > 0; i = i >> 1)
  1379. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1380. /* Send register address */
  1381. for (i = 0x10; i > 0; i = i >> 1)
  1382. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1383. /* Skip transition state */
  1384. phy_read_1bit(ioaddr, chip_id);
  1385. /* read 16bit data */
  1386. for (phy_data = 0, i = 0; i < 16; i++) {
  1387. phy_data <<= 1;
  1388. phy_data |= phy_read_1bit(ioaddr, chip_id);
  1389. }
  1390. return phy_data;
  1391. }
  1392. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  1393. {
  1394. unsigned long ioaddr,cr10_value;
  1395. ioaddr = iobase + DCR10;
  1396. cr10_value = phy_addr;
  1397. cr10_value = (cr10_value<<5) + offset;
  1398. cr10_value = (cr10_value<<16) + 0x08000000;
  1399. outl(cr10_value,ioaddr);
  1400. udelay(1);
  1401. while(1)
  1402. {
  1403. cr10_value = inl(ioaddr);
  1404. if(cr10_value&0x10000000)
  1405. break;
  1406. }
  1407. return (cr10_value&0x0ffff);
  1408. }
  1409. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
  1410. {
  1411. unsigned long ioaddr,cr10_value;
  1412. ioaddr = iobase + DCR10;
  1413. cr10_value = phy_addr;
  1414. cr10_value = (cr10_value<<5) + offset;
  1415. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  1416. outl(cr10_value,ioaddr);
  1417. udelay(1);
  1418. }
  1419. /*
  1420. * Write one bit data to Phy Controller
  1421. */
  1422. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  1423. {
  1424. outl(phy_data , ioaddr); /* MII Clock Low */
  1425. udelay(1);
  1426. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  1427. udelay(1);
  1428. outl(phy_data , ioaddr); /* MII Clock Low */
  1429. udelay(1);
  1430. }
  1431. /*
  1432. * Read one bit phy data from PHY controller
  1433. */
  1434. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  1435. {
  1436. u16 phy_data;
  1437. outl(0x50000 , ioaddr);
  1438. udelay(1);
  1439. phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
  1440. outl(0x40000 , ioaddr);
  1441. udelay(1);
  1442. return phy_data;
  1443. }
  1444. static struct pci_device_id uli526x_pci_tbl[] = {
  1445. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1446. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1447. { 0, }
  1448. };
  1449. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1450. static struct pci_driver uli526x_driver = {
  1451. .name = "uli526x",
  1452. .id_table = uli526x_pci_tbl,
  1453. .probe = uli526x_init_one,
  1454. .remove = __devexit_p(uli526x_remove_one),
  1455. .suspend = uli526x_suspend,
  1456. .resume = uli526x_resume,
  1457. };
  1458. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1459. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1460. MODULE_LICENSE("GPL");
  1461. module_param(debug, int, 0644);
  1462. module_param(mode, int, 0);
  1463. module_param(cr6set, int, 0);
  1464. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1465. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1466. /* Description:
  1467. * when user used insmod to add module, system invoked init_module()
  1468. * to register the services.
  1469. */
  1470. static int __init uli526x_init_module(void)
  1471. {
  1472. printk(version);
  1473. printed_version = 1;
  1474. ULI526X_DBUG(0, "init_module() ", debug);
  1475. if (debug)
  1476. uli526x_debug = debug; /* set debug flag */
  1477. if (cr6set)
  1478. uli526x_cr6_user_set = cr6set;
  1479. switch (mode) {
  1480. case ULI526X_10MHF:
  1481. case ULI526X_100MHF:
  1482. case ULI526X_10MFD:
  1483. case ULI526X_100MFD:
  1484. uli526x_media_mode = mode;
  1485. break;
  1486. default:
  1487. uli526x_media_mode = ULI526X_AUTO;
  1488. break;
  1489. }
  1490. return pci_register_driver(&uli526x_driver);
  1491. }
  1492. /*
  1493. * Description:
  1494. * when user used rmmod to delete module, system invoked clean_module()
  1495. * to un-register all registered services.
  1496. */
  1497. static void __exit uli526x_cleanup_module(void)
  1498. {
  1499. ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
  1500. pci_unregister_driver(&uli526x_driver);
  1501. }
  1502. module_init(uli526x_init_module);
  1503. module_exit(uli526x_cleanup_module);