tc35815.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509
  1. /*
  2. * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
  3. *
  4. * Based on skelton.c by Donald Becker.
  5. *
  6. * This driver is a replacement of older and less maintained version.
  7. * This is a header of the older version:
  8. * -----<snip>-----
  9. * Copyright 2001 MontaVista Software Inc.
  10. * Author: MontaVista Software, Inc.
  11. * ahennessy@mvista.com
  12. * Copyright (C) 2000-2001 Toshiba Corporation
  13. * static const char *version =
  14. * "tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
  15. * -----<snip>-----
  16. *
  17. * This file is subject to the terms and conditions of the GNU General Public
  18. * License. See the file "COPYING" in the main directory of this archive
  19. * for more details.
  20. *
  21. * (C) Copyright TOSHIBA CORPORATION 2004-2005
  22. * All Rights Reserved.
  23. */
  24. #ifdef TC35815_NAPI
  25. #define DRV_VERSION "1.37-NAPI"
  26. #else
  27. #define DRV_VERSION "1.37"
  28. #endif
  29. static const char *version = "tc35815.c:v" DRV_VERSION "\n";
  30. #define MODNAME "tc35815"
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/fcntl.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/ioport.h>
  37. #include <linux/in.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/slab.h>
  40. #include <linux/string.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/errno.h>
  43. #include <linux/init.h>
  44. #include <linux/netdevice.h>
  45. #include <linux/etherdevice.h>
  46. #include <linux/skbuff.h>
  47. #include <linux/delay.h>
  48. #include <linux/pci.h>
  49. #include <linux/phy.h>
  50. #include <linux/workqueue.h>
  51. #include <linux/platform_device.h>
  52. #include <asm/io.h>
  53. #include <asm/byteorder.h>
  54. /* First, a few definitions that the brave might change. */
  55. #define GATHER_TXINT /* On-Demand Tx Interrupt */
  56. #define WORKAROUND_LOSTCAR
  57. #define WORKAROUND_100HALF_PROMISC
  58. /* #define TC35815_USE_PACKEDBUFFER */
  59. enum tc35815_chiptype {
  60. TC35815CF = 0,
  61. TC35815_NWU,
  62. TC35815_TX4939,
  63. };
  64. /* indexed by tc35815_chiptype, above */
  65. static const struct {
  66. const char *name;
  67. } chip_info[] __devinitdata = {
  68. { "TOSHIBA TC35815CF 10/100BaseTX" },
  69. { "TOSHIBA TC35815 with Wake on LAN" },
  70. { "TOSHIBA TC35815/TX4939" },
  71. };
  72. static const struct pci_device_id tc35815_pci_tbl[] = {
  73. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815CF), .driver_data = TC35815CF },
  74. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU), .driver_data = TC35815_NWU },
  75. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939), .driver_data = TC35815_TX4939 },
  76. {0,}
  77. };
  78. MODULE_DEVICE_TABLE(pci, tc35815_pci_tbl);
  79. /* see MODULE_PARM_DESC */
  80. static struct tc35815_options {
  81. int speed;
  82. int duplex;
  83. } options;
  84. /*
  85. * Registers
  86. */
  87. struct tc35815_regs {
  88. __u32 DMA_Ctl; /* 0x00 */
  89. __u32 TxFrmPtr;
  90. __u32 TxThrsh;
  91. __u32 TxPollCtr;
  92. __u32 BLFrmPtr;
  93. __u32 RxFragSize;
  94. __u32 Int_En;
  95. __u32 FDA_Bas;
  96. __u32 FDA_Lim; /* 0x20 */
  97. __u32 Int_Src;
  98. __u32 unused0[2];
  99. __u32 PauseCnt;
  100. __u32 RemPauCnt;
  101. __u32 TxCtlFrmStat;
  102. __u32 unused1;
  103. __u32 MAC_Ctl; /* 0x40 */
  104. __u32 CAM_Ctl;
  105. __u32 Tx_Ctl;
  106. __u32 Tx_Stat;
  107. __u32 Rx_Ctl;
  108. __u32 Rx_Stat;
  109. __u32 MD_Data;
  110. __u32 MD_CA;
  111. __u32 CAM_Adr; /* 0x60 */
  112. __u32 CAM_Data;
  113. __u32 CAM_Ena;
  114. __u32 PROM_Ctl;
  115. __u32 PROM_Data;
  116. __u32 Algn_Cnt;
  117. __u32 CRC_Cnt;
  118. __u32 Miss_Cnt;
  119. };
  120. /*
  121. * Bit assignments
  122. */
  123. /* DMA_Ctl bit asign ------------------------------------------------------- */
  124. #define DMA_RxAlign 0x00c00000 /* 1:Reception Alignment */
  125. #define DMA_RxAlign_1 0x00400000
  126. #define DMA_RxAlign_2 0x00800000
  127. #define DMA_RxAlign_3 0x00c00000
  128. #define DMA_M66EnStat 0x00080000 /* 1:66MHz Enable State */
  129. #define DMA_IntMask 0x00040000 /* 1:Interupt mask */
  130. #define DMA_SWIntReq 0x00020000 /* 1:Software Interrupt request */
  131. #define DMA_TxWakeUp 0x00010000 /* 1:Transmit Wake Up */
  132. #define DMA_RxBigE 0x00008000 /* 1:Receive Big Endian */
  133. #define DMA_TxBigE 0x00004000 /* 1:Transmit Big Endian */
  134. #define DMA_TestMode 0x00002000 /* 1:Test Mode */
  135. #define DMA_PowrMgmnt 0x00001000 /* 1:Power Management */
  136. #define DMA_DmBurst_Mask 0x000001fc /* DMA Burst size */
  137. /* RxFragSize bit asign ---------------------------------------------------- */
  138. #define RxFrag_EnPack 0x00008000 /* 1:Enable Packing */
  139. #define RxFrag_MinFragMask 0x00000ffc /* Minimum Fragment */
  140. /* MAC_Ctl bit asign ------------------------------------------------------- */
  141. #define MAC_Link10 0x00008000 /* 1:Link Status 10Mbits */
  142. #define MAC_EnMissRoll 0x00002000 /* 1:Enable Missed Roll */
  143. #define MAC_MissRoll 0x00000400 /* 1:Missed Roll */
  144. #define MAC_Loop10 0x00000080 /* 1:Loop 10 Mbps */
  145. #define MAC_Conn_Auto 0x00000000 /*00:Connection mode (Automatic) */
  146. #define MAC_Conn_10M 0x00000020 /*01: (10Mbps endec)*/
  147. #define MAC_Conn_Mll 0x00000040 /*10: (Mll clock) */
  148. #define MAC_MacLoop 0x00000010 /* 1:MAC Loopback */
  149. #define MAC_FullDup 0x00000008 /* 1:Full Duplex 0:Half Duplex */
  150. #define MAC_Reset 0x00000004 /* 1:Software Reset */
  151. #define MAC_HaltImm 0x00000002 /* 1:Halt Immediate */
  152. #define MAC_HaltReq 0x00000001 /* 1:Halt request */
  153. /* PROM_Ctl bit asign ------------------------------------------------------ */
  154. #define PROM_Busy 0x00008000 /* 1:Busy (Start Operation) */
  155. #define PROM_Read 0x00004000 /*10:Read operation */
  156. #define PROM_Write 0x00002000 /*01:Write operation */
  157. #define PROM_Erase 0x00006000 /*11:Erase operation */
  158. /*00:Enable or Disable Writting, */
  159. /* as specified in PROM_Addr. */
  160. #define PROM_Addr_Ena 0x00000030 /*11xxxx:PROM Write enable */
  161. /*00xxxx: disable */
  162. /* CAM_Ctl bit asign ------------------------------------------------------- */
  163. #define CAM_CompEn 0x00000010 /* 1:CAM Compare Enable */
  164. #define CAM_NegCAM 0x00000008 /* 1:Reject packets CAM recognizes,*/
  165. /* accept other */
  166. #define CAM_BroadAcc 0x00000004 /* 1:Broadcast assept */
  167. #define CAM_GroupAcc 0x00000002 /* 1:Multicast assept */
  168. #define CAM_StationAcc 0x00000001 /* 1:unicast accept */
  169. /* CAM_Ena bit asign ------------------------------------------------------- */
  170. #define CAM_ENTRY_MAX 21 /* CAM Data entry max count */
  171. #define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits) */
  172. #define CAM_Ena_Bit(index) (1 << (index))
  173. #define CAM_ENTRY_DESTINATION 0
  174. #define CAM_ENTRY_SOURCE 1
  175. #define CAM_ENTRY_MACCTL 20
  176. /* Tx_Ctl bit asign -------------------------------------------------------- */
  177. #define Tx_En 0x00000001 /* 1:Transmit enable */
  178. #define Tx_TxHalt 0x00000002 /* 1:Transmit Halt Request */
  179. #define Tx_NoPad 0x00000004 /* 1:Suppress Padding */
  180. #define Tx_NoCRC 0x00000008 /* 1:Suppress Padding */
  181. #define Tx_FBack 0x00000010 /* 1:Fast Back-off */
  182. #define Tx_EnUnder 0x00000100 /* 1:Enable Underrun */
  183. #define Tx_EnExDefer 0x00000200 /* 1:Enable Excessive Deferral */
  184. #define Tx_EnLCarr 0x00000400 /* 1:Enable Lost Carrier */
  185. #define Tx_EnExColl 0x00000800 /* 1:Enable Excessive Collision */
  186. #define Tx_EnLateColl 0x00001000 /* 1:Enable Late Collision */
  187. #define Tx_EnTxPar 0x00002000 /* 1:Enable Transmit Parity */
  188. #define Tx_EnComp 0x00004000 /* 1:Enable Completion */
  189. /* Tx_Stat bit asign ------------------------------------------------------- */
  190. #define Tx_TxColl_MASK 0x0000000F /* Tx Collision Count */
  191. #define Tx_ExColl 0x00000010 /* Excessive Collision */
  192. #define Tx_TXDefer 0x00000020 /* Transmit Defered */
  193. #define Tx_Paused 0x00000040 /* Transmit Paused */
  194. #define Tx_IntTx 0x00000080 /* Interrupt on Tx */
  195. #define Tx_Under 0x00000100 /* Underrun */
  196. #define Tx_Defer 0x00000200 /* Deferral */
  197. #define Tx_NCarr 0x00000400 /* No Carrier */
  198. #define Tx_10Stat 0x00000800 /* 10Mbps Status */
  199. #define Tx_LateColl 0x00001000 /* Late Collision */
  200. #define Tx_TxPar 0x00002000 /* Tx Parity Error */
  201. #define Tx_Comp 0x00004000 /* Completion */
  202. #define Tx_Halted 0x00008000 /* Tx Halted */
  203. #define Tx_SQErr 0x00010000 /* Signal Quality Error(SQE) */
  204. /* Rx_Ctl bit asign -------------------------------------------------------- */
  205. #define Rx_EnGood 0x00004000 /* 1:Enable Good */
  206. #define Rx_EnRxPar 0x00002000 /* 1:Enable Receive Parity */
  207. #define Rx_EnLongErr 0x00000800 /* 1:Enable Long Error */
  208. #define Rx_EnOver 0x00000400 /* 1:Enable OverFlow */
  209. #define Rx_EnCRCErr 0x00000200 /* 1:Enable CRC Error */
  210. #define Rx_EnAlign 0x00000100 /* 1:Enable Alignment */
  211. #define Rx_IgnoreCRC 0x00000040 /* 1:Ignore CRC Value */
  212. #define Rx_StripCRC 0x00000010 /* 1:Strip CRC Value */
  213. #define Rx_ShortEn 0x00000008 /* 1:Short Enable */
  214. #define Rx_LongEn 0x00000004 /* 1:Long Enable */
  215. #define Rx_RxHalt 0x00000002 /* 1:Receive Halt Request */
  216. #define Rx_RxEn 0x00000001 /* 1:Receive Intrrupt Enable */
  217. /* Rx_Stat bit asign ------------------------------------------------------- */
  218. #define Rx_Halted 0x00008000 /* Rx Halted */
  219. #define Rx_Good 0x00004000 /* Rx Good */
  220. #define Rx_RxPar 0x00002000 /* Rx Parity Error */
  221. #define Rx_TypePkt 0x00001000 /* Rx Type Packet */
  222. #define Rx_LongErr 0x00000800 /* Rx Long Error */
  223. #define Rx_Over 0x00000400 /* Rx Overflow */
  224. #define Rx_CRCErr 0x00000200 /* Rx CRC Error */
  225. #define Rx_Align 0x00000100 /* Rx Alignment Error */
  226. #define Rx_10Stat 0x00000080 /* Rx 10Mbps Status */
  227. #define Rx_IntRx 0x00000040 /* Rx Interrupt */
  228. #define Rx_CtlRecd 0x00000020 /* Rx Control Receive */
  229. #define Rx_InLenErr 0x00000010 /* Rx In Range Frame Length Error */
  230. #define Rx_Stat_Mask 0x0000FFF0 /* Rx All Status Mask */
  231. /* Int_En bit asign -------------------------------------------------------- */
  232. #define Int_NRAbtEn 0x00000800 /* 1:Non-recoverable Abort Enable */
  233. #define Int_TxCtlCmpEn 0x00000400 /* 1:Transmit Ctl Complete Enable */
  234. #define Int_DmParErrEn 0x00000200 /* 1:DMA Parity Error Enable */
  235. #define Int_DParDEn 0x00000100 /* 1:Data Parity Error Enable */
  236. #define Int_EarNotEn 0x00000080 /* 1:Early Notify Enable */
  237. #define Int_DParErrEn 0x00000040 /* 1:Detected Parity Error Enable */
  238. #define Int_SSysErrEn 0x00000020 /* 1:Signalled System Error Enable */
  239. #define Int_RMasAbtEn 0x00000010 /* 1:Received Master Abort Enable */
  240. #define Int_RTargAbtEn 0x00000008 /* 1:Received Target Abort Enable */
  241. #define Int_STargAbtEn 0x00000004 /* 1:Signalled Target Abort Enable */
  242. #define Int_BLExEn 0x00000002 /* 1:Buffer List Exhausted Enable */
  243. #define Int_FDAExEn 0x00000001 /* 1:Free Descriptor Area */
  244. /* Exhausted Enable */
  245. /* Int_Src bit asign ------------------------------------------------------- */
  246. #define Int_NRabt 0x00004000 /* 1:Non Recoverable error */
  247. #define Int_DmParErrStat 0x00002000 /* 1:DMA Parity Error & Clear */
  248. #define Int_BLEx 0x00001000 /* 1:Buffer List Empty & Clear */
  249. #define Int_FDAEx 0x00000800 /* 1:FDA Empty & Clear */
  250. #define Int_IntNRAbt 0x00000400 /* 1:Non Recoverable Abort */
  251. #define Int_IntCmp 0x00000200 /* 1:MAC control packet complete */
  252. #define Int_IntExBD 0x00000100 /* 1:Interrupt Extra BD & Clear */
  253. #define Int_DmParErr 0x00000080 /* 1:DMA Parity Error & Clear */
  254. #define Int_IntEarNot 0x00000040 /* 1:Receive Data write & Clear */
  255. #define Int_SWInt 0x00000020 /* 1:Software request & Clear */
  256. #define Int_IntBLEx 0x00000010 /* 1:Buffer List Empty & Clear */
  257. #define Int_IntFDAEx 0x00000008 /* 1:FDA Empty & Clear */
  258. #define Int_IntPCI 0x00000004 /* 1:PCI controller & Clear */
  259. #define Int_IntMacRx 0x00000002 /* 1:Rx controller & Clear */
  260. #define Int_IntMacTx 0x00000001 /* 1:Tx controller & Clear */
  261. /* MD_CA bit asign --------------------------------------------------------- */
  262. #define MD_CA_PreSup 0x00001000 /* 1:Preamble Supress */
  263. #define MD_CA_Busy 0x00000800 /* 1:Busy (Start Operation) */
  264. #define MD_CA_Wr 0x00000400 /* 1:Write 0:Read */
  265. /*
  266. * Descriptors
  267. */
  268. /* Frame descripter */
  269. struct FDesc {
  270. volatile __u32 FDNext;
  271. volatile __u32 FDSystem;
  272. volatile __u32 FDStat;
  273. volatile __u32 FDCtl;
  274. };
  275. /* Buffer descripter */
  276. struct BDesc {
  277. volatile __u32 BuffData;
  278. volatile __u32 BDCtl;
  279. };
  280. #define FD_ALIGN 16
  281. /* Frame Descripter bit asign ---------------------------------------------- */
  282. #define FD_FDLength_MASK 0x0000FFFF /* Length MASK */
  283. #define FD_BDCnt_MASK 0x001F0000 /* BD count MASK in FD */
  284. #define FD_FrmOpt_MASK 0x7C000000 /* Frame option MASK */
  285. #define FD_FrmOpt_BigEndian 0x40000000 /* Tx/Rx */
  286. #define FD_FrmOpt_IntTx 0x20000000 /* Tx only */
  287. #define FD_FrmOpt_NoCRC 0x10000000 /* Tx only */
  288. #define FD_FrmOpt_NoPadding 0x08000000 /* Tx only */
  289. #define FD_FrmOpt_Packing 0x04000000 /* Rx only */
  290. #define FD_CownsFD 0x80000000 /* FD Controller owner bit */
  291. #define FD_Next_EOL 0x00000001 /* FD EOL indicator */
  292. #define FD_BDCnt_SHIFT 16
  293. /* Buffer Descripter bit asign --------------------------------------------- */
  294. #define BD_BuffLength_MASK 0x0000FFFF /* Recieve Data Size */
  295. #define BD_RxBDID_MASK 0x00FF0000 /* BD ID Number MASK */
  296. #define BD_RxBDSeqN_MASK 0x7F000000 /* Rx BD Sequence Number */
  297. #define BD_CownsBD 0x80000000 /* BD Controller owner bit */
  298. #define BD_RxBDID_SHIFT 16
  299. #define BD_RxBDSeqN_SHIFT 24
  300. /* Some useful constants. */
  301. #undef NO_CHECK_CARRIER /* Does not check No-Carrier with TP */
  302. #ifdef NO_CHECK_CARRIER
  303. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  304. Tx_EnExColl | Tx_EnExDefer | Tx_EnUnder | \
  305. Tx_En) /* maybe 0x7b01 */
  306. #else
  307. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  308. Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
  309. Tx_En) /* maybe 0x7b01 */
  310. #endif
  311. #define RX_CTL_CMD (Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
  312. | Rx_EnCRCErr | Rx_EnAlign | Rx_StripCRC | Rx_RxEn) /* maybe 0x6f11 */
  313. #define INT_EN_CMD (Int_NRAbtEn | \
  314. Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
  315. Int_SSysErrEn | Int_RMasAbtEn | Int_RTargAbtEn | \
  316. Int_STargAbtEn | \
  317. Int_BLExEn | Int_FDAExEn) /* maybe 0xb7f*/
  318. #define DMA_CTL_CMD DMA_BURST_SIZE
  319. #define HAVE_DMA_RXALIGN(lp) likely((lp)->chiptype != TC35815CF)
  320. /* Tuning parameters */
  321. #define DMA_BURST_SIZE 32
  322. #define TX_THRESHOLD 1024
  323. /* used threshold with packet max byte for low pci transfer ability.*/
  324. #define TX_THRESHOLD_MAX 1536
  325. /* setting threshold max value when overrun error occured this count. */
  326. #define TX_THRESHOLD_KEEP_LIMIT 10
  327. /* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
  328. #ifdef TC35815_USE_PACKEDBUFFER
  329. #define FD_PAGE_NUM 2
  330. #define RX_BUF_NUM 8 /* >= 2 */
  331. #define RX_FD_NUM 250 /* >= 32 */
  332. #define TX_FD_NUM 128
  333. #define RX_BUF_SIZE PAGE_SIZE
  334. #else /* TC35815_USE_PACKEDBUFFER */
  335. #define FD_PAGE_NUM 4
  336. #define RX_BUF_NUM 128 /* < 256 */
  337. #define RX_FD_NUM 256 /* >= 32 */
  338. #define TX_FD_NUM 128
  339. #if RX_CTL_CMD & Rx_LongEn
  340. #define RX_BUF_SIZE PAGE_SIZE
  341. #elif RX_CTL_CMD & Rx_StripCRC
  342. #define RX_BUF_SIZE \
  343. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + NET_IP_ALIGN)
  344. #else
  345. #define RX_BUF_SIZE \
  346. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN + NET_IP_ALIGN)
  347. #endif
  348. #endif /* TC35815_USE_PACKEDBUFFER */
  349. #define RX_FD_RESERVE (2 / 2) /* max 2 BD per RxFD */
  350. #define NAPI_WEIGHT 16
  351. struct TxFD {
  352. struct FDesc fd;
  353. struct BDesc bd;
  354. struct BDesc unused;
  355. };
  356. struct RxFD {
  357. struct FDesc fd;
  358. struct BDesc bd[0]; /* variable length */
  359. };
  360. struct FrFD {
  361. struct FDesc fd;
  362. struct BDesc bd[RX_BUF_NUM];
  363. };
  364. #define tc_readl(addr) ioread32(addr)
  365. #define tc_writel(d, addr) iowrite32(d, addr)
  366. #define TC35815_TX_TIMEOUT msecs_to_jiffies(400)
  367. /* Information that need to be kept for each controller. */
  368. struct tc35815_local {
  369. struct pci_dev *pci_dev;
  370. struct net_device *dev;
  371. struct napi_struct napi;
  372. /* statistics */
  373. struct {
  374. int max_tx_qlen;
  375. int tx_ints;
  376. int rx_ints;
  377. int tx_underrun;
  378. } lstats;
  379. /* Tx control lock. This protects the transmit buffer ring
  380. * state along with the "tx full" state of the driver. This
  381. * means all netif_queue flow control actions are protected
  382. * by this lock as well.
  383. */
  384. spinlock_t lock;
  385. struct mii_bus *mii_bus;
  386. struct phy_device *phy_dev;
  387. int duplex;
  388. int speed;
  389. int link;
  390. struct work_struct restart_work;
  391. /*
  392. * Transmitting: Batch Mode.
  393. * 1 BD in 1 TxFD.
  394. * Receiving: Packing Mode. (TC35815_USE_PACKEDBUFFER)
  395. * 1 circular FD for Free Buffer List.
  396. * RX_BUF_NUM BD in Free Buffer FD.
  397. * One Free Buffer BD has PAGE_SIZE data buffer.
  398. * Or Non-Packing Mode.
  399. * 1 circular FD for Free Buffer List.
  400. * RX_BUF_NUM BD in Free Buffer FD.
  401. * One Free Buffer BD has ETH_FRAME_LEN data buffer.
  402. */
  403. void *fd_buf; /* for TxFD, RxFD, FrFD */
  404. dma_addr_t fd_buf_dma;
  405. struct TxFD *tfd_base;
  406. unsigned int tfd_start;
  407. unsigned int tfd_end;
  408. struct RxFD *rfd_base;
  409. struct RxFD *rfd_limit;
  410. struct RxFD *rfd_cur;
  411. struct FrFD *fbl_ptr;
  412. #ifdef TC35815_USE_PACKEDBUFFER
  413. unsigned char fbl_curid;
  414. void *data_buf[RX_BUF_NUM]; /* packing */
  415. dma_addr_t data_buf_dma[RX_BUF_NUM];
  416. struct {
  417. struct sk_buff *skb;
  418. dma_addr_t skb_dma;
  419. } tx_skbs[TX_FD_NUM];
  420. #else
  421. unsigned int fbl_count;
  422. struct {
  423. struct sk_buff *skb;
  424. dma_addr_t skb_dma;
  425. } tx_skbs[TX_FD_NUM], rx_skbs[RX_BUF_NUM];
  426. #endif
  427. u32 msg_enable;
  428. enum tc35815_chiptype chiptype;
  429. };
  430. static inline dma_addr_t fd_virt_to_bus(struct tc35815_local *lp, void *virt)
  431. {
  432. return lp->fd_buf_dma + ((u8 *)virt - (u8 *)lp->fd_buf);
  433. }
  434. #ifdef DEBUG
  435. static inline void *fd_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  436. {
  437. return (void *)((u8 *)lp->fd_buf + (bus - lp->fd_buf_dma));
  438. }
  439. #endif
  440. #ifdef TC35815_USE_PACKEDBUFFER
  441. static inline void *rxbuf_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  442. {
  443. int i;
  444. for (i = 0; i < RX_BUF_NUM; i++) {
  445. if (bus >= lp->data_buf_dma[i] &&
  446. bus < lp->data_buf_dma[i] + PAGE_SIZE)
  447. return (void *)((u8 *)lp->data_buf[i] +
  448. (bus - lp->data_buf_dma[i]));
  449. }
  450. return NULL;
  451. }
  452. #define TC35815_DMA_SYNC_ONDEMAND
  453. static void *alloc_rxbuf_page(struct pci_dev *hwdev, dma_addr_t *dma_handle)
  454. {
  455. #ifdef TC35815_DMA_SYNC_ONDEMAND
  456. void *buf;
  457. /* pci_map + pci_dma_sync will be more effective than
  458. * pci_alloc_consistent on some archs. */
  459. buf = (void *)__get_free_page(GFP_ATOMIC);
  460. if (!buf)
  461. return NULL;
  462. *dma_handle = pci_map_single(hwdev, buf, PAGE_SIZE,
  463. PCI_DMA_FROMDEVICE);
  464. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  465. free_page((unsigned long)buf);
  466. return NULL;
  467. }
  468. return buf;
  469. #else
  470. return pci_alloc_consistent(hwdev, PAGE_SIZE, dma_handle);
  471. #endif
  472. }
  473. static void free_rxbuf_page(struct pci_dev *hwdev, void *buf, dma_addr_t dma_handle)
  474. {
  475. #ifdef TC35815_DMA_SYNC_ONDEMAND
  476. pci_unmap_single(hwdev, dma_handle, PAGE_SIZE, PCI_DMA_FROMDEVICE);
  477. free_page((unsigned long)buf);
  478. #else
  479. pci_free_consistent(hwdev, PAGE_SIZE, buf, dma_handle);
  480. #endif
  481. }
  482. #else /* TC35815_USE_PACKEDBUFFER */
  483. static struct sk_buff *alloc_rxbuf_skb(struct net_device *dev,
  484. struct pci_dev *hwdev,
  485. dma_addr_t *dma_handle)
  486. {
  487. struct sk_buff *skb;
  488. skb = dev_alloc_skb(RX_BUF_SIZE);
  489. if (!skb)
  490. return NULL;
  491. *dma_handle = pci_map_single(hwdev, skb->data, RX_BUF_SIZE,
  492. PCI_DMA_FROMDEVICE);
  493. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  494. dev_kfree_skb_any(skb);
  495. return NULL;
  496. }
  497. skb_reserve(skb, 2); /* make IP header 4byte aligned */
  498. return skb;
  499. }
  500. static void free_rxbuf_skb(struct pci_dev *hwdev, struct sk_buff *skb, dma_addr_t dma_handle)
  501. {
  502. pci_unmap_single(hwdev, dma_handle, RX_BUF_SIZE,
  503. PCI_DMA_FROMDEVICE);
  504. dev_kfree_skb_any(skb);
  505. }
  506. #endif /* TC35815_USE_PACKEDBUFFER */
  507. /* Index to functions, as function prototypes. */
  508. static int tc35815_open(struct net_device *dev);
  509. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev);
  510. static irqreturn_t tc35815_interrupt(int irq, void *dev_id);
  511. #ifdef TC35815_NAPI
  512. static int tc35815_rx(struct net_device *dev, int limit);
  513. static int tc35815_poll(struct napi_struct *napi, int budget);
  514. #else
  515. static void tc35815_rx(struct net_device *dev);
  516. #endif
  517. static void tc35815_txdone(struct net_device *dev);
  518. static int tc35815_close(struct net_device *dev);
  519. static struct net_device_stats *tc35815_get_stats(struct net_device *dev);
  520. static void tc35815_set_multicast_list(struct net_device *dev);
  521. static void tc35815_tx_timeout(struct net_device *dev);
  522. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  523. #ifdef CONFIG_NET_POLL_CONTROLLER
  524. static void tc35815_poll_controller(struct net_device *dev);
  525. #endif
  526. static const struct ethtool_ops tc35815_ethtool_ops;
  527. /* Example routines you must write ;->. */
  528. static void tc35815_chip_reset(struct net_device *dev);
  529. static void tc35815_chip_init(struct net_device *dev);
  530. #ifdef DEBUG
  531. static void panic_queues(struct net_device *dev);
  532. #endif
  533. static void tc35815_restart_work(struct work_struct *work);
  534. static int tc_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  535. {
  536. struct net_device *dev = bus->priv;
  537. struct tc35815_regs __iomem *tr =
  538. (struct tc35815_regs __iomem *)dev->base_addr;
  539. unsigned long timeout = jiffies + 10;
  540. tc_writel(MD_CA_Busy | (mii_id << 5) | (regnum & 0x1f), &tr->MD_CA);
  541. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  542. if (time_after(jiffies, timeout))
  543. return -EIO;
  544. cpu_relax();
  545. }
  546. return tc_readl(&tr->MD_Data) & 0xffff;
  547. }
  548. static int tc_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 val)
  549. {
  550. struct net_device *dev = bus->priv;
  551. struct tc35815_regs __iomem *tr =
  552. (struct tc35815_regs __iomem *)dev->base_addr;
  553. unsigned long timeout = jiffies + 10;
  554. tc_writel(val, &tr->MD_Data);
  555. tc_writel(MD_CA_Busy | MD_CA_Wr | (mii_id << 5) | (regnum & 0x1f),
  556. &tr->MD_CA);
  557. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  558. if (time_after(jiffies, timeout))
  559. return -EIO;
  560. cpu_relax();
  561. }
  562. return 0;
  563. }
  564. static void tc_handle_link_change(struct net_device *dev)
  565. {
  566. struct tc35815_local *lp = netdev_priv(dev);
  567. struct phy_device *phydev = lp->phy_dev;
  568. unsigned long flags;
  569. int status_change = 0;
  570. spin_lock_irqsave(&lp->lock, flags);
  571. if (phydev->link &&
  572. (lp->speed != phydev->speed || lp->duplex != phydev->duplex)) {
  573. struct tc35815_regs __iomem *tr =
  574. (struct tc35815_regs __iomem *)dev->base_addr;
  575. u32 reg;
  576. reg = tc_readl(&tr->MAC_Ctl);
  577. reg |= MAC_HaltReq;
  578. tc_writel(reg, &tr->MAC_Ctl);
  579. if (phydev->duplex == DUPLEX_FULL)
  580. reg |= MAC_FullDup;
  581. else
  582. reg &= ~MAC_FullDup;
  583. tc_writel(reg, &tr->MAC_Ctl);
  584. reg &= ~MAC_HaltReq;
  585. tc_writel(reg, &tr->MAC_Ctl);
  586. /*
  587. * TX4939 PCFG.SPEEDn bit will be changed on
  588. * NETDEV_CHANGE event.
  589. */
  590. #if !defined(NO_CHECK_CARRIER) && defined(WORKAROUND_LOSTCAR)
  591. /*
  592. * WORKAROUND: enable LostCrS only if half duplex
  593. * operation.
  594. * (TX4939 does not have EnLCarr)
  595. */
  596. if (phydev->duplex == DUPLEX_HALF &&
  597. lp->chiptype != TC35815_TX4939)
  598. tc_writel(tc_readl(&tr->Tx_Ctl) | Tx_EnLCarr,
  599. &tr->Tx_Ctl);
  600. #endif
  601. lp->speed = phydev->speed;
  602. lp->duplex = phydev->duplex;
  603. status_change = 1;
  604. }
  605. if (phydev->link != lp->link) {
  606. if (phydev->link) {
  607. #ifdef WORKAROUND_100HALF_PROMISC
  608. /* delayed promiscuous enabling */
  609. if (dev->flags & IFF_PROMISC)
  610. tc35815_set_multicast_list(dev);
  611. #endif
  612. } else {
  613. lp->speed = 0;
  614. lp->duplex = -1;
  615. }
  616. lp->link = phydev->link;
  617. status_change = 1;
  618. }
  619. spin_unlock_irqrestore(&lp->lock, flags);
  620. if (status_change && netif_msg_link(lp)) {
  621. phy_print_status(phydev);
  622. #ifdef DEBUG
  623. printk(KERN_DEBUG
  624. "%s: MII BMCR %04x BMSR %04x LPA %04x\n",
  625. dev->name,
  626. phy_read(phydev, MII_BMCR),
  627. phy_read(phydev, MII_BMSR),
  628. phy_read(phydev, MII_LPA));
  629. #endif
  630. }
  631. }
  632. static int tc_mii_probe(struct net_device *dev)
  633. {
  634. struct tc35815_local *lp = netdev_priv(dev);
  635. struct phy_device *phydev = NULL;
  636. int phy_addr;
  637. u32 dropmask;
  638. /* find the first phy */
  639. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  640. if (lp->mii_bus->phy_map[phy_addr]) {
  641. if (phydev) {
  642. printk(KERN_ERR "%s: multiple PHYs found\n",
  643. dev->name);
  644. return -EINVAL;
  645. }
  646. phydev = lp->mii_bus->phy_map[phy_addr];
  647. break;
  648. }
  649. }
  650. if (!phydev) {
  651. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  652. return -ENODEV;
  653. }
  654. /* attach the mac to the phy */
  655. phydev = phy_connect(dev, dev_name(&phydev->dev),
  656. &tc_handle_link_change, 0,
  657. lp->chiptype == TC35815_TX4939 ?
  658. PHY_INTERFACE_MODE_RMII : PHY_INTERFACE_MODE_MII);
  659. if (IS_ERR(phydev)) {
  660. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  661. return PTR_ERR(phydev);
  662. }
  663. printk(KERN_INFO "%s: attached PHY driver [%s] "
  664. "(mii_bus:phy_addr=%s, id=%x)\n",
  665. dev->name, phydev->drv->name, dev_name(&phydev->dev),
  666. phydev->phy_id);
  667. /* mask with MAC supported features */
  668. phydev->supported &= PHY_BASIC_FEATURES;
  669. dropmask = 0;
  670. if (options.speed == 10)
  671. dropmask |= SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full;
  672. else if (options.speed == 100)
  673. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full;
  674. if (options.duplex == 1)
  675. dropmask |= SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full;
  676. else if (options.duplex == 2)
  677. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_100baseT_Half;
  678. phydev->supported &= ~dropmask;
  679. phydev->advertising = phydev->supported;
  680. lp->link = 0;
  681. lp->speed = 0;
  682. lp->duplex = -1;
  683. lp->phy_dev = phydev;
  684. return 0;
  685. }
  686. static int tc_mii_init(struct net_device *dev)
  687. {
  688. struct tc35815_local *lp = netdev_priv(dev);
  689. int err;
  690. int i;
  691. lp->mii_bus = mdiobus_alloc();
  692. if (lp->mii_bus == NULL) {
  693. err = -ENOMEM;
  694. goto err_out;
  695. }
  696. lp->mii_bus->name = "tc35815_mii_bus";
  697. lp->mii_bus->read = tc_mdio_read;
  698. lp->mii_bus->write = tc_mdio_write;
  699. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  700. (lp->pci_dev->bus->number << 8) | lp->pci_dev->devfn);
  701. lp->mii_bus->priv = dev;
  702. lp->mii_bus->parent = &lp->pci_dev->dev;
  703. lp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  704. if (!lp->mii_bus->irq) {
  705. err = -ENOMEM;
  706. goto err_out_free_mii_bus;
  707. }
  708. for (i = 0; i < PHY_MAX_ADDR; i++)
  709. lp->mii_bus->irq[i] = PHY_POLL;
  710. err = mdiobus_register(lp->mii_bus);
  711. if (err)
  712. goto err_out_free_mdio_irq;
  713. err = tc_mii_probe(dev);
  714. if (err)
  715. goto err_out_unregister_bus;
  716. return 0;
  717. err_out_unregister_bus:
  718. mdiobus_unregister(lp->mii_bus);
  719. err_out_free_mdio_irq:
  720. kfree(lp->mii_bus->irq);
  721. err_out_free_mii_bus:
  722. mdiobus_free(lp->mii_bus);
  723. err_out:
  724. return err;
  725. }
  726. #ifdef CONFIG_CPU_TX49XX
  727. /*
  728. * Find a platform_device providing a MAC address. The platform code
  729. * should provide a "tc35815-mac" device with a MAC address in its
  730. * platform_data.
  731. */
  732. static int __devinit tc35815_mac_match(struct device *dev, void *data)
  733. {
  734. struct platform_device *plat_dev = to_platform_device(dev);
  735. struct pci_dev *pci_dev = data;
  736. unsigned int id = pci_dev->irq;
  737. return !strcmp(plat_dev->name, "tc35815-mac") && plat_dev->id == id;
  738. }
  739. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  740. {
  741. struct tc35815_local *lp = netdev_priv(dev);
  742. struct device *pd = bus_find_device(&platform_bus_type, NULL,
  743. lp->pci_dev, tc35815_mac_match);
  744. if (pd) {
  745. if (pd->platform_data)
  746. memcpy(dev->dev_addr, pd->platform_data, ETH_ALEN);
  747. put_device(pd);
  748. return is_valid_ether_addr(dev->dev_addr) ? 0 : -ENODEV;
  749. }
  750. return -ENODEV;
  751. }
  752. #else
  753. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  754. {
  755. return -ENODEV;
  756. }
  757. #endif
  758. static int __devinit tc35815_init_dev_addr(struct net_device *dev)
  759. {
  760. struct tc35815_regs __iomem *tr =
  761. (struct tc35815_regs __iomem *)dev->base_addr;
  762. int i;
  763. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  764. ;
  765. for (i = 0; i < 6; i += 2) {
  766. unsigned short data;
  767. tc_writel(PROM_Busy | PROM_Read | (i / 2 + 2), &tr->PROM_Ctl);
  768. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  769. ;
  770. data = tc_readl(&tr->PROM_Data);
  771. dev->dev_addr[i] = data & 0xff;
  772. dev->dev_addr[i+1] = data >> 8;
  773. }
  774. if (!is_valid_ether_addr(dev->dev_addr))
  775. return tc35815_read_plat_dev_addr(dev);
  776. return 0;
  777. }
  778. static const struct net_device_ops tc35815_netdev_ops = {
  779. .ndo_open = tc35815_open,
  780. .ndo_stop = tc35815_close,
  781. .ndo_start_xmit = tc35815_send_packet,
  782. .ndo_get_stats = tc35815_get_stats,
  783. .ndo_set_multicast_list = tc35815_set_multicast_list,
  784. .ndo_tx_timeout = tc35815_tx_timeout,
  785. .ndo_do_ioctl = tc35815_ioctl,
  786. .ndo_validate_addr = eth_validate_addr,
  787. .ndo_change_mtu = eth_change_mtu,
  788. .ndo_set_mac_address = eth_mac_addr,
  789. #ifdef CONFIG_NET_POLL_CONTROLLER
  790. .ndo_poll_controller = tc35815_poll_controller,
  791. #endif
  792. };
  793. static int __devinit tc35815_init_one(struct pci_dev *pdev,
  794. const struct pci_device_id *ent)
  795. {
  796. void __iomem *ioaddr = NULL;
  797. struct net_device *dev;
  798. struct tc35815_local *lp;
  799. int rc;
  800. static int printed_version;
  801. if (!printed_version++) {
  802. printk(version);
  803. dev_printk(KERN_DEBUG, &pdev->dev,
  804. "speed:%d duplex:%d\n",
  805. options.speed, options.duplex);
  806. }
  807. if (!pdev->irq) {
  808. dev_warn(&pdev->dev, "no IRQ assigned.\n");
  809. return -ENODEV;
  810. }
  811. /* dev zeroed in alloc_etherdev */
  812. dev = alloc_etherdev(sizeof(*lp));
  813. if (dev == NULL) {
  814. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  815. return -ENOMEM;
  816. }
  817. SET_NETDEV_DEV(dev, &pdev->dev);
  818. lp = netdev_priv(dev);
  819. lp->dev = dev;
  820. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  821. rc = pcim_enable_device(pdev);
  822. if (rc)
  823. goto err_out;
  824. rc = pcim_iomap_regions(pdev, 1 << 1, MODNAME);
  825. if (rc)
  826. goto err_out;
  827. pci_set_master(pdev);
  828. ioaddr = pcim_iomap_table(pdev)[1];
  829. /* Initialize the device structure. */
  830. dev->netdev_ops = &tc35815_netdev_ops;
  831. dev->ethtool_ops = &tc35815_ethtool_ops;
  832. dev->watchdog_timeo = TC35815_TX_TIMEOUT;
  833. #ifdef TC35815_NAPI
  834. netif_napi_add(dev, &lp->napi, tc35815_poll, NAPI_WEIGHT);
  835. #endif
  836. dev->irq = pdev->irq;
  837. dev->base_addr = (unsigned long)ioaddr;
  838. INIT_WORK(&lp->restart_work, tc35815_restart_work);
  839. spin_lock_init(&lp->lock);
  840. lp->pci_dev = pdev;
  841. lp->chiptype = ent->driver_data;
  842. lp->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK;
  843. pci_set_drvdata(pdev, dev);
  844. /* Soft reset the chip. */
  845. tc35815_chip_reset(dev);
  846. /* Retrieve the ethernet address. */
  847. if (tc35815_init_dev_addr(dev)) {
  848. dev_warn(&pdev->dev, "not valid ether addr\n");
  849. random_ether_addr(dev->dev_addr);
  850. }
  851. rc = register_netdev(dev);
  852. if (rc)
  853. goto err_out;
  854. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  855. printk(KERN_INFO "%s: %s at 0x%lx, %pM, IRQ %d\n",
  856. dev->name,
  857. chip_info[ent->driver_data].name,
  858. dev->base_addr,
  859. dev->dev_addr,
  860. dev->irq);
  861. rc = tc_mii_init(dev);
  862. if (rc)
  863. goto err_out_unregister;
  864. return 0;
  865. err_out_unregister:
  866. unregister_netdev(dev);
  867. err_out:
  868. free_netdev(dev);
  869. return rc;
  870. }
  871. static void __devexit tc35815_remove_one(struct pci_dev *pdev)
  872. {
  873. struct net_device *dev = pci_get_drvdata(pdev);
  874. struct tc35815_local *lp = netdev_priv(dev);
  875. phy_disconnect(lp->phy_dev);
  876. mdiobus_unregister(lp->mii_bus);
  877. kfree(lp->mii_bus->irq);
  878. mdiobus_free(lp->mii_bus);
  879. unregister_netdev(dev);
  880. free_netdev(dev);
  881. pci_set_drvdata(pdev, NULL);
  882. }
  883. static int
  884. tc35815_init_queues(struct net_device *dev)
  885. {
  886. struct tc35815_local *lp = netdev_priv(dev);
  887. int i;
  888. unsigned long fd_addr;
  889. if (!lp->fd_buf) {
  890. BUG_ON(sizeof(struct FDesc) +
  891. sizeof(struct BDesc) * RX_BUF_NUM +
  892. sizeof(struct FDesc) * RX_FD_NUM +
  893. sizeof(struct TxFD) * TX_FD_NUM >
  894. PAGE_SIZE * FD_PAGE_NUM);
  895. lp->fd_buf = pci_alloc_consistent(lp->pci_dev,
  896. PAGE_SIZE * FD_PAGE_NUM,
  897. &lp->fd_buf_dma);
  898. if (!lp->fd_buf)
  899. return -ENOMEM;
  900. for (i = 0; i < RX_BUF_NUM; i++) {
  901. #ifdef TC35815_USE_PACKEDBUFFER
  902. lp->data_buf[i] =
  903. alloc_rxbuf_page(lp->pci_dev,
  904. &lp->data_buf_dma[i]);
  905. if (!lp->data_buf[i]) {
  906. while (--i >= 0) {
  907. free_rxbuf_page(lp->pci_dev,
  908. lp->data_buf[i],
  909. lp->data_buf_dma[i]);
  910. lp->data_buf[i] = NULL;
  911. }
  912. pci_free_consistent(lp->pci_dev,
  913. PAGE_SIZE * FD_PAGE_NUM,
  914. lp->fd_buf,
  915. lp->fd_buf_dma);
  916. lp->fd_buf = NULL;
  917. return -ENOMEM;
  918. }
  919. #else
  920. lp->rx_skbs[i].skb =
  921. alloc_rxbuf_skb(dev, lp->pci_dev,
  922. &lp->rx_skbs[i].skb_dma);
  923. if (!lp->rx_skbs[i].skb) {
  924. while (--i >= 0) {
  925. free_rxbuf_skb(lp->pci_dev,
  926. lp->rx_skbs[i].skb,
  927. lp->rx_skbs[i].skb_dma);
  928. lp->rx_skbs[i].skb = NULL;
  929. }
  930. pci_free_consistent(lp->pci_dev,
  931. PAGE_SIZE * FD_PAGE_NUM,
  932. lp->fd_buf,
  933. lp->fd_buf_dma);
  934. lp->fd_buf = NULL;
  935. return -ENOMEM;
  936. }
  937. #endif
  938. }
  939. printk(KERN_DEBUG "%s: FD buf %p DataBuf",
  940. dev->name, lp->fd_buf);
  941. #ifdef TC35815_USE_PACKEDBUFFER
  942. printk(" DataBuf");
  943. for (i = 0; i < RX_BUF_NUM; i++)
  944. printk(" %p", lp->data_buf[i]);
  945. #endif
  946. printk("\n");
  947. } else {
  948. for (i = 0; i < FD_PAGE_NUM; i++)
  949. clear_page((void *)((unsigned long)lp->fd_buf +
  950. i * PAGE_SIZE));
  951. }
  952. fd_addr = (unsigned long)lp->fd_buf;
  953. /* Free Descriptors (for Receive) */
  954. lp->rfd_base = (struct RxFD *)fd_addr;
  955. fd_addr += sizeof(struct RxFD) * RX_FD_NUM;
  956. for (i = 0; i < RX_FD_NUM; i++)
  957. lp->rfd_base[i].fd.FDCtl = cpu_to_le32(FD_CownsFD);
  958. lp->rfd_cur = lp->rfd_base;
  959. lp->rfd_limit = (struct RxFD *)fd_addr - (RX_FD_RESERVE + 1);
  960. /* Transmit Descriptors */
  961. lp->tfd_base = (struct TxFD *)fd_addr;
  962. fd_addr += sizeof(struct TxFD) * TX_FD_NUM;
  963. for (i = 0; i < TX_FD_NUM; i++) {
  964. lp->tfd_base[i].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[i+1]));
  965. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  966. lp->tfd_base[i].fd.FDCtl = cpu_to_le32(0);
  967. }
  968. lp->tfd_base[TX_FD_NUM-1].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[0]));
  969. lp->tfd_start = 0;
  970. lp->tfd_end = 0;
  971. /* Buffer List (for Receive) */
  972. lp->fbl_ptr = (struct FrFD *)fd_addr;
  973. lp->fbl_ptr->fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, lp->fbl_ptr));
  974. lp->fbl_ptr->fd.FDCtl = cpu_to_le32(RX_BUF_NUM | FD_CownsFD);
  975. #ifndef TC35815_USE_PACKEDBUFFER
  976. /*
  977. * move all allocated skbs to head of rx_skbs[] array.
  978. * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
  979. * tc35815_rx() had failed.
  980. */
  981. lp->fbl_count = 0;
  982. for (i = 0; i < RX_BUF_NUM; i++) {
  983. if (lp->rx_skbs[i].skb) {
  984. if (i != lp->fbl_count) {
  985. lp->rx_skbs[lp->fbl_count].skb =
  986. lp->rx_skbs[i].skb;
  987. lp->rx_skbs[lp->fbl_count].skb_dma =
  988. lp->rx_skbs[i].skb_dma;
  989. }
  990. lp->fbl_count++;
  991. }
  992. }
  993. #endif
  994. for (i = 0; i < RX_BUF_NUM; i++) {
  995. #ifdef TC35815_USE_PACKEDBUFFER
  996. lp->fbl_ptr->bd[i].BuffData = cpu_to_le32(lp->data_buf_dma[i]);
  997. #else
  998. if (i >= lp->fbl_count) {
  999. lp->fbl_ptr->bd[i].BuffData = 0;
  1000. lp->fbl_ptr->bd[i].BDCtl = 0;
  1001. continue;
  1002. }
  1003. lp->fbl_ptr->bd[i].BuffData =
  1004. cpu_to_le32(lp->rx_skbs[i].skb_dma);
  1005. #endif
  1006. /* BDID is index of FrFD.bd[] */
  1007. lp->fbl_ptr->bd[i].BDCtl =
  1008. cpu_to_le32(BD_CownsBD | (i << BD_RxBDID_SHIFT) |
  1009. RX_BUF_SIZE);
  1010. }
  1011. #ifdef TC35815_USE_PACKEDBUFFER
  1012. lp->fbl_curid = 0;
  1013. #endif
  1014. printk(KERN_DEBUG "%s: TxFD %p RxFD %p FrFD %p\n",
  1015. dev->name, lp->tfd_base, lp->rfd_base, lp->fbl_ptr);
  1016. return 0;
  1017. }
  1018. static void
  1019. tc35815_clear_queues(struct net_device *dev)
  1020. {
  1021. struct tc35815_local *lp = netdev_priv(dev);
  1022. int i;
  1023. for (i = 0; i < TX_FD_NUM; i++) {
  1024. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1025. struct sk_buff *skb =
  1026. fdsystem != 0xffffffff ?
  1027. lp->tx_skbs[fdsystem].skb : NULL;
  1028. #ifdef DEBUG
  1029. if (lp->tx_skbs[i].skb != skb) {
  1030. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1031. panic_queues(dev);
  1032. }
  1033. #else
  1034. BUG_ON(lp->tx_skbs[i].skb != skb);
  1035. #endif
  1036. if (skb) {
  1037. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1038. lp->tx_skbs[i].skb = NULL;
  1039. lp->tx_skbs[i].skb_dma = 0;
  1040. dev_kfree_skb_any(skb);
  1041. }
  1042. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1043. }
  1044. tc35815_init_queues(dev);
  1045. }
  1046. static void
  1047. tc35815_free_queues(struct net_device *dev)
  1048. {
  1049. struct tc35815_local *lp = netdev_priv(dev);
  1050. int i;
  1051. if (lp->tfd_base) {
  1052. for (i = 0; i < TX_FD_NUM; i++) {
  1053. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1054. struct sk_buff *skb =
  1055. fdsystem != 0xffffffff ?
  1056. lp->tx_skbs[fdsystem].skb : NULL;
  1057. #ifdef DEBUG
  1058. if (lp->tx_skbs[i].skb != skb) {
  1059. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1060. panic_queues(dev);
  1061. }
  1062. #else
  1063. BUG_ON(lp->tx_skbs[i].skb != skb);
  1064. #endif
  1065. if (skb) {
  1066. dev_kfree_skb(skb);
  1067. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1068. lp->tx_skbs[i].skb = NULL;
  1069. lp->tx_skbs[i].skb_dma = 0;
  1070. }
  1071. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1072. }
  1073. }
  1074. lp->rfd_base = NULL;
  1075. lp->rfd_limit = NULL;
  1076. lp->rfd_cur = NULL;
  1077. lp->fbl_ptr = NULL;
  1078. for (i = 0; i < RX_BUF_NUM; i++) {
  1079. #ifdef TC35815_USE_PACKEDBUFFER
  1080. if (lp->data_buf[i]) {
  1081. free_rxbuf_page(lp->pci_dev,
  1082. lp->data_buf[i], lp->data_buf_dma[i]);
  1083. lp->data_buf[i] = NULL;
  1084. }
  1085. #else
  1086. if (lp->rx_skbs[i].skb) {
  1087. free_rxbuf_skb(lp->pci_dev, lp->rx_skbs[i].skb,
  1088. lp->rx_skbs[i].skb_dma);
  1089. lp->rx_skbs[i].skb = NULL;
  1090. }
  1091. #endif
  1092. }
  1093. if (lp->fd_buf) {
  1094. pci_free_consistent(lp->pci_dev, PAGE_SIZE * FD_PAGE_NUM,
  1095. lp->fd_buf, lp->fd_buf_dma);
  1096. lp->fd_buf = NULL;
  1097. }
  1098. }
  1099. static void
  1100. dump_txfd(struct TxFD *fd)
  1101. {
  1102. printk("TxFD(%p): %08x %08x %08x %08x\n", fd,
  1103. le32_to_cpu(fd->fd.FDNext),
  1104. le32_to_cpu(fd->fd.FDSystem),
  1105. le32_to_cpu(fd->fd.FDStat),
  1106. le32_to_cpu(fd->fd.FDCtl));
  1107. printk("BD: ");
  1108. printk(" %08x %08x",
  1109. le32_to_cpu(fd->bd.BuffData),
  1110. le32_to_cpu(fd->bd.BDCtl));
  1111. printk("\n");
  1112. }
  1113. static int
  1114. dump_rxfd(struct RxFD *fd)
  1115. {
  1116. int i, bd_count = (le32_to_cpu(fd->fd.FDCtl) & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1117. if (bd_count > 8)
  1118. bd_count = 8;
  1119. printk("RxFD(%p): %08x %08x %08x %08x\n", fd,
  1120. le32_to_cpu(fd->fd.FDNext),
  1121. le32_to_cpu(fd->fd.FDSystem),
  1122. le32_to_cpu(fd->fd.FDStat),
  1123. le32_to_cpu(fd->fd.FDCtl));
  1124. if (le32_to_cpu(fd->fd.FDCtl) & FD_CownsFD)
  1125. return 0;
  1126. printk("BD: ");
  1127. for (i = 0; i < bd_count; i++)
  1128. printk(" %08x %08x",
  1129. le32_to_cpu(fd->bd[i].BuffData),
  1130. le32_to_cpu(fd->bd[i].BDCtl));
  1131. printk("\n");
  1132. return bd_count;
  1133. }
  1134. #if defined(DEBUG) || defined(TC35815_USE_PACKEDBUFFER)
  1135. static void
  1136. dump_frfd(struct FrFD *fd)
  1137. {
  1138. int i;
  1139. printk("FrFD(%p): %08x %08x %08x %08x\n", fd,
  1140. le32_to_cpu(fd->fd.FDNext),
  1141. le32_to_cpu(fd->fd.FDSystem),
  1142. le32_to_cpu(fd->fd.FDStat),
  1143. le32_to_cpu(fd->fd.FDCtl));
  1144. printk("BD: ");
  1145. for (i = 0; i < RX_BUF_NUM; i++)
  1146. printk(" %08x %08x",
  1147. le32_to_cpu(fd->bd[i].BuffData),
  1148. le32_to_cpu(fd->bd[i].BDCtl));
  1149. printk("\n");
  1150. }
  1151. #endif
  1152. #ifdef DEBUG
  1153. static void
  1154. panic_queues(struct net_device *dev)
  1155. {
  1156. struct tc35815_local *lp = netdev_priv(dev);
  1157. int i;
  1158. printk("TxFD base %p, start %u, end %u\n",
  1159. lp->tfd_base, lp->tfd_start, lp->tfd_end);
  1160. printk("RxFD base %p limit %p cur %p\n",
  1161. lp->rfd_base, lp->rfd_limit, lp->rfd_cur);
  1162. printk("FrFD %p\n", lp->fbl_ptr);
  1163. for (i = 0; i < TX_FD_NUM; i++)
  1164. dump_txfd(&lp->tfd_base[i]);
  1165. for (i = 0; i < RX_FD_NUM; i++) {
  1166. int bd_count = dump_rxfd(&lp->rfd_base[i]);
  1167. i += (bd_count + 1) / 2; /* skip BDs */
  1168. }
  1169. dump_frfd(lp->fbl_ptr);
  1170. panic("%s: Illegal queue state.", dev->name);
  1171. }
  1172. #endif
  1173. static void print_eth(const u8 *add)
  1174. {
  1175. printk(KERN_DEBUG "print_eth(%p)\n", add);
  1176. printk(KERN_DEBUG " %pM => %pM : %02x%02x\n",
  1177. add + 6, add, add[12], add[13]);
  1178. }
  1179. static int tc35815_tx_full(struct net_device *dev)
  1180. {
  1181. struct tc35815_local *lp = netdev_priv(dev);
  1182. return ((lp->tfd_start + 1) % TX_FD_NUM == lp->tfd_end);
  1183. }
  1184. static void tc35815_restart(struct net_device *dev)
  1185. {
  1186. struct tc35815_local *lp = netdev_priv(dev);
  1187. if (lp->phy_dev) {
  1188. int timeout;
  1189. phy_write(lp->phy_dev, MII_BMCR, BMCR_RESET);
  1190. timeout = 100;
  1191. while (--timeout) {
  1192. if (!(phy_read(lp->phy_dev, MII_BMCR) & BMCR_RESET))
  1193. break;
  1194. udelay(1);
  1195. }
  1196. if (!timeout)
  1197. printk(KERN_ERR "%s: BMCR reset failed.\n", dev->name);
  1198. }
  1199. spin_lock_irq(&lp->lock);
  1200. tc35815_chip_reset(dev);
  1201. tc35815_clear_queues(dev);
  1202. tc35815_chip_init(dev);
  1203. /* Reconfigure CAM again since tc35815_chip_init() initialize it. */
  1204. tc35815_set_multicast_list(dev);
  1205. spin_unlock_irq(&lp->lock);
  1206. netif_wake_queue(dev);
  1207. }
  1208. static void tc35815_restart_work(struct work_struct *work)
  1209. {
  1210. struct tc35815_local *lp =
  1211. container_of(work, struct tc35815_local, restart_work);
  1212. struct net_device *dev = lp->dev;
  1213. tc35815_restart(dev);
  1214. }
  1215. static void tc35815_schedule_restart(struct net_device *dev)
  1216. {
  1217. struct tc35815_local *lp = netdev_priv(dev);
  1218. struct tc35815_regs __iomem *tr =
  1219. (struct tc35815_regs __iomem *)dev->base_addr;
  1220. /* disable interrupts */
  1221. tc_writel(0, &tr->Int_En);
  1222. tc_writel(tc_readl(&tr->DMA_Ctl) | DMA_IntMask, &tr->DMA_Ctl);
  1223. schedule_work(&lp->restart_work);
  1224. }
  1225. static void tc35815_tx_timeout(struct net_device *dev)
  1226. {
  1227. struct tc35815_regs __iomem *tr =
  1228. (struct tc35815_regs __iomem *)dev->base_addr;
  1229. printk(KERN_WARNING "%s: transmit timed out, status %#x\n",
  1230. dev->name, tc_readl(&tr->Tx_Stat));
  1231. /* Try to restart the adaptor. */
  1232. tc35815_schedule_restart(dev);
  1233. dev->stats.tx_errors++;
  1234. }
  1235. /*
  1236. * Open/initialize the controller. This is called (in the current kernel)
  1237. * sometime after booting when the 'ifconfig' program is run.
  1238. *
  1239. * This routine should set everything up anew at each open, even
  1240. * registers that "should" only need to be set once at boot, so that
  1241. * there is non-reboot way to recover if something goes wrong.
  1242. */
  1243. static int
  1244. tc35815_open(struct net_device *dev)
  1245. {
  1246. struct tc35815_local *lp = netdev_priv(dev);
  1247. /*
  1248. * This is used if the interrupt line can turned off (shared).
  1249. * See 3c503.c for an example of selecting the IRQ at config-time.
  1250. */
  1251. if (request_irq(dev->irq, &tc35815_interrupt, IRQF_SHARED,
  1252. dev->name, dev))
  1253. return -EAGAIN;
  1254. tc35815_chip_reset(dev);
  1255. if (tc35815_init_queues(dev) != 0) {
  1256. free_irq(dev->irq, dev);
  1257. return -EAGAIN;
  1258. }
  1259. #ifdef TC35815_NAPI
  1260. napi_enable(&lp->napi);
  1261. #endif
  1262. /* Reset the hardware here. Don't forget to set the station address. */
  1263. spin_lock_irq(&lp->lock);
  1264. tc35815_chip_init(dev);
  1265. spin_unlock_irq(&lp->lock);
  1266. netif_carrier_off(dev);
  1267. /* schedule a link state check */
  1268. phy_start(lp->phy_dev);
  1269. /* We are now ready to accept transmit requeusts from
  1270. * the queueing layer of the networking.
  1271. */
  1272. netif_start_queue(dev);
  1273. return 0;
  1274. }
  1275. /* This will only be invoked if your driver is _not_ in XOFF state.
  1276. * What this means is that you need not check it, and that this
  1277. * invariant will hold if you make sure that the netif_*_queue()
  1278. * calls are done at the proper times.
  1279. */
  1280. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev)
  1281. {
  1282. struct tc35815_local *lp = netdev_priv(dev);
  1283. struct TxFD *txfd;
  1284. unsigned long flags;
  1285. /* If some error occurs while trying to transmit this
  1286. * packet, you should return '1' from this function.
  1287. * In such a case you _may not_ do anything to the
  1288. * SKB, it is still owned by the network queueing
  1289. * layer when an error is returned. This means you
  1290. * may not modify any SKB fields, you may not free
  1291. * the SKB, etc.
  1292. */
  1293. /* This is the most common case for modern hardware.
  1294. * The spinlock protects this code from the TX complete
  1295. * hardware interrupt handler. Queue flow control is
  1296. * thus managed under this lock as well.
  1297. */
  1298. spin_lock_irqsave(&lp->lock, flags);
  1299. /* failsafe... (handle txdone now if half of FDs are used) */
  1300. if ((lp->tfd_start + TX_FD_NUM - lp->tfd_end) % TX_FD_NUM >
  1301. TX_FD_NUM / 2)
  1302. tc35815_txdone(dev);
  1303. if (netif_msg_pktdata(lp))
  1304. print_eth(skb->data);
  1305. #ifdef DEBUG
  1306. if (lp->tx_skbs[lp->tfd_start].skb) {
  1307. printk("%s: tx_skbs conflict.\n", dev->name);
  1308. panic_queues(dev);
  1309. }
  1310. #else
  1311. BUG_ON(lp->tx_skbs[lp->tfd_start].skb);
  1312. #endif
  1313. lp->tx_skbs[lp->tfd_start].skb = skb;
  1314. lp->tx_skbs[lp->tfd_start].skb_dma = pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  1315. /*add to ring */
  1316. txfd = &lp->tfd_base[lp->tfd_start];
  1317. txfd->bd.BuffData = cpu_to_le32(lp->tx_skbs[lp->tfd_start].skb_dma);
  1318. txfd->bd.BDCtl = cpu_to_le32(skb->len);
  1319. txfd->fd.FDSystem = cpu_to_le32(lp->tfd_start);
  1320. txfd->fd.FDCtl = cpu_to_le32(FD_CownsFD | (1 << FD_BDCnt_SHIFT));
  1321. if (lp->tfd_start == lp->tfd_end) {
  1322. struct tc35815_regs __iomem *tr =
  1323. (struct tc35815_regs __iomem *)dev->base_addr;
  1324. /* Start DMA Transmitter. */
  1325. txfd->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1326. #ifdef GATHER_TXINT
  1327. txfd->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1328. #endif
  1329. if (netif_msg_tx_queued(lp)) {
  1330. printk("%s: starting TxFD.\n", dev->name);
  1331. dump_txfd(txfd);
  1332. }
  1333. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1334. } else {
  1335. txfd->fd.FDNext &= cpu_to_le32(~FD_Next_EOL);
  1336. if (netif_msg_tx_queued(lp)) {
  1337. printk("%s: queueing TxFD.\n", dev->name);
  1338. dump_txfd(txfd);
  1339. }
  1340. }
  1341. lp->tfd_start = (lp->tfd_start + 1) % TX_FD_NUM;
  1342. dev->trans_start = jiffies;
  1343. /* If we just used up the very last entry in the
  1344. * TX ring on this device, tell the queueing
  1345. * layer to send no more.
  1346. */
  1347. if (tc35815_tx_full(dev)) {
  1348. if (netif_msg_tx_queued(lp))
  1349. printk(KERN_WARNING "%s: TxFD Exhausted.\n", dev->name);
  1350. netif_stop_queue(dev);
  1351. }
  1352. /* When the TX completion hw interrupt arrives, this
  1353. * is when the transmit statistics are updated.
  1354. */
  1355. spin_unlock_irqrestore(&lp->lock, flags);
  1356. return 0;
  1357. }
  1358. #define FATAL_ERROR_INT \
  1359. (Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
  1360. static void tc35815_fatal_error_interrupt(struct net_device *dev, u32 status)
  1361. {
  1362. static int count;
  1363. printk(KERN_WARNING "%s: Fatal Error Intterrupt (%#x):",
  1364. dev->name, status);
  1365. if (status & Int_IntPCI)
  1366. printk(" IntPCI");
  1367. if (status & Int_DmParErr)
  1368. printk(" DmParErr");
  1369. if (status & Int_IntNRAbt)
  1370. printk(" IntNRAbt");
  1371. printk("\n");
  1372. if (count++ > 100)
  1373. panic("%s: Too many fatal errors.", dev->name);
  1374. printk(KERN_WARNING "%s: Resetting ...\n", dev->name);
  1375. /* Try to restart the adaptor. */
  1376. tc35815_schedule_restart(dev);
  1377. }
  1378. #ifdef TC35815_NAPI
  1379. static int tc35815_do_interrupt(struct net_device *dev, u32 status, int limit)
  1380. #else
  1381. static int tc35815_do_interrupt(struct net_device *dev, u32 status)
  1382. #endif
  1383. {
  1384. struct tc35815_local *lp = netdev_priv(dev);
  1385. struct tc35815_regs __iomem *tr =
  1386. (struct tc35815_regs __iomem *)dev->base_addr;
  1387. int ret = -1;
  1388. /* Fatal errors... */
  1389. if (status & FATAL_ERROR_INT) {
  1390. tc35815_fatal_error_interrupt(dev, status);
  1391. return 0;
  1392. }
  1393. /* recoverable errors */
  1394. if (status & Int_IntFDAEx) {
  1395. /* disable FDAEx int. (until we make rooms...) */
  1396. tc_writel(tc_readl(&tr->Int_En) & ~Int_FDAExEn, &tr->Int_En);
  1397. printk(KERN_WARNING
  1398. "%s: Free Descriptor Area Exhausted (%#x).\n",
  1399. dev->name, status);
  1400. dev->stats.rx_dropped++;
  1401. ret = 0;
  1402. }
  1403. if (status & Int_IntBLEx) {
  1404. /* disable BLEx int. (until we make rooms...) */
  1405. tc_writel(tc_readl(&tr->Int_En) & ~Int_BLExEn, &tr->Int_En);
  1406. printk(KERN_WARNING
  1407. "%s: Buffer List Exhausted (%#x).\n",
  1408. dev->name, status);
  1409. dev->stats.rx_dropped++;
  1410. ret = 0;
  1411. }
  1412. if (status & Int_IntExBD) {
  1413. printk(KERN_WARNING
  1414. "%s: Excessive Buffer Descriptiors (%#x).\n",
  1415. dev->name, status);
  1416. dev->stats.rx_length_errors++;
  1417. ret = 0;
  1418. }
  1419. /* normal notification */
  1420. if (status & Int_IntMacRx) {
  1421. /* Got a packet(s). */
  1422. #ifdef TC35815_NAPI
  1423. ret = tc35815_rx(dev, limit);
  1424. #else
  1425. tc35815_rx(dev);
  1426. ret = 0;
  1427. #endif
  1428. lp->lstats.rx_ints++;
  1429. }
  1430. if (status & Int_IntMacTx) {
  1431. /* Transmit complete. */
  1432. lp->lstats.tx_ints++;
  1433. tc35815_txdone(dev);
  1434. netif_wake_queue(dev);
  1435. ret = 0;
  1436. }
  1437. return ret;
  1438. }
  1439. /*
  1440. * The typical workload of the driver:
  1441. * Handle the network interface interrupts.
  1442. */
  1443. static irqreturn_t tc35815_interrupt(int irq, void *dev_id)
  1444. {
  1445. struct net_device *dev = dev_id;
  1446. struct tc35815_local *lp = netdev_priv(dev);
  1447. struct tc35815_regs __iomem *tr =
  1448. (struct tc35815_regs __iomem *)dev->base_addr;
  1449. #ifdef TC35815_NAPI
  1450. u32 dmactl = tc_readl(&tr->DMA_Ctl);
  1451. if (!(dmactl & DMA_IntMask)) {
  1452. /* disable interrupts */
  1453. tc_writel(dmactl | DMA_IntMask, &tr->DMA_Ctl);
  1454. if (napi_schedule_prep(&lp->napi))
  1455. __napi_schedule(&lp->napi);
  1456. else {
  1457. printk(KERN_ERR "%s: interrupt taken in poll\n",
  1458. dev->name);
  1459. BUG();
  1460. }
  1461. (void)tc_readl(&tr->Int_Src); /* flush */
  1462. return IRQ_HANDLED;
  1463. }
  1464. return IRQ_NONE;
  1465. #else
  1466. int handled;
  1467. u32 status;
  1468. spin_lock(&lp->lock);
  1469. status = tc_readl(&tr->Int_Src);
  1470. tc_writel(status, &tr->Int_Src); /* write to clear */
  1471. handled = tc35815_do_interrupt(dev, status);
  1472. (void)tc_readl(&tr->Int_Src); /* flush */
  1473. spin_unlock(&lp->lock);
  1474. return IRQ_RETVAL(handled >= 0);
  1475. #endif /* TC35815_NAPI */
  1476. }
  1477. #ifdef CONFIG_NET_POLL_CONTROLLER
  1478. static void tc35815_poll_controller(struct net_device *dev)
  1479. {
  1480. disable_irq(dev->irq);
  1481. tc35815_interrupt(dev->irq, dev);
  1482. enable_irq(dev->irq);
  1483. }
  1484. #endif
  1485. /* We have a good packet(s), get it/them out of the buffers. */
  1486. #ifdef TC35815_NAPI
  1487. static int
  1488. tc35815_rx(struct net_device *dev, int limit)
  1489. #else
  1490. static void
  1491. tc35815_rx(struct net_device *dev)
  1492. #endif
  1493. {
  1494. struct tc35815_local *lp = netdev_priv(dev);
  1495. unsigned int fdctl;
  1496. int i;
  1497. int buf_free_count = 0;
  1498. int fd_free_count = 0;
  1499. #ifdef TC35815_NAPI
  1500. int received = 0;
  1501. #endif
  1502. while (!((fdctl = le32_to_cpu(lp->rfd_cur->fd.FDCtl)) & FD_CownsFD)) {
  1503. int status = le32_to_cpu(lp->rfd_cur->fd.FDStat);
  1504. int pkt_len = fdctl & FD_FDLength_MASK;
  1505. int bd_count = (fdctl & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1506. #ifdef DEBUG
  1507. struct RxFD *next_rfd;
  1508. #endif
  1509. #if (RX_CTL_CMD & Rx_StripCRC) == 0
  1510. pkt_len -= ETH_FCS_LEN;
  1511. #endif
  1512. if (netif_msg_rx_status(lp))
  1513. dump_rxfd(lp->rfd_cur);
  1514. if (status & Rx_Good) {
  1515. struct sk_buff *skb;
  1516. unsigned char *data;
  1517. int cur_bd;
  1518. #ifdef TC35815_USE_PACKEDBUFFER
  1519. int offset;
  1520. #endif
  1521. #ifdef TC35815_NAPI
  1522. if (--limit < 0)
  1523. break;
  1524. #endif
  1525. #ifdef TC35815_USE_PACKEDBUFFER
  1526. BUG_ON(bd_count > 2);
  1527. skb = dev_alloc_skb(pkt_len + NET_IP_ALIGN);
  1528. if (skb == NULL) {
  1529. printk(KERN_NOTICE "%s: Memory squeeze, dropping packet.\n",
  1530. dev->name);
  1531. dev->stats.rx_dropped++;
  1532. break;
  1533. }
  1534. skb_reserve(skb, NET_IP_ALIGN);
  1535. data = skb_put(skb, pkt_len);
  1536. /* copy from receive buffer */
  1537. cur_bd = 0;
  1538. offset = 0;
  1539. while (offset < pkt_len && cur_bd < bd_count) {
  1540. int len = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BDCtl) &
  1541. BD_BuffLength_MASK;
  1542. dma_addr_t dma = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BuffData);
  1543. void *rxbuf = rxbuf_bus_to_virt(lp, dma);
  1544. if (offset + len > pkt_len)
  1545. len = pkt_len - offset;
  1546. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1547. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1548. dma, len,
  1549. PCI_DMA_FROMDEVICE);
  1550. #endif
  1551. memcpy(data + offset, rxbuf, len);
  1552. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1553. pci_dma_sync_single_for_device(lp->pci_dev,
  1554. dma, len,
  1555. PCI_DMA_FROMDEVICE);
  1556. #endif
  1557. offset += len;
  1558. cur_bd++;
  1559. }
  1560. #else /* TC35815_USE_PACKEDBUFFER */
  1561. BUG_ON(bd_count > 1);
  1562. cur_bd = (le32_to_cpu(lp->rfd_cur->bd[0].BDCtl)
  1563. & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1564. #ifdef DEBUG
  1565. if (cur_bd >= RX_BUF_NUM) {
  1566. printk("%s: invalid BDID.\n", dev->name);
  1567. panic_queues(dev);
  1568. }
  1569. BUG_ON(lp->rx_skbs[cur_bd].skb_dma !=
  1570. (le32_to_cpu(lp->rfd_cur->bd[0].BuffData) & ~3));
  1571. if (!lp->rx_skbs[cur_bd].skb) {
  1572. printk("%s: NULL skb.\n", dev->name);
  1573. panic_queues(dev);
  1574. }
  1575. #else
  1576. BUG_ON(cur_bd >= RX_BUF_NUM);
  1577. #endif
  1578. skb = lp->rx_skbs[cur_bd].skb;
  1579. prefetch(skb->data);
  1580. lp->rx_skbs[cur_bd].skb = NULL;
  1581. pci_unmap_single(lp->pci_dev,
  1582. lp->rx_skbs[cur_bd].skb_dma,
  1583. RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  1584. if (!HAVE_DMA_RXALIGN(lp) && NET_IP_ALIGN)
  1585. memmove(skb->data, skb->data - NET_IP_ALIGN,
  1586. pkt_len);
  1587. data = skb_put(skb, pkt_len);
  1588. #endif /* TC35815_USE_PACKEDBUFFER */
  1589. if (netif_msg_pktdata(lp))
  1590. print_eth(data);
  1591. skb->protocol = eth_type_trans(skb, dev);
  1592. #ifdef TC35815_NAPI
  1593. netif_receive_skb(skb);
  1594. received++;
  1595. #else
  1596. netif_rx(skb);
  1597. #endif
  1598. dev->stats.rx_packets++;
  1599. dev->stats.rx_bytes += pkt_len;
  1600. } else {
  1601. dev->stats.rx_errors++;
  1602. printk(KERN_DEBUG "%s: Rx error (status %x)\n",
  1603. dev->name, status & Rx_Stat_Mask);
  1604. /* WORKAROUND: LongErr and CRCErr means Overflow. */
  1605. if ((status & Rx_LongErr) && (status & Rx_CRCErr)) {
  1606. status &= ~(Rx_LongErr|Rx_CRCErr);
  1607. status |= Rx_Over;
  1608. }
  1609. if (status & Rx_LongErr)
  1610. dev->stats.rx_length_errors++;
  1611. if (status & Rx_Over)
  1612. dev->stats.rx_fifo_errors++;
  1613. if (status & Rx_CRCErr)
  1614. dev->stats.rx_crc_errors++;
  1615. if (status & Rx_Align)
  1616. dev->stats.rx_frame_errors++;
  1617. }
  1618. if (bd_count > 0) {
  1619. /* put Free Buffer back to controller */
  1620. int bdctl = le32_to_cpu(lp->rfd_cur->bd[bd_count - 1].BDCtl);
  1621. unsigned char id =
  1622. (bdctl & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1623. #ifdef DEBUG
  1624. if (id >= RX_BUF_NUM) {
  1625. printk("%s: invalid BDID.\n", dev->name);
  1626. panic_queues(dev);
  1627. }
  1628. #else
  1629. BUG_ON(id >= RX_BUF_NUM);
  1630. #endif
  1631. /* free old buffers */
  1632. #ifdef TC35815_USE_PACKEDBUFFER
  1633. while (lp->fbl_curid != id)
  1634. #else
  1635. lp->fbl_count--;
  1636. while (lp->fbl_count < RX_BUF_NUM)
  1637. #endif
  1638. {
  1639. #ifdef TC35815_USE_PACKEDBUFFER
  1640. unsigned char curid = lp->fbl_curid;
  1641. #else
  1642. unsigned char curid =
  1643. (id + 1 + lp->fbl_count) % RX_BUF_NUM;
  1644. #endif
  1645. struct BDesc *bd = &lp->fbl_ptr->bd[curid];
  1646. #ifdef DEBUG
  1647. bdctl = le32_to_cpu(bd->BDCtl);
  1648. if (bdctl & BD_CownsBD) {
  1649. printk("%s: Freeing invalid BD.\n",
  1650. dev->name);
  1651. panic_queues(dev);
  1652. }
  1653. #endif
  1654. /* pass BD to controller */
  1655. #ifndef TC35815_USE_PACKEDBUFFER
  1656. if (!lp->rx_skbs[curid].skb) {
  1657. lp->rx_skbs[curid].skb =
  1658. alloc_rxbuf_skb(dev,
  1659. lp->pci_dev,
  1660. &lp->rx_skbs[curid].skb_dma);
  1661. if (!lp->rx_skbs[curid].skb)
  1662. break; /* try on next reception */
  1663. bd->BuffData = cpu_to_le32(lp->rx_skbs[curid].skb_dma);
  1664. }
  1665. #endif /* TC35815_USE_PACKEDBUFFER */
  1666. /* Note: BDLength was modified by chip. */
  1667. bd->BDCtl = cpu_to_le32(BD_CownsBD |
  1668. (curid << BD_RxBDID_SHIFT) |
  1669. RX_BUF_SIZE);
  1670. #ifdef TC35815_USE_PACKEDBUFFER
  1671. lp->fbl_curid = (curid + 1) % RX_BUF_NUM;
  1672. if (netif_msg_rx_status(lp)) {
  1673. printk("%s: Entering new FBD %d\n",
  1674. dev->name, lp->fbl_curid);
  1675. dump_frfd(lp->fbl_ptr);
  1676. }
  1677. #else
  1678. lp->fbl_count++;
  1679. #endif
  1680. buf_free_count++;
  1681. }
  1682. }
  1683. /* put RxFD back to controller */
  1684. #ifdef DEBUG
  1685. next_rfd = fd_bus_to_virt(lp,
  1686. le32_to_cpu(lp->rfd_cur->fd.FDNext));
  1687. if (next_rfd < lp->rfd_base || next_rfd > lp->rfd_limit) {
  1688. printk("%s: RxFD FDNext invalid.\n", dev->name);
  1689. panic_queues(dev);
  1690. }
  1691. #endif
  1692. for (i = 0; i < (bd_count + 1) / 2 + 1; i++) {
  1693. /* pass FD to controller */
  1694. #ifdef DEBUG
  1695. lp->rfd_cur->fd.FDNext = cpu_to_le32(0xdeaddead);
  1696. #else
  1697. lp->rfd_cur->fd.FDNext = cpu_to_le32(FD_Next_EOL);
  1698. #endif
  1699. lp->rfd_cur->fd.FDCtl = cpu_to_le32(FD_CownsFD);
  1700. lp->rfd_cur++;
  1701. fd_free_count++;
  1702. }
  1703. if (lp->rfd_cur > lp->rfd_limit)
  1704. lp->rfd_cur = lp->rfd_base;
  1705. #ifdef DEBUG
  1706. if (lp->rfd_cur != next_rfd)
  1707. printk("rfd_cur = %p, next_rfd %p\n",
  1708. lp->rfd_cur, next_rfd);
  1709. #endif
  1710. }
  1711. /* re-enable BL/FDA Exhaust interrupts. */
  1712. if (fd_free_count) {
  1713. struct tc35815_regs __iomem *tr =
  1714. (struct tc35815_regs __iomem *)dev->base_addr;
  1715. u32 en, en_old = tc_readl(&tr->Int_En);
  1716. en = en_old | Int_FDAExEn;
  1717. if (buf_free_count)
  1718. en |= Int_BLExEn;
  1719. if (en != en_old)
  1720. tc_writel(en, &tr->Int_En);
  1721. }
  1722. #ifdef TC35815_NAPI
  1723. return received;
  1724. #endif
  1725. }
  1726. #ifdef TC35815_NAPI
  1727. static int tc35815_poll(struct napi_struct *napi, int budget)
  1728. {
  1729. struct tc35815_local *lp = container_of(napi, struct tc35815_local, napi);
  1730. struct net_device *dev = lp->dev;
  1731. struct tc35815_regs __iomem *tr =
  1732. (struct tc35815_regs __iomem *)dev->base_addr;
  1733. int received = 0, handled;
  1734. u32 status;
  1735. spin_lock(&lp->lock);
  1736. status = tc_readl(&tr->Int_Src);
  1737. do {
  1738. tc_writel(status, &tr->Int_Src); /* write to clear */
  1739. handled = tc35815_do_interrupt(dev, status, budget - received);
  1740. if (handled >= 0) {
  1741. received += handled;
  1742. if (received >= budget)
  1743. break;
  1744. }
  1745. status = tc_readl(&tr->Int_Src);
  1746. } while (status);
  1747. spin_unlock(&lp->lock);
  1748. if (received < budget) {
  1749. napi_complete(napi);
  1750. /* enable interrupts */
  1751. tc_writel(tc_readl(&tr->DMA_Ctl) & ~DMA_IntMask, &tr->DMA_Ctl);
  1752. }
  1753. return received;
  1754. }
  1755. #endif
  1756. #ifdef NO_CHECK_CARRIER
  1757. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1758. #else
  1759. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1760. #endif
  1761. static void
  1762. tc35815_check_tx_stat(struct net_device *dev, int status)
  1763. {
  1764. struct tc35815_local *lp = netdev_priv(dev);
  1765. const char *msg = NULL;
  1766. /* count collisions */
  1767. if (status & Tx_ExColl)
  1768. dev->stats.collisions += 16;
  1769. if (status & Tx_TxColl_MASK)
  1770. dev->stats.collisions += status & Tx_TxColl_MASK;
  1771. #ifndef NO_CHECK_CARRIER
  1772. /* TX4939 does not have NCarr */
  1773. if (lp->chiptype == TC35815_TX4939)
  1774. status &= ~Tx_NCarr;
  1775. #ifdef WORKAROUND_LOSTCAR
  1776. /* WORKAROUND: ignore LostCrS in full duplex operation */
  1777. if (!lp->link || lp->duplex == DUPLEX_FULL)
  1778. status &= ~Tx_NCarr;
  1779. #endif
  1780. #endif
  1781. if (!(status & TX_STA_ERR)) {
  1782. /* no error. */
  1783. dev->stats.tx_packets++;
  1784. return;
  1785. }
  1786. dev->stats.tx_errors++;
  1787. if (status & Tx_ExColl) {
  1788. dev->stats.tx_aborted_errors++;
  1789. msg = "Excessive Collision.";
  1790. }
  1791. if (status & Tx_Under) {
  1792. dev->stats.tx_fifo_errors++;
  1793. msg = "Tx FIFO Underrun.";
  1794. if (lp->lstats.tx_underrun < TX_THRESHOLD_KEEP_LIMIT) {
  1795. lp->lstats.tx_underrun++;
  1796. if (lp->lstats.tx_underrun >= TX_THRESHOLD_KEEP_LIMIT) {
  1797. struct tc35815_regs __iomem *tr =
  1798. (struct tc35815_regs __iomem *)dev->base_addr;
  1799. tc_writel(TX_THRESHOLD_MAX, &tr->TxThrsh);
  1800. msg = "Tx FIFO Underrun.Change Tx threshold to max.";
  1801. }
  1802. }
  1803. }
  1804. if (status & Tx_Defer) {
  1805. dev->stats.tx_fifo_errors++;
  1806. msg = "Excessive Deferral.";
  1807. }
  1808. #ifndef NO_CHECK_CARRIER
  1809. if (status & Tx_NCarr) {
  1810. dev->stats.tx_carrier_errors++;
  1811. msg = "Lost Carrier Sense.";
  1812. }
  1813. #endif
  1814. if (status & Tx_LateColl) {
  1815. dev->stats.tx_aborted_errors++;
  1816. msg = "Late Collision.";
  1817. }
  1818. if (status & Tx_TxPar) {
  1819. dev->stats.tx_fifo_errors++;
  1820. msg = "Transmit Parity Error.";
  1821. }
  1822. if (status & Tx_SQErr) {
  1823. dev->stats.tx_heartbeat_errors++;
  1824. msg = "Signal Quality Error.";
  1825. }
  1826. if (msg && netif_msg_tx_err(lp))
  1827. printk(KERN_WARNING "%s: %s (%#x)\n", dev->name, msg, status);
  1828. }
  1829. /* This handles TX complete events posted by the device
  1830. * via interrupts.
  1831. */
  1832. static void
  1833. tc35815_txdone(struct net_device *dev)
  1834. {
  1835. struct tc35815_local *lp = netdev_priv(dev);
  1836. struct TxFD *txfd;
  1837. unsigned int fdctl;
  1838. txfd = &lp->tfd_base[lp->tfd_end];
  1839. while (lp->tfd_start != lp->tfd_end &&
  1840. !((fdctl = le32_to_cpu(txfd->fd.FDCtl)) & FD_CownsFD)) {
  1841. int status = le32_to_cpu(txfd->fd.FDStat);
  1842. struct sk_buff *skb;
  1843. unsigned long fdnext = le32_to_cpu(txfd->fd.FDNext);
  1844. u32 fdsystem = le32_to_cpu(txfd->fd.FDSystem);
  1845. if (netif_msg_tx_done(lp)) {
  1846. printk("%s: complete TxFD.\n", dev->name);
  1847. dump_txfd(txfd);
  1848. }
  1849. tc35815_check_tx_stat(dev, status);
  1850. skb = fdsystem != 0xffffffff ?
  1851. lp->tx_skbs[fdsystem].skb : NULL;
  1852. #ifdef DEBUG
  1853. if (lp->tx_skbs[lp->tfd_end].skb != skb) {
  1854. printk("%s: tx_skbs mismatch.\n", dev->name);
  1855. panic_queues(dev);
  1856. }
  1857. #else
  1858. BUG_ON(lp->tx_skbs[lp->tfd_end].skb != skb);
  1859. #endif
  1860. if (skb) {
  1861. dev->stats.tx_bytes += skb->len;
  1862. pci_unmap_single(lp->pci_dev, lp->tx_skbs[lp->tfd_end].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1863. lp->tx_skbs[lp->tfd_end].skb = NULL;
  1864. lp->tx_skbs[lp->tfd_end].skb_dma = 0;
  1865. #ifdef TC35815_NAPI
  1866. dev_kfree_skb_any(skb);
  1867. #else
  1868. dev_kfree_skb_irq(skb);
  1869. #endif
  1870. }
  1871. txfd->fd.FDSystem = cpu_to_le32(0xffffffff);
  1872. lp->tfd_end = (lp->tfd_end + 1) % TX_FD_NUM;
  1873. txfd = &lp->tfd_base[lp->tfd_end];
  1874. #ifdef DEBUG
  1875. if ((fdnext & ~FD_Next_EOL) != fd_virt_to_bus(lp, txfd)) {
  1876. printk("%s: TxFD FDNext invalid.\n", dev->name);
  1877. panic_queues(dev);
  1878. }
  1879. #endif
  1880. if (fdnext & FD_Next_EOL) {
  1881. /* DMA Transmitter has been stopping... */
  1882. if (lp->tfd_end != lp->tfd_start) {
  1883. struct tc35815_regs __iomem *tr =
  1884. (struct tc35815_regs __iomem *)dev->base_addr;
  1885. int head = (lp->tfd_start + TX_FD_NUM - 1) % TX_FD_NUM;
  1886. struct TxFD *txhead = &lp->tfd_base[head];
  1887. int qlen = (lp->tfd_start + TX_FD_NUM
  1888. - lp->tfd_end) % TX_FD_NUM;
  1889. #ifdef DEBUG
  1890. if (!(le32_to_cpu(txfd->fd.FDCtl) & FD_CownsFD)) {
  1891. printk("%s: TxFD FDCtl invalid.\n", dev->name);
  1892. panic_queues(dev);
  1893. }
  1894. #endif
  1895. /* log max queue length */
  1896. if (lp->lstats.max_tx_qlen < qlen)
  1897. lp->lstats.max_tx_qlen = qlen;
  1898. /* start DMA Transmitter again */
  1899. txhead->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1900. #ifdef GATHER_TXINT
  1901. txhead->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1902. #endif
  1903. if (netif_msg_tx_queued(lp)) {
  1904. printk("%s: start TxFD on queue.\n",
  1905. dev->name);
  1906. dump_txfd(txfd);
  1907. }
  1908. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1909. }
  1910. break;
  1911. }
  1912. }
  1913. /* If we had stopped the queue due to a "tx full"
  1914. * condition, and space has now been made available,
  1915. * wake up the queue.
  1916. */
  1917. if (netif_queue_stopped(dev) && !tc35815_tx_full(dev))
  1918. netif_wake_queue(dev);
  1919. }
  1920. /* The inverse routine to tc35815_open(). */
  1921. static int
  1922. tc35815_close(struct net_device *dev)
  1923. {
  1924. struct tc35815_local *lp = netdev_priv(dev);
  1925. netif_stop_queue(dev);
  1926. #ifdef TC35815_NAPI
  1927. napi_disable(&lp->napi);
  1928. #endif
  1929. if (lp->phy_dev)
  1930. phy_stop(lp->phy_dev);
  1931. cancel_work_sync(&lp->restart_work);
  1932. /* Flush the Tx and disable Rx here. */
  1933. tc35815_chip_reset(dev);
  1934. free_irq(dev->irq, dev);
  1935. tc35815_free_queues(dev);
  1936. return 0;
  1937. }
  1938. /*
  1939. * Get the current statistics.
  1940. * This may be called with the card open or closed.
  1941. */
  1942. static struct net_device_stats *tc35815_get_stats(struct net_device *dev)
  1943. {
  1944. struct tc35815_regs __iomem *tr =
  1945. (struct tc35815_regs __iomem *)dev->base_addr;
  1946. if (netif_running(dev))
  1947. /* Update the statistics from the device registers. */
  1948. dev->stats.rx_missed_errors = tc_readl(&tr->Miss_Cnt);
  1949. return &dev->stats;
  1950. }
  1951. static void tc35815_set_cam_entry(struct net_device *dev, int index, unsigned char *addr)
  1952. {
  1953. struct tc35815_local *lp = netdev_priv(dev);
  1954. struct tc35815_regs __iomem *tr =
  1955. (struct tc35815_regs __iomem *)dev->base_addr;
  1956. int cam_index = index * 6;
  1957. u32 cam_data;
  1958. u32 saved_addr;
  1959. saved_addr = tc_readl(&tr->CAM_Adr);
  1960. if (netif_msg_hw(lp))
  1961. printk(KERN_DEBUG "%s: CAM %d: %pM\n",
  1962. dev->name, index, addr);
  1963. if (index & 1) {
  1964. /* read modify write */
  1965. tc_writel(cam_index - 2, &tr->CAM_Adr);
  1966. cam_data = tc_readl(&tr->CAM_Data) & 0xffff0000;
  1967. cam_data |= addr[0] << 8 | addr[1];
  1968. tc_writel(cam_data, &tr->CAM_Data);
  1969. /* write whole word */
  1970. tc_writel(cam_index + 2, &tr->CAM_Adr);
  1971. cam_data = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
  1972. tc_writel(cam_data, &tr->CAM_Data);
  1973. } else {
  1974. /* write whole word */
  1975. tc_writel(cam_index, &tr->CAM_Adr);
  1976. cam_data = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1977. tc_writel(cam_data, &tr->CAM_Data);
  1978. /* read modify write */
  1979. tc_writel(cam_index + 4, &tr->CAM_Adr);
  1980. cam_data = tc_readl(&tr->CAM_Data) & 0x0000ffff;
  1981. cam_data |= addr[4] << 24 | (addr[5] << 16);
  1982. tc_writel(cam_data, &tr->CAM_Data);
  1983. }
  1984. tc_writel(saved_addr, &tr->CAM_Adr);
  1985. }
  1986. /*
  1987. * Set or clear the multicast filter for this adaptor.
  1988. * num_addrs == -1 Promiscuous mode, receive all packets
  1989. * num_addrs == 0 Normal mode, clear multicast list
  1990. * num_addrs > 0 Multicast mode, receive normal and MC packets,
  1991. * and do best-effort filtering.
  1992. */
  1993. static void
  1994. tc35815_set_multicast_list(struct net_device *dev)
  1995. {
  1996. struct tc35815_regs __iomem *tr =
  1997. (struct tc35815_regs __iomem *)dev->base_addr;
  1998. if (dev->flags & IFF_PROMISC) {
  1999. #ifdef WORKAROUND_100HALF_PROMISC
  2000. /* With some (all?) 100MHalf HUB, controller will hang
  2001. * if we enabled promiscuous mode before linkup... */
  2002. struct tc35815_local *lp = netdev_priv(dev);
  2003. if (!lp->link)
  2004. return;
  2005. #endif
  2006. /* Enable promiscuous mode */
  2007. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc | CAM_StationAcc, &tr->CAM_Ctl);
  2008. } else if ((dev->flags & IFF_ALLMULTI) ||
  2009. dev->mc_count > CAM_ENTRY_MAX - 3) {
  2010. /* CAM 0, 1, 20 are reserved. */
  2011. /* Disable promiscuous mode, use normal mode. */
  2012. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc, &tr->CAM_Ctl);
  2013. } else if (dev->mc_count) {
  2014. struct dev_mc_list *cur_addr = dev->mc_list;
  2015. int i;
  2016. int ena_bits = CAM_Ena_Bit(CAM_ENTRY_SOURCE);
  2017. tc_writel(0, &tr->CAM_Ctl);
  2018. /* Walk the address list, and load the filter */
  2019. for (i = 0; i < dev->mc_count; i++, cur_addr = cur_addr->next) {
  2020. if (!cur_addr)
  2021. break;
  2022. /* entry 0,1 is reserved. */
  2023. tc35815_set_cam_entry(dev, i + 2, cur_addr->dmi_addr);
  2024. ena_bits |= CAM_Ena_Bit(i + 2);
  2025. }
  2026. tc_writel(ena_bits, &tr->CAM_Ena);
  2027. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2028. } else {
  2029. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2030. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2031. }
  2032. }
  2033. static void tc35815_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2034. {
  2035. struct tc35815_local *lp = netdev_priv(dev);
  2036. strcpy(info->driver, MODNAME);
  2037. strcpy(info->version, DRV_VERSION);
  2038. strcpy(info->bus_info, pci_name(lp->pci_dev));
  2039. }
  2040. static int tc35815_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2041. {
  2042. struct tc35815_local *lp = netdev_priv(dev);
  2043. if (!lp->phy_dev)
  2044. return -ENODEV;
  2045. return phy_ethtool_gset(lp->phy_dev, cmd);
  2046. }
  2047. static int tc35815_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2048. {
  2049. struct tc35815_local *lp = netdev_priv(dev);
  2050. if (!lp->phy_dev)
  2051. return -ENODEV;
  2052. return phy_ethtool_sset(lp->phy_dev, cmd);
  2053. }
  2054. static u32 tc35815_get_msglevel(struct net_device *dev)
  2055. {
  2056. struct tc35815_local *lp = netdev_priv(dev);
  2057. return lp->msg_enable;
  2058. }
  2059. static void tc35815_set_msglevel(struct net_device *dev, u32 datum)
  2060. {
  2061. struct tc35815_local *lp = netdev_priv(dev);
  2062. lp->msg_enable = datum;
  2063. }
  2064. static int tc35815_get_sset_count(struct net_device *dev, int sset)
  2065. {
  2066. struct tc35815_local *lp = netdev_priv(dev);
  2067. switch (sset) {
  2068. case ETH_SS_STATS:
  2069. return sizeof(lp->lstats) / sizeof(int);
  2070. default:
  2071. return -EOPNOTSUPP;
  2072. }
  2073. }
  2074. static void tc35815_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
  2075. {
  2076. struct tc35815_local *lp = netdev_priv(dev);
  2077. data[0] = lp->lstats.max_tx_qlen;
  2078. data[1] = lp->lstats.tx_ints;
  2079. data[2] = lp->lstats.rx_ints;
  2080. data[3] = lp->lstats.tx_underrun;
  2081. }
  2082. static struct {
  2083. const char str[ETH_GSTRING_LEN];
  2084. } ethtool_stats_keys[] = {
  2085. { "max_tx_qlen" },
  2086. { "tx_ints" },
  2087. { "rx_ints" },
  2088. { "tx_underrun" },
  2089. };
  2090. static void tc35815_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  2091. {
  2092. memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
  2093. }
  2094. static const struct ethtool_ops tc35815_ethtool_ops = {
  2095. .get_drvinfo = tc35815_get_drvinfo,
  2096. .get_settings = tc35815_get_settings,
  2097. .set_settings = tc35815_set_settings,
  2098. .get_link = ethtool_op_get_link,
  2099. .get_msglevel = tc35815_get_msglevel,
  2100. .set_msglevel = tc35815_set_msglevel,
  2101. .get_strings = tc35815_get_strings,
  2102. .get_sset_count = tc35815_get_sset_count,
  2103. .get_ethtool_stats = tc35815_get_ethtool_stats,
  2104. };
  2105. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2106. {
  2107. struct tc35815_local *lp = netdev_priv(dev);
  2108. if (!netif_running(dev))
  2109. return -EINVAL;
  2110. if (!lp->phy_dev)
  2111. return -ENODEV;
  2112. return phy_mii_ioctl(lp->phy_dev, if_mii(rq), cmd);
  2113. }
  2114. static void tc35815_chip_reset(struct net_device *dev)
  2115. {
  2116. struct tc35815_regs __iomem *tr =
  2117. (struct tc35815_regs __iomem *)dev->base_addr;
  2118. int i;
  2119. /* reset the controller */
  2120. tc_writel(MAC_Reset, &tr->MAC_Ctl);
  2121. udelay(4); /* 3200ns */
  2122. i = 0;
  2123. while (tc_readl(&tr->MAC_Ctl) & MAC_Reset) {
  2124. if (i++ > 100) {
  2125. printk(KERN_ERR "%s: MAC reset failed.\n", dev->name);
  2126. break;
  2127. }
  2128. mdelay(1);
  2129. }
  2130. tc_writel(0, &tr->MAC_Ctl);
  2131. /* initialize registers to default value */
  2132. tc_writel(0, &tr->DMA_Ctl);
  2133. tc_writel(0, &tr->TxThrsh);
  2134. tc_writel(0, &tr->TxPollCtr);
  2135. tc_writel(0, &tr->RxFragSize);
  2136. tc_writel(0, &tr->Int_En);
  2137. tc_writel(0, &tr->FDA_Bas);
  2138. tc_writel(0, &tr->FDA_Lim);
  2139. tc_writel(0xffffffff, &tr->Int_Src); /* Write 1 to clear */
  2140. tc_writel(0, &tr->CAM_Ctl);
  2141. tc_writel(0, &tr->Tx_Ctl);
  2142. tc_writel(0, &tr->Rx_Ctl);
  2143. tc_writel(0, &tr->CAM_Ena);
  2144. (void)tc_readl(&tr->Miss_Cnt); /* Read to clear */
  2145. /* initialize internal SRAM */
  2146. tc_writel(DMA_TestMode, &tr->DMA_Ctl);
  2147. for (i = 0; i < 0x1000; i += 4) {
  2148. tc_writel(i, &tr->CAM_Adr);
  2149. tc_writel(0, &tr->CAM_Data);
  2150. }
  2151. tc_writel(0, &tr->DMA_Ctl);
  2152. }
  2153. static void tc35815_chip_init(struct net_device *dev)
  2154. {
  2155. struct tc35815_local *lp = netdev_priv(dev);
  2156. struct tc35815_regs __iomem *tr =
  2157. (struct tc35815_regs __iomem *)dev->base_addr;
  2158. unsigned long txctl = TX_CTL_CMD;
  2159. /* load station address to CAM */
  2160. tc35815_set_cam_entry(dev, CAM_ENTRY_SOURCE, dev->dev_addr);
  2161. /* Enable CAM (broadcast and unicast) */
  2162. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2163. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2164. /* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
  2165. if (HAVE_DMA_RXALIGN(lp))
  2166. tc_writel(DMA_BURST_SIZE | DMA_RxAlign_2, &tr->DMA_Ctl);
  2167. else
  2168. tc_writel(DMA_BURST_SIZE, &tr->DMA_Ctl);
  2169. #ifdef TC35815_USE_PACKEDBUFFER
  2170. tc_writel(RxFrag_EnPack | ETH_ZLEN, &tr->RxFragSize); /* Packing */
  2171. #else
  2172. tc_writel(ETH_ZLEN, &tr->RxFragSize);
  2173. #endif
  2174. tc_writel(0, &tr->TxPollCtr); /* Batch mode */
  2175. tc_writel(TX_THRESHOLD, &tr->TxThrsh);
  2176. tc_writel(INT_EN_CMD, &tr->Int_En);
  2177. /* set queues */
  2178. tc_writel(fd_virt_to_bus(lp, lp->rfd_base), &tr->FDA_Bas);
  2179. tc_writel((unsigned long)lp->rfd_limit - (unsigned long)lp->rfd_base,
  2180. &tr->FDA_Lim);
  2181. /*
  2182. * Activation method:
  2183. * First, enable the MAC Transmitter and the DMA Receive circuits.
  2184. * Then enable the DMA Transmitter and the MAC Receive circuits.
  2185. */
  2186. tc_writel(fd_virt_to_bus(lp, lp->fbl_ptr), &tr->BLFrmPtr); /* start DMA receiver */
  2187. tc_writel(RX_CTL_CMD, &tr->Rx_Ctl); /* start MAC receiver */
  2188. /* start MAC transmitter */
  2189. #ifndef NO_CHECK_CARRIER
  2190. /* TX4939 does not have EnLCarr */
  2191. if (lp->chiptype == TC35815_TX4939)
  2192. txctl &= ~Tx_EnLCarr;
  2193. #ifdef WORKAROUND_LOSTCAR
  2194. /* WORKAROUND: ignore LostCrS in full duplex operation */
  2195. if (!lp->phy_dev || !lp->link || lp->duplex == DUPLEX_FULL)
  2196. txctl &= ~Tx_EnLCarr;
  2197. #endif
  2198. #endif /* !NO_CHECK_CARRIER */
  2199. #ifdef GATHER_TXINT
  2200. txctl &= ~Tx_EnComp; /* disable global tx completion int. */
  2201. #endif
  2202. tc_writel(txctl, &tr->Tx_Ctl);
  2203. }
  2204. #ifdef CONFIG_PM
  2205. static int tc35815_suspend(struct pci_dev *pdev, pm_message_t state)
  2206. {
  2207. struct net_device *dev = pci_get_drvdata(pdev);
  2208. struct tc35815_local *lp = netdev_priv(dev);
  2209. unsigned long flags;
  2210. pci_save_state(pdev);
  2211. if (!netif_running(dev))
  2212. return 0;
  2213. netif_device_detach(dev);
  2214. if (lp->phy_dev)
  2215. phy_stop(lp->phy_dev);
  2216. spin_lock_irqsave(&lp->lock, flags);
  2217. tc35815_chip_reset(dev);
  2218. spin_unlock_irqrestore(&lp->lock, flags);
  2219. pci_set_power_state(pdev, PCI_D3hot);
  2220. return 0;
  2221. }
  2222. static int tc35815_resume(struct pci_dev *pdev)
  2223. {
  2224. struct net_device *dev = pci_get_drvdata(pdev);
  2225. struct tc35815_local *lp = netdev_priv(dev);
  2226. pci_restore_state(pdev);
  2227. if (!netif_running(dev))
  2228. return 0;
  2229. pci_set_power_state(pdev, PCI_D0);
  2230. tc35815_restart(dev);
  2231. netif_carrier_off(dev);
  2232. if (lp->phy_dev)
  2233. phy_start(lp->phy_dev);
  2234. netif_device_attach(dev);
  2235. return 0;
  2236. }
  2237. #endif /* CONFIG_PM */
  2238. static struct pci_driver tc35815_pci_driver = {
  2239. .name = MODNAME,
  2240. .id_table = tc35815_pci_tbl,
  2241. .probe = tc35815_init_one,
  2242. .remove = __devexit_p(tc35815_remove_one),
  2243. #ifdef CONFIG_PM
  2244. .suspend = tc35815_suspend,
  2245. .resume = tc35815_resume,
  2246. #endif
  2247. };
  2248. module_param_named(speed, options.speed, int, 0);
  2249. MODULE_PARM_DESC(speed, "0:auto, 10:10Mbps, 100:100Mbps");
  2250. module_param_named(duplex, options.duplex, int, 0);
  2251. MODULE_PARM_DESC(duplex, "0:auto, 1:half, 2:full");
  2252. static int __init tc35815_init_module(void)
  2253. {
  2254. return pci_register_driver(&tc35815_pci_driver);
  2255. }
  2256. static void __exit tc35815_cleanup_module(void)
  2257. {
  2258. pci_unregister_driver(&tc35815_pci_driver);
  2259. }
  2260. module_init(tc35815_init_module);
  2261. module_exit(tc35815_cleanup_module);
  2262. MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
  2263. MODULE_LICENSE("GPL");