smsc9420.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007,2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. ***************************************************************************
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/phy.h>
  24. #include <linux/pci.h>
  25. #include <linux/if_vlan.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/crc32.h>
  28. #include <asm/unaligned.h>
  29. #include "smsc9420.h"
  30. #define DRV_NAME "smsc9420"
  31. #define PFX DRV_NAME ": "
  32. #define DRV_MDIONAME "smsc9420-mdio"
  33. #define DRV_DESCRIPTION "SMSC LAN9420 driver"
  34. #define DRV_VERSION "1.01"
  35. MODULE_LICENSE("GPL");
  36. MODULE_VERSION(DRV_VERSION);
  37. struct smsc9420_dma_desc {
  38. u32 status;
  39. u32 length;
  40. u32 buffer1;
  41. u32 buffer2;
  42. };
  43. struct smsc9420_ring_info {
  44. struct sk_buff *skb;
  45. dma_addr_t mapping;
  46. };
  47. struct smsc9420_pdata {
  48. void __iomem *base_addr;
  49. struct pci_dev *pdev;
  50. struct net_device *dev;
  51. struct smsc9420_dma_desc *rx_ring;
  52. struct smsc9420_dma_desc *tx_ring;
  53. struct smsc9420_ring_info *tx_buffers;
  54. struct smsc9420_ring_info *rx_buffers;
  55. dma_addr_t rx_dma_addr;
  56. dma_addr_t tx_dma_addr;
  57. int tx_ring_head, tx_ring_tail;
  58. int rx_ring_head, rx_ring_tail;
  59. spinlock_t int_lock;
  60. spinlock_t phy_lock;
  61. struct napi_struct napi;
  62. bool software_irq_signal;
  63. bool rx_csum;
  64. u32 msg_enable;
  65. struct phy_device *phy_dev;
  66. struct mii_bus *mii_bus;
  67. int phy_irq[PHY_MAX_ADDR];
  68. int last_duplex;
  69. int last_carrier;
  70. };
  71. static const struct pci_device_id smsc9420_id_table[] = {
  72. { PCI_VENDOR_ID_9420, PCI_DEVICE_ID_9420, PCI_ANY_ID, PCI_ANY_ID, },
  73. { 0, }
  74. };
  75. MODULE_DEVICE_TABLE(pci, smsc9420_id_table);
  76. #define SMSC_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  77. static uint smsc_debug;
  78. static uint debug = -1;
  79. module_param(debug, uint, 0);
  80. MODULE_PARM_DESC(debug, "debug level");
  81. #define smsc_dbg(TYPE, f, a...) \
  82. do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
  83. printk(KERN_DEBUG PFX f "\n", ## a); \
  84. } while (0)
  85. #define smsc_info(TYPE, f, a...) \
  86. do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
  87. printk(KERN_INFO PFX f "\n", ## a); \
  88. } while (0)
  89. #define smsc_warn(TYPE, f, a...) \
  90. do { if ((pd)->msg_enable & NETIF_MSG_##TYPE) \
  91. printk(KERN_WARNING PFX f "\n", ## a); \
  92. } while (0)
  93. static inline u32 smsc9420_reg_read(struct smsc9420_pdata *pd, u32 offset)
  94. {
  95. return ioread32(pd->base_addr + offset);
  96. }
  97. static inline void
  98. smsc9420_reg_write(struct smsc9420_pdata *pd, u32 offset, u32 value)
  99. {
  100. iowrite32(value, pd->base_addr + offset);
  101. }
  102. static inline void smsc9420_pci_flush_write(struct smsc9420_pdata *pd)
  103. {
  104. /* to ensure PCI write completion, we must perform a PCI read */
  105. smsc9420_reg_read(pd, ID_REV);
  106. }
  107. static int smsc9420_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  108. {
  109. struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
  110. unsigned long flags;
  111. u32 addr;
  112. int i, reg = -EIO;
  113. spin_lock_irqsave(&pd->phy_lock, flags);
  114. /* confirm MII not busy */
  115. if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
  116. smsc_warn(DRV, "MII is busy???");
  117. goto out;
  118. }
  119. /* set the address, index & direction (read from PHY) */
  120. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  121. MII_ACCESS_MII_READ_;
  122. smsc9420_reg_write(pd, MII_ACCESS, addr);
  123. /* wait for read to complete with 50us timeout */
  124. for (i = 0; i < 5; i++) {
  125. if (!(smsc9420_reg_read(pd, MII_ACCESS) &
  126. MII_ACCESS_MII_BUSY_)) {
  127. reg = (u16)smsc9420_reg_read(pd, MII_DATA);
  128. goto out;
  129. }
  130. udelay(10);
  131. }
  132. smsc_warn(DRV, "MII busy timeout!");
  133. out:
  134. spin_unlock_irqrestore(&pd->phy_lock, flags);
  135. return reg;
  136. }
  137. static int smsc9420_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  138. u16 val)
  139. {
  140. struct smsc9420_pdata *pd = (struct smsc9420_pdata *)bus->priv;
  141. unsigned long flags;
  142. u32 addr;
  143. int i, reg = -EIO;
  144. spin_lock_irqsave(&pd->phy_lock, flags);
  145. /* confirm MII not busy */
  146. if ((smsc9420_reg_read(pd, MII_ACCESS) & MII_ACCESS_MII_BUSY_)) {
  147. smsc_warn(DRV, "MII is busy???");
  148. goto out;
  149. }
  150. /* put the data to write in the MAC */
  151. smsc9420_reg_write(pd, MII_DATA, (u32)val);
  152. /* set the address, index & direction (write to PHY) */
  153. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  154. MII_ACCESS_MII_WRITE_;
  155. smsc9420_reg_write(pd, MII_ACCESS, addr);
  156. /* wait for write to complete with 50us timeout */
  157. for (i = 0; i < 5; i++) {
  158. if (!(smsc9420_reg_read(pd, MII_ACCESS) &
  159. MII_ACCESS_MII_BUSY_)) {
  160. reg = 0;
  161. goto out;
  162. }
  163. udelay(10);
  164. }
  165. smsc_warn(DRV, "MII busy timeout!");
  166. out:
  167. spin_unlock_irqrestore(&pd->phy_lock, flags);
  168. return reg;
  169. }
  170. /* Returns hash bit number for given MAC address
  171. * Example:
  172. * 01 00 5E 00 00 01 -> returns bit number 31 */
  173. static u32 smsc9420_hash(u8 addr[ETH_ALEN])
  174. {
  175. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  176. }
  177. static int smsc9420_eeprom_reload(struct smsc9420_pdata *pd)
  178. {
  179. int timeout = 100000;
  180. BUG_ON(!pd);
  181. if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  182. smsc_dbg(DRV, "smsc9420_eeprom_reload: Eeprom busy");
  183. return -EIO;
  184. }
  185. smsc9420_reg_write(pd, E2P_CMD,
  186. (E2P_CMD_EPC_BUSY_ | E2P_CMD_EPC_CMD_RELOAD_));
  187. do {
  188. udelay(10);
  189. if (!(smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_))
  190. return 0;
  191. } while (timeout--);
  192. smsc_warn(DRV, "smsc9420_eeprom_reload: Eeprom timed out");
  193. return -EIO;
  194. }
  195. /* Standard ioctls for mii-tool */
  196. static int smsc9420_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  197. {
  198. struct smsc9420_pdata *pd = netdev_priv(dev);
  199. if (!netif_running(dev) || !pd->phy_dev)
  200. return -EINVAL;
  201. return phy_mii_ioctl(pd->phy_dev, if_mii(ifr), cmd);
  202. }
  203. static int smsc9420_ethtool_get_settings(struct net_device *dev,
  204. struct ethtool_cmd *cmd)
  205. {
  206. struct smsc9420_pdata *pd = netdev_priv(dev);
  207. cmd->maxtxpkt = 1;
  208. cmd->maxrxpkt = 1;
  209. return phy_ethtool_gset(pd->phy_dev, cmd);
  210. }
  211. static int smsc9420_ethtool_set_settings(struct net_device *dev,
  212. struct ethtool_cmd *cmd)
  213. {
  214. struct smsc9420_pdata *pd = netdev_priv(dev);
  215. return phy_ethtool_sset(pd->phy_dev, cmd);
  216. }
  217. static void smsc9420_ethtool_get_drvinfo(struct net_device *netdev,
  218. struct ethtool_drvinfo *drvinfo)
  219. {
  220. struct smsc9420_pdata *pd = netdev_priv(netdev);
  221. strcpy(drvinfo->driver, DRV_NAME);
  222. strcpy(drvinfo->bus_info, pci_name(pd->pdev));
  223. strcpy(drvinfo->version, DRV_VERSION);
  224. }
  225. static u32 smsc9420_ethtool_get_msglevel(struct net_device *netdev)
  226. {
  227. struct smsc9420_pdata *pd = netdev_priv(netdev);
  228. return pd->msg_enable;
  229. }
  230. static void smsc9420_ethtool_set_msglevel(struct net_device *netdev, u32 data)
  231. {
  232. struct smsc9420_pdata *pd = netdev_priv(netdev);
  233. pd->msg_enable = data;
  234. }
  235. static int smsc9420_ethtool_nway_reset(struct net_device *netdev)
  236. {
  237. struct smsc9420_pdata *pd = netdev_priv(netdev);
  238. return phy_start_aneg(pd->phy_dev);
  239. }
  240. static int smsc9420_ethtool_getregslen(struct net_device *dev)
  241. {
  242. /* all smsc9420 registers plus all phy registers */
  243. return 0x100 + (32 * sizeof(u32));
  244. }
  245. static void
  246. smsc9420_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  247. void *buf)
  248. {
  249. struct smsc9420_pdata *pd = netdev_priv(dev);
  250. struct phy_device *phy_dev = pd->phy_dev;
  251. unsigned int i, j = 0;
  252. u32 *data = buf;
  253. regs->version = smsc9420_reg_read(pd, ID_REV);
  254. for (i = 0; i < 0x100; i += (sizeof(u32)))
  255. data[j++] = smsc9420_reg_read(pd, i);
  256. for (i = 0; i <= 31; i++)
  257. data[j++] = smsc9420_mii_read(phy_dev->bus, phy_dev->addr, i);
  258. }
  259. static void smsc9420_eeprom_enable_access(struct smsc9420_pdata *pd)
  260. {
  261. unsigned int temp = smsc9420_reg_read(pd, GPIO_CFG);
  262. temp &= ~GPIO_CFG_EEPR_EN_;
  263. smsc9420_reg_write(pd, GPIO_CFG, temp);
  264. msleep(1);
  265. }
  266. static int smsc9420_eeprom_send_cmd(struct smsc9420_pdata *pd, u32 op)
  267. {
  268. int timeout = 100;
  269. u32 e2cmd;
  270. smsc_dbg(HW, "op 0x%08x", op);
  271. if (smsc9420_reg_read(pd, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  272. smsc_warn(HW, "Busy at start");
  273. return -EBUSY;
  274. }
  275. e2cmd = op | E2P_CMD_EPC_BUSY_;
  276. smsc9420_reg_write(pd, E2P_CMD, e2cmd);
  277. do {
  278. msleep(1);
  279. e2cmd = smsc9420_reg_read(pd, E2P_CMD);
  280. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
  281. if (!timeout) {
  282. smsc_info(HW, "TIMED OUT");
  283. return -EAGAIN;
  284. }
  285. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  286. smsc_info(HW, "Error occured during eeprom operation");
  287. return -EINVAL;
  288. }
  289. return 0;
  290. }
  291. static int smsc9420_eeprom_read_location(struct smsc9420_pdata *pd,
  292. u8 address, u8 *data)
  293. {
  294. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  295. int ret;
  296. smsc_dbg(HW, "address 0x%x", address);
  297. ret = smsc9420_eeprom_send_cmd(pd, op);
  298. if (!ret)
  299. data[address] = smsc9420_reg_read(pd, E2P_DATA);
  300. return ret;
  301. }
  302. static int smsc9420_eeprom_write_location(struct smsc9420_pdata *pd,
  303. u8 address, u8 data)
  304. {
  305. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  306. int ret;
  307. smsc_dbg(HW, "address 0x%x, data 0x%x", address, data);
  308. ret = smsc9420_eeprom_send_cmd(pd, op);
  309. if (!ret) {
  310. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  311. smsc9420_reg_write(pd, E2P_DATA, (u32)data);
  312. ret = smsc9420_eeprom_send_cmd(pd, op);
  313. }
  314. return ret;
  315. }
  316. static int smsc9420_ethtool_get_eeprom_len(struct net_device *dev)
  317. {
  318. return SMSC9420_EEPROM_SIZE;
  319. }
  320. static int smsc9420_ethtool_get_eeprom(struct net_device *dev,
  321. struct ethtool_eeprom *eeprom, u8 *data)
  322. {
  323. struct smsc9420_pdata *pd = netdev_priv(dev);
  324. u8 eeprom_data[SMSC9420_EEPROM_SIZE];
  325. int len, i;
  326. smsc9420_eeprom_enable_access(pd);
  327. len = min(eeprom->len, SMSC9420_EEPROM_SIZE);
  328. for (i = 0; i < len; i++) {
  329. int ret = smsc9420_eeprom_read_location(pd, i, eeprom_data);
  330. if (ret < 0) {
  331. eeprom->len = 0;
  332. return ret;
  333. }
  334. }
  335. memcpy(data, &eeprom_data[eeprom->offset], len);
  336. eeprom->magic = SMSC9420_EEPROM_MAGIC;
  337. eeprom->len = len;
  338. return 0;
  339. }
  340. static int smsc9420_ethtool_set_eeprom(struct net_device *dev,
  341. struct ethtool_eeprom *eeprom, u8 *data)
  342. {
  343. struct smsc9420_pdata *pd = netdev_priv(dev);
  344. int ret;
  345. if (eeprom->magic != SMSC9420_EEPROM_MAGIC)
  346. return -EINVAL;
  347. smsc9420_eeprom_enable_access(pd);
  348. smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWEN_);
  349. ret = smsc9420_eeprom_write_location(pd, eeprom->offset, *data);
  350. smsc9420_eeprom_send_cmd(pd, E2P_CMD_EPC_CMD_EWDS_);
  351. /* Single byte write, according to man page */
  352. eeprom->len = 1;
  353. return ret;
  354. }
  355. static const struct ethtool_ops smsc9420_ethtool_ops = {
  356. .get_settings = smsc9420_ethtool_get_settings,
  357. .set_settings = smsc9420_ethtool_set_settings,
  358. .get_drvinfo = smsc9420_ethtool_get_drvinfo,
  359. .get_msglevel = smsc9420_ethtool_get_msglevel,
  360. .set_msglevel = smsc9420_ethtool_set_msglevel,
  361. .nway_reset = smsc9420_ethtool_nway_reset,
  362. .get_link = ethtool_op_get_link,
  363. .get_eeprom_len = smsc9420_ethtool_get_eeprom_len,
  364. .get_eeprom = smsc9420_ethtool_get_eeprom,
  365. .set_eeprom = smsc9420_ethtool_set_eeprom,
  366. .get_regs_len = smsc9420_ethtool_getregslen,
  367. .get_regs = smsc9420_ethtool_getregs,
  368. };
  369. /* Sets the device MAC address to dev_addr */
  370. static void smsc9420_set_mac_address(struct net_device *dev)
  371. {
  372. struct smsc9420_pdata *pd = netdev_priv(dev);
  373. u8 *dev_addr = dev->dev_addr;
  374. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  375. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  376. (dev_addr[1] << 8) | dev_addr[0];
  377. smsc9420_reg_write(pd, ADDRH, mac_high16);
  378. smsc9420_reg_write(pd, ADDRL, mac_low32);
  379. }
  380. static void smsc9420_check_mac_address(struct net_device *dev)
  381. {
  382. struct smsc9420_pdata *pd = netdev_priv(dev);
  383. /* Check if mac address has been specified when bringing interface up */
  384. if (is_valid_ether_addr(dev->dev_addr)) {
  385. smsc9420_set_mac_address(dev);
  386. smsc_dbg(PROBE, "MAC Address is specified by configuration");
  387. } else {
  388. /* Try reading mac address from device. if EEPROM is present
  389. * it will already have been set */
  390. u32 mac_high16 = smsc9420_reg_read(pd, ADDRH);
  391. u32 mac_low32 = smsc9420_reg_read(pd, ADDRL);
  392. dev->dev_addr[0] = (u8)(mac_low32);
  393. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  394. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  395. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  396. dev->dev_addr[4] = (u8)(mac_high16);
  397. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  398. if (is_valid_ether_addr(dev->dev_addr)) {
  399. /* eeprom values are valid so use them */
  400. smsc_dbg(PROBE, "Mac Address is read from EEPROM");
  401. } else {
  402. /* eeprom values are invalid, generate random MAC */
  403. random_ether_addr(dev->dev_addr);
  404. smsc9420_set_mac_address(dev);
  405. smsc_dbg(PROBE,
  406. "MAC Address is set to random_ether_addr");
  407. }
  408. }
  409. }
  410. static void smsc9420_stop_tx(struct smsc9420_pdata *pd)
  411. {
  412. u32 dmac_control, mac_cr, dma_intr_ena;
  413. int timeout = 1000;
  414. /* disable TX DMAC */
  415. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  416. dmac_control &= (~DMAC_CONTROL_ST_);
  417. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  418. /* Wait max 10ms for transmit process to stop */
  419. while (--timeout) {
  420. if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_TS_)
  421. break;
  422. udelay(10);
  423. }
  424. if (!timeout)
  425. smsc_warn(IFDOWN, "TX DMAC failed to stop");
  426. /* ACK Tx DMAC stop bit */
  427. smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_TXPS_);
  428. /* mask TX DMAC interrupts */
  429. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  430. dma_intr_ena &= ~(DMAC_INTR_ENA_TX_);
  431. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  432. smsc9420_pci_flush_write(pd);
  433. /* stop MAC TX */
  434. mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_TXEN_);
  435. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  436. smsc9420_pci_flush_write(pd);
  437. }
  438. static void smsc9420_free_tx_ring(struct smsc9420_pdata *pd)
  439. {
  440. int i;
  441. BUG_ON(!pd->tx_ring);
  442. if (!pd->tx_buffers)
  443. return;
  444. for (i = 0; i < TX_RING_SIZE; i++) {
  445. struct sk_buff *skb = pd->tx_buffers[i].skb;
  446. if (skb) {
  447. BUG_ON(!pd->tx_buffers[i].mapping);
  448. pci_unmap_single(pd->pdev, pd->tx_buffers[i].mapping,
  449. skb->len, PCI_DMA_TODEVICE);
  450. dev_kfree_skb_any(skb);
  451. }
  452. pd->tx_ring[i].status = 0;
  453. pd->tx_ring[i].length = 0;
  454. pd->tx_ring[i].buffer1 = 0;
  455. pd->tx_ring[i].buffer2 = 0;
  456. }
  457. wmb();
  458. kfree(pd->tx_buffers);
  459. pd->tx_buffers = NULL;
  460. pd->tx_ring_head = 0;
  461. pd->tx_ring_tail = 0;
  462. }
  463. static void smsc9420_free_rx_ring(struct smsc9420_pdata *pd)
  464. {
  465. int i;
  466. BUG_ON(!pd->rx_ring);
  467. if (!pd->rx_buffers)
  468. return;
  469. for (i = 0; i < RX_RING_SIZE; i++) {
  470. if (pd->rx_buffers[i].skb)
  471. dev_kfree_skb_any(pd->rx_buffers[i].skb);
  472. if (pd->rx_buffers[i].mapping)
  473. pci_unmap_single(pd->pdev, pd->rx_buffers[i].mapping,
  474. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  475. pd->rx_ring[i].status = 0;
  476. pd->rx_ring[i].length = 0;
  477. pd->rx_ring[i].buffer1 = 0;
  478. pd->rx_ring[i].buffer2 = 0;
  479. }
  480. wmb();
  481. kfree(pd->rx_buffers);
  482. pd->rx_buffers = NULL;
  483. pd->rx_ring_head = 0;
  484. pd->rx_ring_tail = 0;
  485. }
  486. static void smsc9420_stop_rx(struct smsc9420_pdata *pd)
  487. {
  488. int timeout = 1000;
  489. u32 mac_cr, dmac_control, dma_intr_ena;
  490. /* mask RX DMAC interrupts */
  491. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  492. dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
  493. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  494. smsc9420_pci_flush_write(pd);
  495. /* stop RX MAC prior to stoping DMA */
  496. mac_cr = smsc9420_reg_read(pd, MAC_CR) & (~MAC_CR_RXEN_);
  497. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  498. smsc9420_pci_flush_write(pd);
  499. /* stop RX DMAC */
  500. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  501. dmac_control &= (~DMAC_CONTROL_SR_);
  502. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  503. smsc9420_pci_flush_write(pd);
  504. /* wait up to 10ms for receive to stop */
  505. while (--timeout) {
  506. if (smsc9420_reg_read(pd, DMAC_STATUS) & DMAC_STS_RS_)
  507. break;
  508. udelay(10);
  509. }
  510. if (!timeout)
  511. smsc_warn(IFDOWN, "RX DMAC did not stop! timeout.");
  512. /* ACK the Rx DMAC stop bit */
  513. smsc9420_reg_write(pd, DMAC_STATUS, DMAC_STS_RXPS_);
  514. }
  515. static irqreturn_t smsc9420_isr(int irq, void *dev_id)
  516. {
  517. struct smsc9420_pdata *pd = dev_id;
  518. u32 int_cfg, int_sts, int_ctl;
  519. irqreturn_t ret = IRQ_NONE;
  520. ulong flags;
  521. BUG_ON(!pd);
  522. BUG_ON(!pd->base_addr);
  523. int_cfg = smsc9420_reg_read(pd, INT_CFG);
  524. /* check if it's our interrupt */
  525. if ((int_cfg & (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_)) !=
  526. (INT_CFG_IRQ_EN_ | INT_CFG_IRQ_INT_))
  527. return IRQ_NONE;
  528. int_sts = smsc9420_reg_read(pd, INT_STAT);
  529. if (likely(INT_STAT_DMAC_INT_ & int_sts)) {
  530. u32 status = smsc9420_reg_read(pd, DMAC_STATUS);
  531. u32 ints_to_clear = 0;
  532. if (status & DMAC_STS_TX_) {
  533. ints_to_clear |= (DMAC_STS_TX_ | DMAC_STS_NIS_);
  534. netif_wake_queue(pd->dev);
  535. }
  536. if (status & DMAC_STS_RX_) {
  537. /* mask RX DMAC interrupts */
  538. u32 dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  539. dma_intr_ena &= (~DMAC_INTR_ENA_RX_);
  540. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  541. smsc9420_pci_flush_write(pd);
  542. ints_to_clear |= (DMAC_STS_RX_ | DMAC_STS_NIS_);
  543. napi_schedule(&pd->napi);
  544. }
  545. if (ints_to_clear)
  546. smsc9420_reg_write(pd, DMAC_STATUS, ints_to_clear);
  547. ret = IRQ_HANDLED;
  548. }
  549. if (unlikely(INT_STAT_SW_INT_ & int_sts)) {
  550. /* mask software interrupt */
  551. spin_lock_irqsave(&pd->int_lock, flags);
  552. int_ctl = smsc9420_reg_read(pd, INT_CTL);
  553. int_ctl &= (~INT_CTL_SW_INT_EN_);
  554. smsc9420_reg_write(pd, INT_CTL, int_ctl);
  555. spin_unlock_irqrestore(&pd->int_lock, flags);
  556. smsc9420_reg_write(pd, INT_STAT, INT_STAT_SW_INT_);
  557. pd->software_irq_signal = true;
  558. smp_wmb();
  559. ret = IRQ_HANDLED;
  560. }
  561. /* to ensure PCI write completion, we must perform a PCI read */
  562. smsc9420_pci_flush_write(pd);
  563. return ret;
  564. }
  565. #ifdef CONFIG_NET_POLL_CONTROLLER
  566. static void smsc9420_poll_controller(struct net_device *dev)
  567. {
  568. disable_irq(dev->irq);
  569. smsc9420_isr(0, dev);
  570. enable_irq(dev->irq);
  571. }
  572. #endif /* CONFIG_NET_POLL_CONTROLLER */
  573. static void smsc9420_dmac_soft_reset(struct smsc9420_pdata *pd)
  574. {
  575. smsc9420_reg_write(pd, BUS_MODE, BUS_MODE_SWR_);
  576. smsc9420_reg_read(pd, BUS_MODE);
  577. udelay(2);
  578. if (smsc9420_reg_read(pd, BUS_MODE) & BUS_MODE_SWR_)
  579. smsc_warn(DRV, "Software reset not cleared");
  580. }
  581. static int smsc9420_stop(struct net_device *dev)
  582. {
  583. struct smsc9420_pdata *pd = netdev_priv(dev);
  584. u32 int_cfg;
  585. ulong flags;
  586. BUG_ON(!pd);
  587. BUG_ON(!pd->phy_dev);
  588. /* disable master interrupt */
  589. spin_lock_irqsave(&pd->int_lock, flags);
  590. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  591. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  592. spin_unlock_irqrestore(&pd->int_lock, flags);
  593. netif_tx_disable(dev);
  594. napi_disable(&pd->napi);
  595. smsc9420_stop_tx(pd);
  596. smsc9420_free_tx_ring(pd);
  597. smsc9420_stop_rx(pd);
  598. smsc9420_free_rx_ring(pd);
  599. free_irq(dev->irq, pd);
  600. smsc9420_dmac_soft_reset(pd);
  601. phy_stop(pd->phy_dev);
  602. phy_disconnect(pd->phy_dev);
  603. pd->phy_dev = NULL;
  604. mdiobus_unregister(pd->mii_bus);
  605. mdiobus_free(pd->mii_bus);
  606. return 0;
  607. }
  608. static void smsc9420_rx_count_stats(struct net_device *dev, u32 desc_status)
  609. {
  610. if (unlikely(desc_status & RDES0_ERROR_SUMMARY_)) {
  611. dev->stats.rx_errors++;
  612. if (desc_status & RDES0_DESCRIPTOR_ERROR_)
  613. dev->stats.rx_over_errors++;
  614. else if (desc_status & (RDES0_FRAME_TOO_LONG_ |
  615. RDES0_RUNT_FRAME_ | RDES0_COLLISION_SEEN_))
  616. dev->stats.rx_frame_errors++;
  617. else if (desc_status & RDES0_CRC_ERROR_)
  618. dev->stats.rx_crc_errors++;
  619. }
  620. if (unlikely(desc_status & RDES0_LENGTH_ERROR_))
  621. dev->stats.rx_length_errors++;
  622. if (unlikely(!((desc_status & RDES0_LAST_DESCRIPTOR_) &&
  623. (desc_status & RDES0_FIRST_DESCRIPTOR_))))
  624. dev->stats.rx_length_errors++;
  625. if (desc_status & RDES0_MULTICAST_FRAME_)
  626. dev->stats.multicast++;
  627. }
  628. static void smsc9420_rx_handoff(struct smsc9420_pdata *pd, const int index,
  629. const u32 status)
  630. {
  631. struct net_device *dev = pd->dev;
  632. struct sk_buff *skb;
  633. u16 packet_length = (status & RDES0_FRAME_LENGTH_MASK_)
  634. >> RDES0_FRAME_LENGTH_SHFT_;
  635. /* remove crc from packet lendth */
  636. packet_length -= 4;
  637. if (pd->rx_csum)
  638. packet_length -= 2;
  639. dev->stats.rx_packets++;
  640. dev->stats.rx_bytes += packet_length;
  641. pci_unmap_single(pd->pdev, pd->rx_buffers[index].mapping,
  642. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  643. pd->rx_buffers[index].mapping = 0;
  644. skb = pd->rx_buffers[index].skb;
  645. pd->rx_buffers[index].skb = NULL;
  646. if (pd->rx_csum) {
  647. u16 hw_csum = get_unaligned_le16(skb_tail_pointer(skb) +
  648. NET_IP_ALIGN + packet_length + 4);
  649. put_unaligned_le16(hw_csum, &skb->csum);
  650. skb->ip_summed = CHECKSUM_COMPLETE;
  651. }
  652. skb_reserve(skb, NET_IP_ALIGN);
  653. skb_put(skb, packet_length);
  654. skb->protocol = eth_type_trans(skb, dev);
  655. netif_receive_skb(skb);
  656. dev->last_rx = jiffies;
  657. }
  658. static int smsc9420_alloc_rx_buffer(struct smsc9420_pdata *pd, int index)
  659. {
  660. struct sk_buff *skb = netdev_alloc_skb(pd->dev, PKT_BUF_SZ);
  661. dma_addr_t mapping;
  662. BUG_ON(pd->rx_buffers[index].skb);
  663. BUG_ON(pd->rx_buffers[index].mapping);
  664. if (unlikely(!skb)) {
  665. smsc_warn(RX_ERR, "Failed to allocate new skb!");
  666. return -ENOMEM;
  667. }
  668. skb->dev = pd->dev;
  669. mapping = pci_map_single(pd->pdev, skb_tail_pointer(skb),
  670. PKT_BUF_SZ, PCI_DMA_FROMDEVICE);
  671. if (pci_dma_mapping_error(pd->pdev, mapping)) {
  672. dev_kfree_skb_any(skb);
  673. smsc_warn(RX_ERR, "pci_map_single failed!");
  674. return -ENOMEM;
  675. }
  676. pd->rx_buffers[index].skb = skb;
  677. pd->rx_buffers[index].mapping = mapping;
  678. pd->rx_ring[index].buffer1 = mapping + NET_IP_ALIGN;
  679. pd->rx_ring[index].status = RDES0_OWN_;
  680. wmb();
  681. return 0;
  682. }
  683. static void smsc9420_alloc_new_rx_buffers(struct smsc9420_pdata *pd)
  684. {
  685. while (pd->rx_ring_tail != pd->rx_ring_head) {
  686. if (smsc9420_alloc_rx_buffer(pd, pd->rx_ring_tail))
  687. break;
  688. pd->rx_ring_tail = (pd->rx_ring_tail + 1) % RX_RING_SIZE;
  689. }
  690. }
  691. static int smsc9420_rx_poll(struct napi_struct *napi, int budget)
  692. {
  693. struct smsc9420_pdata *pd =
  694. container_of(napi, struct smsc9420_pdata, napi);
  695. struct net_device *dev = pd->dev;
  696. u32 drop_frame_cnt, dma_intr_ena, status;
  697. int work_done;
  698. for (work_done = 0; work_done < budget; work_done++) {
  699. rmb();
  700. status = pd->rx_ring[pd->rx_ring_head].status;
  701. /* stop if DMAC owns this dma descriptor */
  702. if (status & RDES0_OWN_)
  703. break;
  704. smsc9420_rx_count_stats(dev, status);
  705. smsc9420_rx_handoff(pd, pd->rx_ring_head, status);
  706. pd->rx_ring_head = (pd->rx_ring_head + 1) % RX_RING_SIZE;
  707. smsc9420_alloc_new_rx_buffers(pd);
  708. }
  709. drop_frame_cnt = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
  710. dev->stats.rx_dropped +=
  711. (drop_frame_cnt & 0xFFFF) + ((drop_frame_cnt >> 17) & 0x3FF);
  712. /* Kick RXDMA */
  713. smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
  714. smsc9420_pci_flush_write(pd);
  715. if (work_done < budget) {
  716. napi_complete(&pd->napi);
  717. /* re-enable RX DMA interrupts */
  718. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  719. dma_intr_ena |= (DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
  720. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  721. smsc9420_pci_flush_write(pd);
  722. }
  723. return work_done;
  724. }
  725. static void
  726. smsc9420_tx_update_stats(struct net_device *dev, u32 status, u32 length)
  727. {
  728. if (unlikely(status & TDES0_ERROR_SUMMARY_)) {
  729. dev->stats.tx_errors++;
  730. if (status & (TDES0_EXCESSIVE_DEFERRAL_ |
  731. TDES0_EXCESSIVE_COLLISIONS_))
  732. dev->stats.tx_aborted_errors++;
  733. if (status & (TDES0_LOSS_OF_CARRIER_ | TDES0_NO_CARRIER_))
  734. dev->stats.tx_carrier_errors++;
  735. } else {
  736. dev->stats.tx_packets++;
  737. dev->stats.tx_bytes += (length & 0x7FF);
  738. }
  739. if (unlikely(status & TDES0_EXCESSIVE_COLLISIONS_)) {
  740. dev->stats.collisions += 16;
  741. } else {
  742. dev->stats.collisions +=
  743. (status & TDES0_COLLISION_COUNT_MASK_) >>
  744. TDES0_COLLISION_COUNT_SHFT_;
  745. }
  746. if (unlikely(status & TDES0_HEARTBEAT_FAIL_))
  747. dev->stats.tx_heartbeat_errors++;
  748. }
  749. /* Check for completed dma transfers, update stats and free skbs */
  750. static void smsc9420_complete_tx(struct net_device *dev)
  751. {
  752. struct smsc9420_pdata *pd = netdev_priv(dev);
  753. while (pd->tx_ring_tail != pd->tx_ring_head) {
  754. int index = pd->tx_ring_tail;
  755. u32 status, length;
  756. rmb();
  757. status = pd->tx_ring[index].status;
  758. length = pd->tx_ring[index].length;
  759. /* Check if DMA still owns this descriptor */
  760. if (unlikely(TDES0_OWN_ & status))
  761. break;
  762. smsc9420_tx_update_stats(dev, status, length);
  763. BUG_ON(!pd->tx_buffers[index].skb);
  764. BUG_ON(!pd->tx_buffers[index].mapping);
  765. pci_unmap_single(pd->pdev, pd->tx_buffers[index].mapping,
  766. pd->tx_buffers[index].skb->len, PCI_DMA_TODEVICE);
  767. pd->tx_buffers[index].mapping = 0;
  768. dev_kfree_skb_any(pd->tx_buffers[index].skb);
  769. pd->tx_buffers[index].skb = NULL;
  770. pd->tx_ring[index].buffer1 = 0;
  771. wmb();
  772. pd->tx_ring_tail = (pd->tx_ring_tail + 1) % TX_RING_SIZE;
  773. }
  774. }
  775. static int smsc9420_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  776. {
  777. struct smsc9420_pdata *pd = netdev_priv(dev);
  778. dma_addr_t mapping;
  779. int index = pd->tx_ring_head;
  780. u32 tmp_desc1;
  781. bool about_to_take_last_desc =
  782. (((pd->tx_ring_head + 2) % TX_RING_SIZE) == pd->tx_ring_tail);
  783. smsc9420_complete_tx(dev);
  784. rmb();
  785. BUG_ON(pd->tx_ring[index].status & TDES0_OWN_);
  786. BUG_ON(pd->tx_buffers[index].skb);
  787. BUG_ON(pd->tx_buffers[index].mapping);
  788. mapping = pci_map_single(pd->pdev, skb->data,
  789. skb->len, PCI_DMA_TODEVICE);
  790. if (pci_dma_mapping_error(pd->pdev, mapping)) {
  791. smsc_warn(TX_ERR, "pci_map_single failed, dropping packet");
  792. return NETDEV_TX_BUSY;
  793. }
  794. pd->tx_buffers[index].skb = skb;
  795. pd->tx_buffers[index].mapping = mapping;
  796. tmp_desc1 = (TDES1_LS_ | ((u32)skb->len & 0x7FF));
  797. if (unlikely(about_to_take_last_desc)) {
  798. tmp_desc1 |= TDES1_IC_;
  799. netif_stop_queue(pd->dev);
  800. }
  801. /* check if we are at the last descriptor and need to set EOR */
  802. if (unlikely(index == (TX_RING_SIZE - 1)))
  803. tmp_desc1 |= TDES1_TER_;
  804. pd->tx_ring[index].buffer1 = mapping;
  805. pd->tx_ring[index].length = tmp_desc1;
  806. wmb();
  807. /* increment head */
  808. pd->tx_ring_head = (pd->tx_ring_head + 1) % TX_RING_SIZE;
  809. /* assign ownership to DMAC */
  810. pd->tx_ring[index].status = TDES0_OWN_;
  811. wmb();
  812. /* kick the DMA */
  813. smsc9420_reg_write(pd, TX_POLL_DEMAND, 1);
  814. smsc9420_pci_flush_write(pd);
  815. dev->trans_start = jiffies;
  816. return NETDEV_TX_OK;
  817. }
  818. static struct net_device_stats *smsc9420_get_stats(struct net_device *dev)
  819. {
  820. struct smsc9420_pdata *pd = netdev_priv(dev);
  821. u32 counter = smsc9420_reg_read(pd, MISS_FRAME_CNTR);
  822. dev->stats.rx_dropped +=
  823. (counter & 0x0000FFFF) + ((counter >> 17) & 0x000003FF);
  824. return &dev->stats;
  825. }
  826. static void smsc9420_set_multicast_list(struct net_device *dev)
  827. {
  828. struct smsc9420_pdata *pd = netdev_priv(dev);
  829. u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
  830. if (dev->flags & IFF_PROMISC) {
  831. smsc_dbg(HW, "Promiscuous Mode Enabled");
  832. mac_cr |= MAC_CR_PRMS_;
  833. mac_cr &= (~MAC_CR_MCPAS_);
  834. mac_cr &= (~MAC_CR_HPFILT_);
  835. } else if (dev->flags & IFF_ALLMULTI) {
  836. smsc_dbg(HW, "Receive all Multicast Enabled");
  837. mac_cr &= (~MAC_CR_PRMS_);
  838. mac_cr |= MAC_CR_MCPAS_;
  839. mac_cr &= (~MAC_CR_HPFILT_);
  840. } else if (dev->mc_count > 0) {
  841. struct dev_mc_list *mc_list = dev->mc_list;
  842. u32 hash_lo = 0, hash_hi = 0;
  843. smsc_dbg(HW, "Multicast filter enabled");
  844. while (mc_list) {
  845. u32 bit_num = smsc9420_hash(mc_list->dmi_addr);
  846. u32 mask = 1 << (bit_num & 0x1F);
  847. if (bit_num & 0x20)
  848. hash_hi |= mask;
  849. else
  850. hash_lo |= mask;
  851. mc_list = mc_list->next;
  852. }
  853. smsc9420_reg_write(pd, HASHH, hash_hi);
  854. smsc9420_reg_write(pd, HASHL, hash_lo);
  855. mac_cr &= (~MAC_CR_PRMS_);
  856. mac_cr &= (~MAC_CR_MCPAS_);
  857. mac_cr |= MAC_CR_HPFILT_;
  858. } else {
  859. smsc_dbg(HW, "Receive own packets only.");
  860. smsc9420_reg_write(pd, HASHH, 0);
  861. smsc9420_reg_write(pd, HASHL, 0);
  862. mac_cr &= (~MAC_CR_PRMS_);
  863. mac_cr &= (~MAC_CR_MCPAS_);
  864. mac_cr &= (~MAC_CR_HPFILT_);
  865. }
  866. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  867. smsc9420_pci_flush_write(pd);
  868. }
  869. static void smsc9420_phy_update_flowcontrol(struct smsc9420_pdata *pd)
  870. {
  871. struct phy_device *phy_dev = pd->phy_dev;
  872. u32 flow;
  873. if (phy_dev->duplex == DUPLEX_FULL) {
  874. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  875. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  876. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  877. if (cap & FLOW_CTRL_RX)
  878. flow = 0xFFFF0002;
  879. else
  880. flow = 0;
  881. smsc_info(LINK, "rx pause %s, tx pause %s",
  882. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  883. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  884. } else {
  885. smsc_info(LINK, "half duplex");
  886. flow = 0;
  887. }
  888. smsc9420_reg_write(pd, FLOW, flow);
  889. }
  890. /* Update link mode if anything has changed. Called periodically when the
  891. * PHY is in polling mode, even if nothing has changed. */
  892. static void smsc9420_phy_adjust_link(struct net_device *dev)
  893. {
  894. struct smsc9420_pdata *pd = netdev_priv(dev);
  895. struct phy_device *phy_dev = pd->phy_dev;
  896. int carrier;
  897. if (phy_dev->duplex != pd->last_duplex) {
  898. u32 mac_cr = smsc9420_reg_read(pd, MAC_CR);
  899. if (phy_dev->duplex) {
  900. smsc_dbg(LINK, "full duplex mode");
  901. mac_cr |= MAC_CR_FDPX_;
  902. } else {
  903. smsc_dbg(LINK, "half duplex mode");
  904. mac_cr &= ~MAC_CR_FDPX_;
  905. }
  906. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  907. smsc9420_phy_update_flowcontrol(pd);
  908. pd->last_duplex = phy_dev->duplex;
  909. }
  910. carrier = netif_carrier_ok(dev);
  911. if (carrier != pd->last_carrier) {
  912. if (carrier)
  913. smsc_dbg(LINK, "carrier OK");
  914. else
  915. smsc_dbg(LINK, "no carrier");
  916. pd->last_carrier = carrier;
  917. }
  918. }
  919. static int smsc9420_mii_probe(struct net_device *dev)
  920. {
  921. struct smsc9420_pdata *pd = netdev_priv(dev);
  922. struct phy_device *phydev = NULL;
  923. BUG_ON(pd->phy_dev);
  924. /* Device only supports internal PHY at address 1 */
  925. if (!pd->mii_bus->phy_map[1]) {
  926. pr_err("%s: no PHY found at address 1\n", dev->name);
  927. return -ENODEV;
  928. }
  929. phydev = pd->mii_bus->phy_map[1];
  930. smsc_info(PROBE, "PHY addr %d, phy_id 0x%08X", phydev->addr,
  931. phydev->phy_id);
  932. phydev = phy_connect(dev, dev_name(&phydev->dev),
  933. &smsc9420_phy_adjust_link, 0, PHY_INTERFACE_MODE_MII);
  934. if (IS_ERR(phydev)) {
  935. pr_err("%s: Could not attach to PHY\n", dev->name);
  936. return PTR_ERR(phydev);
  937. }
  938. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  939. dev->name, phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  940. /* mask with MAC supported features */
  941. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  942. SUPPORTED_Asym_Pause);
  943. phydev->advertising = phydev->supported;
  944. pd->phy_dev = phydev;
  945. pd->last_duplex = -1;
  946. pd->last_carrier = -1;
  947. return 0;
  948. }
  949. static int smsc9420_mii_init(struct net_device *dev)
  950. {
  951. struct smsc9420_pdata *pd = netdev_priv(dev);
  952. int err = -ENXIO, i;
  953. pd->mii_bus = mdiobus_alloc();
  954. if (!pd->mii_bus) {
  955. err = -ENOMEM;
  956. goto err_out_1;
  957. }
  958. pd->mii_bus->name = DRV_MDIONAME;
  959. snprintf(pd->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  960. (pd->pdev->bus->number << 8) | pd->pdev->devfn);
  961. pd->mii_bus->priv = pd;
  962. pd->mii_bus->read = smsc9420_mii_read;
  963. pd->mii_bus->write = smsc9420_mii_write;
  964. pd->mii_bus->irq = pd->phy_irq;
  965. for (i = 0; i < PHY_MAX_ADDR; ++i)
  966. pd->mii_bus->irq[i] = PHY_POLL;
  967. /* Mask all PHYs except ID 1 (internal) */
  968. pd->mii_bus->phy_mask = ~(1 << 1);
  969. if (mdiobus_register(pd->mii_bus)) {
  970. smsc_warn(PROBE, "Error registering mii bus");
  971. goto err_out_free_bus_2;
  972. }
  973. if (smsc9420_mii_probe(dev) < 0) {
  974. smsc_warn(PROBE, "Error probing mii bus");
  975. goto err_out_unregister_bus_3;
  976. }
  977. return 0;
  978. err_out_unregister_bus_3:
  979. mdiobus_unregister(pd->mii_bus);
  980. err_out_free_bus_2:
  981. mdiobus_free(pd->mii_bus);
  982. err_out_1:
  983. return err;
  984. }
  985. static int smsc9420_alloc_tx_ring(struct smsc9420_pdata *pd)
  986. {
  987. int i;
  988. BUG_ON(!pd->tx_ring);
  989. pd->tx_buffers = kmalloc((sizeof(struct smsc9420_ring_info) *
  990. TX_RING_SIZE), GFP_KERNEL);
  991. if (!pd->tx_buffers) {
  992. smsc_warn(IFUP, "Failed to allocated tx_buffers");
  993. return -ENOMEM;
  994. }
  995. /* Initialize the TX Ring */
  996. for (i = 0; i < TX_RING_SIZE; i++) {
  997. pd->tx_buffers[i].skb = NULL;
  998. pd->tx_buffers[i].mapping = 0;
  999. pd->tx_ring[i].status = 0;
  1000. pd->tx_ring[i].length = 0;
  1001. pd->tx_ring[i].buffer1 = 0;
  1002. pd->tx_ring[i].buffer2 = 0;
  1003. }
  1004. pd->tx_ring[TX_RING_SIZE - 1].length = TDES1_TER_;
  1005. wmb();
  1006. pd->tx_ring_head = 0;
  1007. pd->tx_ring_tail = 0;
  1008. smsc9420_reg_write(pd, TX_BASE_ADDR, pd->tx_dma_addr);
  1009. smsc9420_pci_flush_write(pd);
  1010. return 0;
  1011. }
  1012. static int smsc9420_alloc_rx_ring(struct smsc9420_pdata *pd)
  1013. {
  1014. int i;
  1015. BUG_ON(!pd->rx_ring);
  1016. pd->rx_buffers = kmalloc((sizeof(struct smsc9420_ring_info) *
  1017. RX_RING_SIZE), GFP_KERNEL);
  1018. if (pd->rx_buffers == NULL) {
  1019. smsc_warn(IFUP, "Failed to allocated rx_buffers");
  1020. goto out;
  1021. }
  1022. /* initialize the rx ring */
  1023. for (i = 0; i < RX_RING_SIZE; i++) {
  1024. pd->rx_ring[i].status = 0;
  1025. pd->rx_ring[i].length = PKT_BUF_SZ;
  1026. pd->rx_ring[i].buffer2 = 0;
  1027. pd->rx_buffers[i].skb = NULL;
  1028. pd->rx_buffers[i].mapping = 0;
  1029. }
  1030. pd->rx_ring[RX_RING_SIZE - 1].length = (PKT_BUF_SZ | RDES1_RER_);
  1031. /* now allocate the entire ring of skbs */
  1032. for (i = 0; i < RX_RING_SIZE; i++) {
  1033. if (smsc9420_alloc_rx_buffer(pd, i)) {
  1034. smsc_warn(IFUP, "failed to allocate rx skb %d", i);
  1035. goto out_free_rx_skbs;
  1036. }
  1037. }
  1038. pd->rx_ring_head = 0;
  1039. pd->rx_ring_tail = 0;
  1040. smsc9420_reg_write(pd, VLAN1, ETH_P_8021Q);
  1041. smsc_dbg(IFUP, "VLAN1 = 0x%08x", smsc9420_reg_read(pd, VLAN1));
  1042. if (pd->rx_csum) {
  1043. /* Enable RX COE */
  1044. u32 coe = smsc9420_reg_read(pd, COE_CR) | RX_COE_EN;
  1045. smsc9420_reg_write(pd, COE_CR, coe);
  1046. smsc_dbg(IFUP, "COE_CR = 0x%08x", coe);
  1047. }
  1048. smsc9420_reg_write(pd, RX_BASE_ADDR, pd->rx_dma_addr);
  1049. smsc9420_pci_flush_write(pd);
  1050. return 0;
  1051. out_free_rx_skbs:
  1052. smsc9420_free_rx_ring(pd);
  1053. out:
  1054. return -ENOMEM;
  1055. }
  1056. static int smsc9420_open(struct net_device *dev)
  1057. {
  1058. struct smsc9420_pdata *pd;
  1059. u32 bus_mode, mac_cr, dmac_control, int_cfg, dma_intr_ena, int_ctl;
  1060. unsigned long flags;
  1061. int result = 0, timeout;
  1062. BUG_ON(!dev);
  1063. pd = netdev_priv(dev);
  1064. BUG_ON(!pd);
  1065. if (!is_valid_ether_addr(dev->dev_addr)) {
  1066. smsc_warn(IFUP, "dev_addr is not a valid MAC address");
  1067. result = -EADDRNOTAVAIL;
  1068. goto out_0;
  1069. }
  1070. netif_carrier_off(dev);
  1071. /* disable, mask and acknowlege all interrupts */
  1072. spin_lock_irqsave(&pd->int_lock, flags);
  1073. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1074. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1075. smsc9420_reg_write(pd, INT_CTL, 0);
  1076. spin_unlock_irqrestore(&pd->int_lock, flags);
  1077. smsc9420_reg_write(pd, DMAC_INTR_ENA, 0);
  1078. smsc9420_reg_write(pd, INT_STAT, 0xFFFFFFFF);
  1079. smsc9420_pci_flush_write(pd);
  1080. if (request_irq(dev->irq, smsc9420_isr, IRQF_SHARED | IRQF_DISABLED,
  1081. DRV_NAME, pd)) {
  1082. smsc_warn(IFUP, "Unable to use IRQ = %d", dev->irq);
  1083. result = -ENODEV;
  1084. goto out_0;
  1085. }
  1086. smsc9420_dmac_soft_reset(pd);
  1087. /* make sure MAC_CR is sane */
  1088. smsc9420_reg_write(pd, MAC_CR, 0);
  1089. smsc9420_set_mac_address(dev);
  1090. /* Configure GPIO pins to drive LEDs */
  1091. smsc9420_reg_write(pd, GPIO_CFG,
  1092. (GPIO_CFG_LED_3_ | GPIO_CFG_LED_2_ | GPIO_CFG_LED_1_));
  1093. bus_mode = BUS_MODE_DMA_BURST_LENGTH_16;
  1094. #ifdef __BIG_ENDIAN
  1095. bus_mode |= BUS_MODE_DBO_;
  1096. #endif
  1097. smsc9420_reg_write(pd, BUS_MODE, bus_mode);
  1098. smsc9420_pci_flush_write(pd);
  1099. /* set bus master bridge arbitration priority for Rx and TX DMA */
  1100. smsc9420_reg_write(pd, BUS_CFG, BUS_CFG_RXTXWEIGHT_4_1);
  1101. smsc9420_reg_write(pd, DMAC_CONTROL,
  1102. (DMAC_CONTROL_SF_ | DMAC_CONTROL_OSF_));
  1103. smsc9420_pci_flush_write(pd);
  1104. /* test the IRQ connection to the ISR */
  1105. smsc_dbg(IFUP, "Testing ISR using IRQ %d", dev->irq);
  1106. pd->software_irq_signal = false;
  1107. spin_lock_irqsave(&pd->int_lock, flags);
  1108. /* configure interrupt deassertion timer and enable interrupts */
  1109. int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
  1110. int_cfg &= ~(INT_CFG_INT_DEAS_MASK);
  1111. int_cfg |= (INT_DEAS_TIME & INT_CFG_INT_DEAS_MASK);
  1112. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1113. /* unmask software interrupt */
  1114. int_ctl = smsc9420_reg_read(pd, INT_CTL) | INT_CTL_SW_INT_EN_;
  1115. smsc9420_reg_write(pd, INT_CTL, int_ctl);
  1116. spin_unlock_irqrestore(&pd->int_lock, flags);
  1117. smsc9420_pci_flush_write(pd);
  1118. timeout = 1000;
  1119. while (timeout--) {
  1120. if (pd->software_irq_signal)
  1121. break;
  1122. msleep(1);
  1123. }
  1124. /* disable interrupts */
  1125. spin_lock_irqsave(&pd->int_lock, flags);
  1126. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1127. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1128. spin_unlock_irqrestore(&pd->int_lock, flags);
  1129. if (!pd->software_irq_signal) {
  1130. smsc_warn(IFUP, "ISR failed signaling test");
  1131. result = -ENODEV;
  1132. goto out_free_irq_1;
  1133. }
  1134. smsc_dbg(IFUP, "ISR passed test using IRQ %d", dev->irq);
  1135. result = smsc9420_alloc_tx_ring(pd);
  1136. if (result) {
  1137. smsc_warn(IFUP, "Failed to Initialize tx dma ring");
  1138. result = -ENOMEM;
  1139. goto out_free_irq_1;
  1140. }
  1141. result = smsc9420_alloc_rx_ring(pd);
  1142. if (result) {
  1143. smsc_warn(IFUP, "Failed to Initialize rx dma ring");
  1144. result = -ENOMEM;
  1145. goto out_free_tx_ring_2;
  1146. }
  1147. result = smsc9420_mii_init(dev);
  1148. if (result) {
  1149. smsc_warn(IFUP, "Failed to initialize Phy");
  1150. result = -ENODEV;
  1151. goto out_free_rx_ring_3;
  1152. }
  1153. /* Bring the PHY up */
  1154. phy_start(pd->phy_dev);
  1155. napi_enable(&pd->napi);
  1156. /* start tx and rx */
  1157. mac_cr = smsc9420_reg_read(pd, MAC_CR) | MAC_CR_TXEN_ | MAC_CR_RXEN_;
  1158. smsc9420_reg_write(pd, MAC_CR, mac_cr);
  1159. dmac_control = smsc9420_reg_read(pd, DMAC_CONTROL);
  1160. dmac_control |= DMAC_CONTROL_ST_ | DMAC_CONTROL_SR_;
  1161. smsc9420_reg_write(pd, DMAC_CONTROL, dmac_control);
  1162. smsc9420_pci_flush_write(pd);
  1163. dma_intr_ena = smsc9420_reg_read(pd, DMAC_INTR_ENA);
  1164. dma_intr_ena |=
  1165. (DMAC_INTR_ENA_TX_ | DMAC_INTR_ENA_RX_ | DMAC_INTR_ENA_NIS_);
  1166. smsc9420_reg_write(pd, DMAC_INTR_ENA, dma_intr_ena);
  1167. smsc9420_pci_flush_write(pd);
  1168. netif_wake_queue(dev);
  1169. smsc9420_reg_write(pd, RX_POLL_DEMAND, 1);
  1170. /* enable interrupts */
  1171. spin_lock_irqsave(&pd->int_lock, flags);
  1172. int_cfg = smsc9420_reg_read(pd, INT_CFG) | INT_CFG_IRQ_EN_;
  1173. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1174. spin_unlock_irqrestore(&pd->int_lock, flags);
  1175. return 0;
  1176. out_free_rx_ring_3:
  1177. smsc9420_free_rx_ring(pd);
  1178. out_free_tx_ring_2:
  1179. smsc9420_free_tx_ring(pd);
  1180. out_free_irq_1:
  1181. free_irq(dev->irq, pd);
  1182. out_0:
  1183. return result;
  1184. }
  1185. #ifdef CONFIG_PM
  1186. static int smsc9420_suspend(struct pci_dev *pdev, pm_message_t state)
  1187. {
  1188. struct net_device *dev = pci_get_drvdata(pdev);
  1189. struct smsc9420_pdata *pd = netdev_priv(dev);
  1190. u32 int_cfg;
  1191. ulong flags;
  1192. /* disable interrupts */
  1193. spin_lock_irqsave(&pd->int_lock, flags);
  1194. int_cfg = smsc9420_reg_read(pd, INT_CFG) & (~INT_CFG_IRQ_EN_);
  1195. smsc9420_reg_write(pd, INT_CFG, int_cfg);
  1196. spin_unlock_irqrestore(&pd->int_lock, flags);
  1197. if (netif_running(dev)) {
  1198. netif_tx_disable(dev);
  1199. smsc9420_stop_tx(pd);
  1200. smsc9420_free_tx_ring(pd);
  1201. napi_disable(&pd->napi);
  1202. smsc9420_stop_rx(pd);
  1203. smsc9420_free_rx_ring(pd);
  1204. free_irq(dev->irq, pd);
  1205. netif_device_detach(dev);
  1206. }
  1207. pci_save_state(pdev);
  1208. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1209. pci_disable_device(pdev);
  1210. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1211. return 0;
  1212. }
  1213. static int smsc9420_resume(struct pci_dev *pdev)
  1214. {
  1215. struct net_device *dev = pci_get_drvdata(pdev);
  1216. struct smsc9420_pdata *pd = netdev_priv(dev);
  1217. int err;
  1218. pci_set_power_state(pdev, PCI_D0);
  1219. pci_restore_state(pdev);
  1220. err = pci_enable_device(pdev);
  1221. if (err)
  1222. return err;
  1223. pci_set_master(pdev);
  1224. err = pci_enable_wake(pdev, 0, 0);
  1225. if (err)
  1226. smsc_warn(IFUP, "pci_enable_wake failed: %d", err);
  1227. if (netif_running(dev)) {
  1228. err = smsc9420_open(dev);
  1229. netif_device_attach(dev);
  1230. }
  1231. return err;
  1232. }
  1233. #endif /* CONFIG_PM */
  1234. static const struct net_device_ops smsc9420_netdev_ops = {
  1235. .ndo_open = smsc9420_open,
  1236. .ndo_stop = smsc9420_stop,
  1237. .ndo_start_xmit = smsc9420_hard_start_xmit,
  1238. .ndo_get_stats = smsc9420_get_stats,
  1239. .ndo_set_multicast_list = smsc9420_set_multicast_list,
  1240. .ndo_do_ioctl = smsc9420_do_ioctl,
  1241. .ndo_validate_addr = eth_validate_addr,
  1242. .ndo_set_mac_address = eth_mac_addr,
  1243. #ifdef CONFIG_NET_POLL_CONTROLLER
  1244. .ndo_poll_controller = smsc9420_poll_controller,
  1245. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1246. };
  1247. static int __devinit
  1248. smsc9420_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1249. {
  1250. struct net_device *dev;
  1251. struct smsc9420_pdata *pd;
  1252. void __iomem *virt_addr;
  1253. int result = 0;
  1254. u32 id_rev;
  1255. printk(KERN_INFO DRV_DESCRIPTION " version " DRV_VERSION "\n");
  1256. /* First do the PCI initialisation */
  1257. result = pci_enable_device(pdev);
  1258. if (unlikely(result)) {
  1259. printk(KERN_ERR "Cannot enable smsc9420\n");
  1260. goto out_0;
  1261. }
  1262. pci_set_master(pdev);
  1263. dev = alloc_etherdev(sizeof(*pd));
  1264. if (!dev) {
  1265. printk(KERN_ERR "ether device alloc failed\n");
  1266. goto out_disable_pci_device_1;
  1267. }
  1268. SET_NETDEV_DEV(dev, &pdev->dev);
  1269. if (!(pci_resource_flags(pdev, SMSC_BAR) & IORESOURCE_MEM)) {
  1270. printk(KERN_ERR "Cannot find PCI device base address\n");
  1271. goto out_free_netdev_2;
  1272. }
  1273. if ((pci_request_regions(pdev, DRV_NAME))) {
  1274. printk(KERN_ERR "Cannot obtain PCI resources, aborting.\n");
  1275. goto out_free_netdev_2;
  1276. }
  1277. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1278. printk(KERN_ERR "No usable DMA configuration, aborting.\n");
  1279. goto out_free_regions_3;
  1280. }
  1281. virt_addr = ioremap(pci_resource_start(pdev, SMSC_BAR),
  1282. pci_resource_len(pdev, SMSC_BAR));
  1283. if (!virt_addr) {
  1284. printk(KERN_ERR "Cannot map device registers, aborting.\n");
  1285. goto out_free_regions_3;
  1286. }
  1287. /* registers are double mapped with 0 offset for LE and 0x200 for BE */
  1288. virt_addr += LAN9420_CPSR_ENDIAN_OFFSET;
  1289. dev->base_addr = (ulong)virt_addr;
  1290. pd = netdev_priv(dev);
  1291. /* pci descriptors are created in the PCI consistent area */
  1292. pd->rx_ring = pci_alloc_consistent(pdev,
  1293. sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE +
  1294. sizeof(struct smsc9420_dma_desc) * TX_RING_SIZE,
  1295. &pd->rx_dma_addr);
  1296. if (!pd->rx_ring)
  1297. goto out_free_io_4;
  1298. /* descriptors are aligned due to the nature of pci_alloc_consistent */
  1299. pd->tx_ring = (struct smsc9420_dma_desc *)
  1300. (pd->rx_ring + RX_RING_SIZE);
  1301. pd->tx_dma_addr = pd->rx_dma_addr +
  1302. sizeof(struct smsc9420_dma_desc) * RX_RING_SIZE;
  1303. pd->pdev = pdev;
  1304. pd->dev = dev;
  1305. pd->base_addr = virt_addr;
  1306. pd->msg_enable = smsc_debug;
  1307. pd->rx_csum = true;
  1308. smsc_dbg(PROBE, "lan_base=0x%08lx", (ulong)virt_addr);
  1309. id_rev = smsc9420_reg_read(pd, ID_REV);
  1310. switch (id_rev & 0xFFFF0000) {
  1311. case 0x94200000:
  1312. smsc_info(PROBE, "LAN9420 identified, ID_REV=0x%08X", id_rev);
  1313. break;
  1314. default:
  1315. smsc_warn(PROBE, "LAN9420 NOT identified");
  1316. smsc_warn(PROBE, "ID_REV=0x%08X", id_rev);
  1317. goto out_free_dmadesc_5;
  1318. }
  1319. smsc9420_dmac_soft_reset(pd);
  1320. smsc9420_eeprom_reload(pd);
  1321. smsc9420_check_mac_address(dev);
  1322. dev->netdev_ops = &smsc9420_netdev_ops;
  1323. dev->ethtool_ops = &smsc9420_ethtool_ops;
  1324. dev->irq = pdev->irq;
  1325. netif_napi_add(dev, &pd->napi, smsc9420_rx_poll, NAPI_WEIGHT);
  1326. result = register_netdev(dev);
  1327. if (result) {
  1328. smsc_warn(PROBE, "error %i registering device", result);
  1329. goto out_free_dmadesc_5;
  1330. }
  1331. pci_set_drvdata(pdev, dev);
  1332. spin_lock_init(&pd->int_lock);
  1333. spin_lock_init(&pd->phy_lock);
  1334. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1335. return 0;
  1336. out_free_dmadesc_5:
  1337. pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
  1338. (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
  1339. out_free_io_4:
  1340. iounmap(virt_addr - LAN9420_CPSR_ENDIAN_OFFSET);
  1341. out_free_regions_3:
  1342. pci_release_regions(pdev);
  1343. out_free_netdev_2:
  1344. free_netdev(dev);
  1345. out_disable_pci_device_1:
  1346. pci_disable_device(pdev);
  1347. out_0:
  1348. return -ENODEV;
  1349. }
  1350. static void __devexit smsc9420_remove(struct pci_dev *pdev)
  1351. {
  1352. struct net_device *dev;
  1353. struct smsc9420_pdata *pd;
  1354. dev = pci_get_drvdata(pdev);
  1355. if (!dev)
  1356. return;
  1357. pci_set_drvdata(pdev, NULL);
  1358. pd = netdev_priv(dev);
  1359. unregister_netdev(dev);
  1360. /* tx_buffers and rx_buffers are freed in stop */
  1361. BUG_ON(pd->tx_buffers);
  1362. BUG_ON(pd->rx_buffers);
  1363. BUG_ON(!pd->tx_ring);
  1364. BUG_ON(!pd->rx_ring);
  1365. pci_free_consistent(pdev, sizeof(struct smsc9420_dma_desc) *
  1366. (RX_RING_SIZE + TX_RING_SIZE), pd->rx_ring, pd->rx_dma_addr);
  1367. iounmap(pd->base_addr - LAN9420_CPSR_ENDIAN_OFFSET);
  1368. pci_release_regions(pdev);
  1369. free_netdev(dev);
  1370. pci_disable_device(pdev);
  1371. }
  1372. static struct pci_driver smsc9420_driver = {
  1373. .name = DRV_NAME,
  1374. .id_table = smsc9420_id_table,
  1375. .probe = smsc9420_probe,
  1376. .remove = __devexit_p(smsc9420_remove),
  1377. #ifdef CONFIG_PM
  1378. .suspend = smsc9420_suspend,
  1379. .resume = smsc9420_resume,
  1380. #endif /* CONFIG_PM */
  1381. };
  1382. static int __init smsc9420_init_module(void)
  1383. {
  1384. smsc_debug = netif_msg_init(debug, SMSC_MSG_DEFAULT);
  1385. return pci_register_driver(&smsc9420_driver);
  1386. }
  1387. static void __exit smsc9420_exit_module(void)
  1388. {
  1389. pci_unregister_driver(&smsc9420_driver);
  1390. }
  1391. module_init(smsc9420_init_module);
  1392. module_exit(smsc9420_exit_module);