smsc911x.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2004-2008 SMSC
  4. * Copyright (C) 2005-2008 ARM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. *
  20. ***************************************************************************
  21. * Rewritten, heavily based on smsc911x simple driver by SMSC.
  22. * Partly uses io macros from smc91x.c by Nicolas Pitre
  23. *
  24. * Supported devices:
  25. * LAN9115, LAN9116, LAN9117, LAN9118
  26. * LAN9215, LAN9216, LAN9217, LAN9218
  27. * LAN9210, LAN9211
  28. * LAN9220, LAN9221
  29. *
  30. */
  31. #include <linux/crc32.h>
  32. #include <linux/delay.h>
  33. #include <linux/errno.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/init.h>
  37. #include <linux/ioport.h>
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/sched.h>
  43. #include <linux/slab.h>
  44. #include <linux/timer.h>
  45. #include <linux/bug.h>
  46. #include <linux/bitops.h>
  47. #include <linux/irq.h>
  48. #include <linux/io.h>
  49. #include <linux/phy.h>
  50. #include <linux/smsc911x.h>
  51. #include "smsc911x.h"
  52. #define SMSC_CHIPNAME "smsc911x"
  53. #define SMSC_MDIONAME "smsc911x-mdio"
  54. #define SMSC_DRV_VERSION "2008-10-21"
  55. MODULE_LICENSE("GPL");
  56. MODULE_VERSION(SMSC_DRV_VERSION);
  57. #if USE_DEBUG > 0
  58. static int debug = 16;
  59. #else
  60. static int debug = 3;
  61. #endif
  62. module_param(debug, int, 0);
  63. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  64. struct smsc911x_data {
  65. void __iomem *ioaddr;
  66. unsigned int idrev;
  67. /* used to decide which workarounds apply */
  68. unsigned int generation;
  69. /* device configuration (copied from platform_data during probe) */
  70. struct smsc911x_platform_config config;
  71. /* This needs to be acquired before calling any of below:
  72. * smsc911x_mac_read(), smsc911x_mac_write()
  73. */
  74. spinlock_t mac_lock;
  75. /* spinlock to ensure 16-bit accesses are serialised.
  76. * unused with a 32-bit bus */
  77. spinlock_t dev_lock;
  78. struct phy_device *phy_dev;
  79. struct mii_bus *mii_bus;
  80. int phy_irq[PHY_MAX_ADDR];
  81. unsigned int using_extphy;
  82. int last_duplex;
  83. int last_carrier;
  84. u32 msg_enable;
  85. unsigned int gpio_setting;
  86. unsigned int gpio_orig_setting;
  87. struct net_device *dev;
  88. struct napi_struct napi;
  89. unsigned int software_irq_signal;
  90. #ifdef USE_PHY_WORK_AROUND
  91. #define MIN_PACKET_SIZE (64)
  92. char loopback_tx_pkt[MIN_PACKET_SIZE];
  93. char loopback_rx_pkt[MIN_PACKET_SIZE];
  94. unsigned int resetcount;
  95. #endif
  96. /* Members for Multicast filter workaround */
  97. unsigned int multicast_update_pending;
  98. unsigned int set_bits_mask;
  99. unsigned int clear_bits_mask;
  100. unsigned int hashhi;
  101. unsigned int hashlo;
  102. };
  103. /* The 16-bit access functions are significantly slower, due to the locking
  104. * necessary. If your bus hardware can be configured to do this for you
  105. * (in response to a single 32-bit operation from software), you should use
  106. * the 32-bit access functions instead. */
  107. static inline u32 smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
  108. {
  109. if (pdata->config.flags & SMSC911X_USE_32BIT)
  110. return readl(pdata->ioaddr + reg);
  111. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  112. u32 data;
  113. unsigned long flags;
  114. /* these two 16-bit reads must be performed consecutively, so
  115. * must not be interrupted by our own ISR (which would start
  116. * another read operation) */
  117. spin_lock_irqsave(&pdata->dev_lock, flags);
  118. data = ((readw(pdata->ioaddr + reg) & 0xFFFF) |
  119. ((readw(pdata->ioaddr + reg + 2) & 0xFFFF) << 16));
  120. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  121. return data;
  122. }
  123. BUG();
  124. return 0;
  125. }
  126. static inline void smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
  127. u32 val)
  128. {
  129. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  130. writel(val, pdata->ioaddr + reg);
  131. return;
  132. }
  133. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  134. unsigned long flags;
  135. /* these two 16-bit writes must be performed consecutively, so
  136. * must not be interrupted by our own ISR (which would start
  137. * another read operation) */
  138. spin_lock_irqsave(&pdata->dev_lock, flags);
  139. writew(val & 0xFFFF, pdata->ioaddr + reg);
  140. writew((val >> 16) & 0xFFFF, pdata->ioaddr + reg + 2);
  141. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  142. return;
  143. }
  144. BUG();
  145. }
  146. /* Writes a packet to the TX_DATA_FIFO */
  147. static inline void
  148. smsc911x_tx_writefifo(struct smsc911x_data *pdata, unsigned int *buf,
  149. unsigned int wordcount)
  150. {
  151. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  152. writesl(pdata->ioaddr + TX_DATA_FIFO, buf, wordcount);
  153. return;
  154. }
  155. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  156. while (wordcount--)
  157. smsc911x_reg_write(pdata, TX_DATA_FIFO, *buf++);
  158. return;
  159. }
  160. BUG();
  161. }
  162. /* Reads a packet out of the RX_DATA_FIFO */
  163. static inline void
  164. smsc911x_rx_readfifo(struct smsc911x_data *pdata, unsigned int *buf,
  165. unsigned int wordcount)
  166. {
  167. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  168. readsl(pdata->ioaddr + RX_DATA_FIFO, buf, wordcount);
  169. return;
  170. }
  171. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  172. while (wordcount--)
  173. *buf++ = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  174. return;
  175. }
  176. BUG();
  177. }
  178. /* waits for MAC not busy, with timeout. Only called by smsc911x_mac_read
  179. * and smsc911x_mac_write, so assumes mac_lock is held */
  180. static int smsc911x_mac_complete(struct smsc911x_data *pdata)
  181. {
  182. int i;
  183. u32 val;
  184. SMSC_ASSERT_MAC_LOCK(pdata);
  185. for (i = 0; i < 40; i++) {
  186. val = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  187. if (!(val & MAC_CSR_CMD_CSR_BUSY_))
  188. return 0;
  189. }
  190. SMSC_WARNING(HW, "Timed out waiting for MAC not BUSY. "
  191. "MAC_CSR_CMD: 0x%08X", val);
  192. return -EIO;
  193. }
  194. /* Fetches a MAC register value. Assumes mac_lock is acquired */
  195. static u32 smsc911x_mac_read(struct smsc911x_data *pdata, unsigned int offset)
  196. {
  197. unsigned int temp;
  198. SMSC_ASSERT_MAC_LOCK(pdata);
  199. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  200. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  201. SMSC_WARNING(HW, "MAC busy at entry");
  202. return 0xFFFFFFFF;
  203. }
  204. /* Send the MAC cmd */
  205. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  206. MAC_CSR_CMD_CSR_BUSY_ | MAC_CSR_CMD_R_NOT_W_));
  207. /* Workaround for hardware read-after-write restriction */
  208. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  209. /* Wait for the read to complete */
  210. if (likely(smsc911x_mac_complete(pdata) == 0))
  211. return smsc911x_reg_read(pdata, MAC_CSR_DATA);
  212. SMSC_WARNING(HW, "MAC busy after read");
  213. return 0xFFFFFFFF;
  214. }
  215. /* Set a mac register, mac_lock must be acquired before calling */
  216. static void smsc911x_mac_write(struct smsc911x_data *pdata,
  217. unsigned int offset, u32 val)
  218. {
  219. unsigned int temp;
  220. SMSC_ASSERT_MAC_LOCK(pdata);
  221. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  222. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  223. SMSC_WARNING(HW,
  224. "smsc911x_mac_write failed, MAC busy at entry");
  225. return;
  226. }
  227. /* Send data to write */
  228. smsc911x_reg_write(pdata, MAC_CSR_DATA, val);
  229. /* Write the actual data */
  230. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  231. MAC_CSR_CMD_CSR_BUSY_));
  232. /* Workaround for hardware read-after-write restriction */
  233. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  234. /* Wait for the write to complete */
  235. if (likely(smsc911x_mac_complete(pdata) == 0))
  236. return;
  237. SMSC_WARNING(HW,
  238. "smsc911x_mac_write failed, MAC busy after write");
  239. }
  240. /* Get a phy register */
  241. static int smsc911x_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  242. {
  243. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  244. unsigned long flags;
  245. unsigned int addr;
  246. int i, reg;
  247. spin_lock_irqsave(&pdata->mac_lock, flags);
  248. /* Confirm MII not busy */
  249. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  250. SMSC_WARNING(HW,
  251. "MII is busy in smsc911x_mii_read???");
  252. reg = -EIO;
  253. goto out;
  254. }
  255. /* Set the address, index & direction (read from PHY) */
  256. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6);
  257. smsc911x_mac_write(pdata, MII_ACC, addr);
  258. /* Wait for read to complete w/ timeout */
  259. for (i = 0; i < 100; i++)
  260. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  261. reg = smsc911x_mac_read(pdata, MII_DATA);
  262. goto out;
  263. }
  264. SMSC_WARNING(HW, "Timed out waiting for MII read to finish");
  265. reg = -EIO;
  266. out:
  267. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  268. return reg;
  269. }
  270. /* Set a phy register */
  271. static int smsc911x_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  272. u16 val)
  273. {
  274. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  275. unsigned long flags;
  276. unsigned int addr;
  277. int i, reg;
  278. spin_lock_irqsave(&pdata->mac_lock, flags);
  279. /* Confirm MII not busy */
  280. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  281. SMSC_WARNING(HW,
  282. "MII is busy in smsc911x_mii_write???");
  283. reg = -EIO;
  284. goto out;
  285. }
  286. /* Put the data to write in the MAC */
  287. smsc911x_mac_write(pdata, MII_DATA, val);
  288. /* Set the address, index & direction (write to PHY) */
  289. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  290. MII_ACC_MII_WRITE_;
  291. smsc911x_mac_write(pdata, MII_ACC, addr);
  292. /* Wait for write to complete w/ timeout */
  293. for (i = 0; i < 100; i++)
  294. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  295. reg = 0;
  296. goto out;
  297. }
  298. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  299. reg = -EIO;
  300. out:
  301. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  302. return reg;
  303. }
  304. /* Switch to external phy. Assumes tx and rx are stopped. */
  305. static void smsc911x_phy_enable_external(struct smsc911x_data *pdata)
  306. {
  307. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  308. /* Disable phy clocks to the MAC */
  309. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  310. hwcfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
  311. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  312. udelay(10); /* Enough time for clocks to stop */
  313. /* Switch to external phy */
  314. hwcfg |= HW_CFG_EXT_PHY_EN_;
  315. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  316. /* Enable phy clocks to the MAC */
  317. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  318. hwcfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
  319. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  320. udelay(10); /* Enough time for clocks to restart */
  321. hwcfg |= HW_CFG_SMI_SEL_;
  322. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  323. }
  324. /* Autodetects and enables external phy if present on supported chips.
  325. * autodetection can be overridden by specifying SMSC911X_FORCE_INTERNAL_PHY
  326. * or SMSC911X_FORCE_EXTERNAL_PHY in the platform_data flags. */
  327. static void smsc911x_phy_initialise_external(struct smsc911x_data *pdata)
  328. {
  329. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  330. if (pdata->config.flags & SMSC911X_FORCE_INTERNAL_PHY) {
  331. SMSC_TRACE(HW, "Forcing internal PHY");
  332. pdata->using_extphy = 0;
  333. } else if (pdata->config.flags & SMSC911X_FORCE_EXTERNAL_PHY) {
  334. SMSC_TRACE(HW, "Forcing external PHY");
  335. smsc911x_phy_enable_external(pdata);
  336. pdata->using_extphy = 1;
  337. } else if (hwcfg & HW_CFG_EXT_PHY_DET_) {
  338. SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET set, using external PHY");
  339. smsc911x_phy_enable_external(pdata);
  340. pdata->using_extphy = 1;
  341. } else {
  342. SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET clear, using internal PHY");
  343. pdata->using_extphy = 0;
  344. }
  345. }
  346. /* Fetches a tx status out of the status fifo */
  347. static unsigned int smsc911x_tx_get_txstatus(struct smsc911x_data *pdata)
  348. {
  349. unsigned int result =
  350. smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TSUSED_;
  351. if (result != 0)
  352. result = smsc911x_reg_read(pdata, TX_STATUS_FIFO);
  353. return result;
  354. }
  355. /* Fetches the next rx status */
  356. static unsigned int smsc911x_rx_get_rxstatus(struct smsc911x_data *pdata)
  357. {
  358. unsigned int result =
  359. smsc911x_reg_read(pdata, RX_FIFO_INF) & RX_FIFO_INF_RXSUSED_;
  360. if (result != 0)
  361. result = smsc911x_reg_read(pdata, RX_STATUS_FIFO);
  362. return result;
  363. }
  364. #ifdef USE_PHY_WORK_AROUND
  365. static int smsc911x_phy_check_loopbackpkt(struct smsc911x_data *pdata)
  366. {
  367. unsigned int tries;
  368. u32 wrsz;
  369. u32 rdsz;
  370. ulong bufp;
  371. for (tries = 0; tries < 10; tries++) {
  372. unsigned int txcmd_a;
  373. unsigned int txcmd_b;
  374. unsigned int status;
  375. unsigned int pktlength;
  376. unsigned int i;
  377. /* Zero-out rx packet memory */
  378. memset(pdata->loopback_rx_pkt, 0, MIN_PACKET_SIZE);
  379. /* Write tx packet to 118 */
  380. txcmd_a = (u32)((ulong)pdata->loopback_tx_pkt & 0x03) << 16;
  381. txcmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  382. txcmd_a |= MIN_PACKET_SIZE;
  383. txcmd_b = MIN_PACKET_SIZE << 16 | MIN_PACKET_SIZE;
  384. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_a);
  385. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_b);
  386. bufp = (ulong)pdata->loopback_tx_pkt & (~0x3);
  387. wrsz = MIN_PACKET_SIZE + 3;
  388. wrsz += (u32)((ulong)pdata->loopback_tx_pkt & 0x3);
  389. wrsz >>= 2;
  390. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  391. /* Wait till transmit is done */
  392. i = 60;
  393. do {
  394. udelay(5);
  395. status = smsc911x_tx_get_txstatus(pdata);
  396. } while ((i--) && (!status));
  397. if (!status) {
  398. SMSC_WARNING(HW, "Failed to transmit "
  399. "during loopback test");
  400. continue;
  401. }
  402. if (status & TX_STS_ES_) {
  403. SMSC_WARNING(HW, "Transmit encountered "
  404. "errors during loopback test");
  405. continue;
  406. }
  407. /* Wait till receive is done */
  408. i = 60;
  409. do {
  410. udelay(5);
  411. status = smsc911x_rx_get_rxstatus(pdata);
  412. } while ((i--) && (!status));
  413. if (!status) {
  414. SMSC_WARNING(HW,
  415. "Failed to receive during loopback test");
  416. continue;
  417. }
  418. if (status & RX_STS_ES_) {
  419. SMSC_WARNING(HW, "Receive encountered "
  420. "errors during loopback test");
  421. continue;
  422. }
  423. pktlength = ((status & 0x3FFF0000UL) >> 16);
  424. bufp = (ulong)pdata->loopback_rx_pkt;
  425. rdsz = pktlength + 3;
  426. rdsz += (u32)((ulong)pdata->loopback_rx_pkt & 0x3);
  427. rdsz >>= 2;
  428. smsc911x_rx_readfifo(pdata, (unsigned int *)bufp, rdsz);
  429. if (pktlength != (MIN_PACKET_SIZE + 4)) {
  430. SMSC_WARNING(HW, "Unexpected packet size "
  431. "during loop back test, size=%d, will retry",
  432. pktlength);
  433. } else {
  434. unsigned int j;
  435. int mismatch = 0;
  436. for (j = 0; j < MIN_PACKET_SIZE; j++) {
  437. if (pdata->loopback_tx_pkt[j]
  438. != pdata->loopback_rx_pkt[j]) {
  439. mismatch = 1;
  440. break;
  441. }
  442. }
  443. if (!mismatch) {
  444. SMSC_TRACE(HW, "Successfully verified "
  445. "loopback packet");
  446. return 0;
  447. } else {
  448. SMSC_WARNING(HW, "Data mismatch "
  449. "during loop back test, will retry");
  450. }
  451. }
  452. }
  453. return -EIO;
  454. }
  455. static int smsc911x_phy_reset(struct smsc911x_data *pdata)
  456. {
  457. struct phy_device *phy_dev = pdata->phy_dev;
  458. unsigned int temp;
  459. unsigned int i = 100000;
  460. BUG_ON(!phy_dev);
  461. BUG_ON(!phy_dev->bus);
  462. SMSC_TRACE(HW, "Performing PHY BCR Reset");
  463. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, BMCR_RESET);
  464. do {
  465. msleep(1);
  466. temp = smsc911x_mii_read(phy_dev->bus, phy_dev->addr,
  467. MII_BMCR);
  468. } while ((i--) && (temp & BMCR_RESET));
  469. if (temp & BMCR_RESET) {
  470. SMSC_WARNING(HW, "PHY reset failed to complete.");
  471. return -EIO;
  472. }
  473. /* Extra delay required because the phy may not be completed with
  474. * its reset when BMCR_RESET is cleared. Specs say 256 uS is
  475. * enough delay but using 1ms here to be safe */
  476. msleep(1);
  477. return 0;
  478. }
  479. static int smsc911x_phy_loopbacktest(struct net_device *dev)
  480. {
  481. struct smsc911x_data *pdata = netdev_priv(dev);
  482. struct phy_device *phy_dev = pdata->phy_dev;
  483. int result = -EIO;
  484. unsigned int i, val;
  485. unsigned long flags;
  486. /* Initialise tx packet using broadcast destination address */
  487. memset(pdata->loopback_tx_pkt, 0xff, ETH_ALEN);
  488. /* Use incrementing source address */
  489. for (i = 6; i < 12; i++)
  490. pdata->loopback_tx_pkt[i] = (char)i;
  491. /* Set length type field */
  492. pdata->loopback_tx_pkt[12] = 0x00;
  493. pdata->loopback_tx_pkt[13] = 0x00;
  494. for (i = 14; i < MIN_PACKET_SIZE; i++)
  495. pdata->loopback_tx_pkt[i] = (char)i;
  496. val = smsc911x_reg_read(pdata, HW_CFG);
  497. val &= HW_CFG_TX_FIF_SZ_;
  498. val |= HW_CFG_SF_;
  499. smsc911x_reg_write(pdata, HW_CFG, val);
  500. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  501. smsc911x_reg_write(pdata, RX_CFG,
  502. (u32)((ulong)pdata->loopback_rx_pkt & 0x03) << 8);
  503. for (i = 0; i < 10; i++) {
  504. /* Set PHY to 10/FD, no ANEG, and loopback mode */
  505. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR,
  506. BMCR_LOOPBACK | BMCR_FULLDPLX);
  507. /* Enable MAC tx/rx, FD */
  508. spin_lock_irqsave(&pdata->mac_lock, flags);
  509. smsc911x_mac_write(pdata, MAC_CR, MAC_CR_FDPX_
  510. | MAC_CR_TXEN_ | MAC_CR_RXEN_);
  511. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  512. if (smsc911x_phy_check_loopbackpkt(pdata) == 0) {
  513. result = 0;
  514. break;
  515. }
  516. pdata->resetcount++;
  517. /* Disable MAC rx */
  518. spin_lock_irqsave(&pdata->mac_lock, flags);
  519. smsc911x_mac_write(pdata, MAC_CR, 0);
  520. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  521. smsc911x_phy_reset(pdata);
  522. }
  523. /* Disable MAC */
  524. spin_lock_irqsave(&pdata->mac_lock, flags);
  525. smsc911x_mac_write(pdata, MAC_CR, 0);
  526. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  527. /* Cancel PHY loopback mode */
  528. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, 0);
  529. smsc911x_reg_write(pdata, TX_CFG, 0);
  530. smsc911x_reg_write(pdata, RX_CFG, 0);
  531. return result;
  532. }
  533. #endif /* USE_PHY_WORK_AROUND */
  534. static void smsc911x_phy_update_flowcontrol(struct smsc911x_data *pdata)
  535. {
  536. struct phy_device *phy_dev = pdata->phy_dev;
  537. u32 afc = smsc911x_reg_read(pdata, AFC_CFG);
  538. u32 flow;
  539. unsigned long flags;
  540. if (phy_dev->duplex == DUPLEX_FULL) {
  541. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  542. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  543. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  544. if (cap & FLOW_CTRL_RX)
  545. flow = 0xFFFF0002;
  546. else
  547. flow = 0;
  548. if (cap & FLOW_CTRL_TX)
  549. afc |= 0xF;
  550. else
  551. afc &= ~0xF;
  552. SMSC_TRACE(HW, "rx pause %s, tx pause %s",
  553. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  554. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  555. } else {
  556. SMSC_TRACE(HW, "half duplex");
  557. flow = 0;
  558. afc |= 0xF;
  559. }
  560. spin_lock_irqsave(&pdata->mac_lock, flags);
  561. smsc911x_mac_write(pdata, FLOW, flow);
  562. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  563. smsc911x_reg_write(pdata, AFC_CFG, afc);
  564. }
  565. /* Update link mode if anything has changed. Called periodically when the
  566. * PHY is in polling mode, even if nothing has changed. */
  567. static void smsc911x_phy_adjust_link(struct net_device *dev)
  568. {
  569. struct smsc911x_data *pdata = netdev_priv(dev);
  570. struct phy_device *phy_dev = pdata->phy_dev;
  571. unsigned long flags;
  572. int carrier;
  573. if (phy_dev->duplex != pdata->last_duplex) {
  574. unsigned int mac_cr;
  575. SMSC_TRACE(HW, "duplex state has changed");
  576. spin_lock_irqsave(&pdata->mac_lock, flags);
  577. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  578. if (phy_dev->duplex) {
  579. SMSC_TRACE(HW,
  580. "configuring for full duplex mode");
  581. mac_cr |= MAC_CR_FDPX_;
  582. } else {
  583. SMSC_TRACE(HW,
  584. "configuring for half duplex mode");
  585. mac_cr &= ~MAC_CR_FDPX_;
  586. }
  587. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  588. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  589. smsc911x_phy_update_flowcontrol(pdata);
  590. pdata->last_duplex = phy_dev->duplex;
  591. }
  592. carrier = netif_carrier_ok(dev);
  593. if (carrier != pdata->last_carrier) {
  594. SMSC_TRACE(HW, "carrier state has changed");
  595. if (carrier) {
  596. SMSC_TRACE(HW, "configuring for carrier OK");
  597. if ((pdata->gpio_orig_setting & GPIO_CFG_LED1_EN_) &&
  598. (!pdata->using_extphy)) {
  599. /* Restore orginal GPIO configuration */
  600. pdata->gpio_setting = pdata->gpio_orig_setting;
  601. smsc911x_reg_write(pdata, GPIO_CFG,
  602. pdata->gpio_setting);
  603. }
  604. } else {
  605. SMSC_TRACE(HW, "configuring for no carrier");
  606. /* Check global setting that LED1
  607. * usage is 10/100 indicator */
  608. pdata->gpio_setting = smsc911x_reg_read(pdata,
  609. GPIO_CFG);
  610. if ((pdata->gpio_setting & GPIO_CFG_LED1_EN_)
  611. && (!pdata->using_extphy)) {
  612. /* Force 10/100 LED off, after saving
  613. * orginal GPIO configuration */
  614. pdata->gpio_orig_setting = pdata->gpio_setting;
  615. pdata->gpio_setting &= ~GPIO_CFG_LED1_EN_;
  616. pdata->gpio_setting |= (GPIO_CFG_GPIOBUF0_
  617. | GPIO_CFG_GPIODIR0_
  618. | GPIO_CFG_GPIOD0_);
  619. smsc911x_reg_write(pdata, GPIO_CFG,
  620. pdata->gpio_setting);
  621. }
  622. }
  623. pdata->last_carrier = carrier;
  624. }
  625. }
  626. static int smsc911x_mii_probe(struct net_device *dev)
  627. {
  628. struct smsc911x_data *pdata = netdev_priv(dev);
  629. struct phy_device *phydev = NULL;
  630. int phy_addr;
  631. /* find the first phy */
  632. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  633. if (pdata->mii_bus->phy_map[phy_addr]) {
  634. phydev = pdata->mii_bus->phy_map[phy_addr];
  635. SMSC_TRACE(PROBE, "PHY %d: addr %d, phy_id 0x%08X",
  636. phy_addr, phydev->addr, phydev->phy_id);
  637. break;
  638. }
  639. }
  640. if (!phydev) {
  641. pr_err("%s: no PHY found\n", dev->name);
  642. return -ENODEV;
  643. }
  644. phydev = phy_connect(dev, dev_name(&phydev->dev),
  645. &smsc911x_phy_adjust_link, 0, pdata->config.phy_interface);
  646. if (IS_ERR(phydev)) {
  647. pr_err("%s: Could not attach to PHY\n", dev->name);
  648. return PTR_ERR(phydev);
  649. }
  650. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  651. dev->name, phydev->drv->name,
  652. dev_name(&phydev->dev), phydev->irq);
  653. /* mask with MAC supported features */
  654. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  655. SUPPORTED_Asym_Pause);
  656. phydev->advertising = phydev->supported;
  657. pdata->phy_dev = phydev;
  658. pdata->last_duplex = -1;
  659. pdata->last_carrier = -1;
  660. #ifdef USE_PHY_WORK_AROUND
  661. if (smsc911x_phy_loopbacktest(dev) < 0) {
  662. SMSC_WARNING(HW, "Failed Loop Back Test");
  663. return -ENODEV;
  664. }
  665. SMSC_TRACE(HW, "Passed Loop Back Test");
  666. #endif /* USE_PHY_WORK_AROUND */
  667. SMSC_TRACE(HW, "phy initialised succesfully");
  668. return 0;
  669. }
  670. static int __devinit smsc911x_mii_init(struct platform_device *pdev,
  671. struct net_device *dev)
  672. {
  673. struct smsc911x_data *pdata = netdev_priv(dev);
  674. int err = -ENXIO, i;
  675. pdata->mii_bus = mdiobus_alloc();
  676. if (!pdata->mii_bus) {
  677. err = -ENOMEM;
  678. goto err_out_1;
  679. }
  680. pdata->mii_bus->name = SMSC_MDIONAME;
  681. snprintf(pdata->mii_bus->id, MII_BUS_ID_SIZE, "%x", pdev->id);
  682. pdata->mii_bus->priv = pdata;
  683. pdata->mii_bus->read = smsc911x_mii_read;
  684. pdata->mii_bus->write = smsc911x_mii_write;
  685. pdata->mii_bus->irq = pdata->phy_irq;
  686. for (i = 0; i < PHY_MAX_ADDR; ++i)
  687. pdata->mii_bus->irq[i] = PHY_POLL;
  688. pdata->mii_bus->parent = &pdev->dev;
  689. switch (pdata->idrev & 0xFFFF0000) {
  690. case 0x01170000:
  691. case 0x01150000:
  692. case 0x117A0000:
  693. case 0x115A0000:
  694. /* External PHY supported, try to autodetect */
  695. smsc911x_phy_initialise_external(pdata);
  696. break;
  697. default:
  698. SMSC_TRACE(HW, "External PHY is not supported, "
  699. "using internal PHY");
  700. pdata->using_extphy = 0;
  701. break;
  702. }
  703. if (!pdata->using_extphy) {
  704. /* Mask all PHYs except ID 1 (internal) */
  705. pdata->mii_bus->phy_mask = ~(1 << 1);
  706. }
  707. if (mdiobus_register(pdata->mii_bus)) {
  708. SMSC_WARNING(PROBE, "Error registering mii bus");
  709. goto err_out_free_bus_2;
  710. }
  711. if (smsc911x_mii_probe(dev) < 0) {
  712. SMSC_WARNING(PROBE, "Error registering mii bus");
  713. goto err_out_unregister_bus_3;
  714. }
  715. return 0;
  716. err_out_unregister_bus_3:
  717. mdiobus_unregister(pdata->mii_bus);
  718. err_out_free_bus_2:
  719. mdiobus_free(pdata->mii_bus);
  720. err_out_1:
  721. return err;
  722. }
  723. /* Gets the number of tx statuses in the fifo */
  724. static unsigned int smsc911x_tx_get_txstatcount(struct smsc911x_data *pdata)
  725. {
  726. return (smsc911x_reg_read(pdata, TX_FIFO_INF)
  727. & TX_FIFO_INF_TSUSED_) >> 16;
  728. }
  729. /* Reads tx statuses and increments counters where necessary */
  730. static void smsc911x_tx_update_txcounters(struct net_device *dev)
  731. {
  732. struct smsc911x_data *pdata = netdev_priv(dev);
  733. unsigned int tx_stat;
  734. while ((tx_stat = smsc911x_tx_get_txstatus(pdata)) != 0) {
  735. if (unlikely(tx_stat & 0x80000000)) {
  736. /* In this driver the packet tag is used as the packet
  737. * length. Since a packet length can never reach the
  738. * size of 0x8000, this bit is reserved. It is worth
  739. * noting that the "reserved bit" in the warning above
  740. * does not reference a hardware defined reserved bit
  741. * but rather a driver defined one.
  742. */
  743. SMSC_WARNING(HW,
  744. "Packet tag reserved bit is high");
  745. } else {
  746. if (unlikely(tx_stat & TX_STS_ES_)) {
  747. dev->stats.tx_errors++;
  748. } else {
  749. dev->stats.tx_packets++;
  750. dev->stats.tx_bytes += (tx_stat >> 16);
  751. }
  752. if (unlikely(tx_stat & TX_STS_EXCESS_COL_)) {
  753. dev->stats.collisions += 16;
  754. dev->stats.tx_aborted_errors += 1;
  755. } else {
  756. dev->stats.collisions +=
  757. ((tx_stat >> 3) & 0xF);
  758. }
  759. if (unlikely(tx_stat & TX_STS_LOST_CARRIER_))
  760. dev->stats.tx_carrier_errors += 1;
  761. if (unlikely(tx_stat & TX_STS_LATE_COL_)) {
  762. dev->stats.collisions++;
  763. dev->stats.tx_aborted_errors++;
  764. }
  765. }
  766. }
  767. }
  768. /* Increments the Rx error counters */
  769. static void
  770. smsc911x_rx_counterrors(struct net_device *dev, unsigned int rxstat)
  771. {
  772. int crc_err = 0;
  773. if (unlikely(rxstat & RX_STS_ES_)) {
  774. dev->stats.rx_errors++;
  775. if (unlikely(rxstat & RX_STS_CRC_ERR_)) {
  776. dev->stats.rx_crc_errors++;
  777. crc_err = 1;
  778. }
  779. }
  780. if (likely(!crc_err)) {
  781. if (unlikely((rxstat & RX_STS_FRAME_TYPE_) &&
  782. (rxstat & RX_STS_LENGTH_ERR_)))
  783. dev->stats.rx_length_errors++;
  784. if (rxstat & RX_STS_MCAST_)
  785. dev->stats.multicast++;
  786. }
  787. }
  788. /* Quickly dumps bad packets */
  789. static void
  790. smsc911x_rx_fastforward(struct smsc911x_data *pdata, unsigned int pktbytes)
  791. {
  792. unsigned int pktwords = (pktbytes + NET_IP_ALIGN + 3) >> 2;
  793. if (likely(pktwords >= 4)) {
  794. unsigned int timeout = 500;
  795. unsigned int val;
  796. smsc911x_reg_write(pdata, RX_DP_CTRL, RX_DP_CTRL_RX_FFWD_);
  797. do {
  798. udelay(1);
  799. val = smsc911x_reg_read(pdata, RX_DP_CTRL);
  800. } while ((val & RX_DP_CTRL_RX_FFWD_) && --timeout);
  801. if (unlikely(timeout == 0))
  802. SMSC_WARNING(HW, "Timed out waiting for "
  803. "RX FFWD to finish, RX_DP_CTRL: 0x%08X", val);
  804. } else {
  805. unsigned int temp;
  806. while (pktwords--)
  807. temp = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  808. }
  809. }
  810. /* NAPI poll function */
  811. static int smsc911x_poll(struct napi_struct *napi, int budget)
  812. {
  813. struct smsc911x_data *pdata =
  814. container_of(napi, struct smsc911x_data, napi);
  815. struct net_device *dev = pdata->dev;
  816. int npackets = 0;
  817. while (likely(netif_running(dev)) && (npackets < budget)) {
  818. unsigned int pktlength;
  819. unsigned int pktwords;
  820. struct sk_buff *skb;
  821. unsigned int rxstat = smsc911x_rx_get_rxstatus(pdata);
  822. if (!rxstat) {
  823. unsigned int temp;
  824. /* We processed all packets available. Tell NAPI it can
  825. * stop polling then re-enable rx interrupts */
  826. smsc911x_reg_write(pdata, INT_STS, INT_STS_RSFL_);
  827. napi_complete(napi);
  828. temp = smsc911x_reg_read(pdata, INT_EN);
  829. temp |= INT_EN_RSFL_EN_;
  830. smsc911x_reg_write(pdata, INT_EN, temp);
  831. break;
  832. }
  833. /* Count packet for NAPI scheduling, even if it has an error.
  834. * Error packets still require cycles to discard */
  835. npackets++;
  836. pktlength = ((rxstat & 0x3FFF0000) >> 16);
  837. pktwords = (pktlength + NET_IP_ALIGN + 3) >> 2;
  838. smsc911x_rx_counterrors(dev, rxstat);
  839. if (unlikely(rxstat & RX_STS_ES_)) {
  840. SMSC_WARNING(RX_ERR,
  841. "Discarding packet with error bit set");
  842. /* Packet has an error, discard it and continue with
  843. * the next */
  844. smsc911x_rx_fastforward(pdata, pktwords);
  845. dev->stats.rx_dropped++;
  846. continue;
  847. }
  848. skb = netdev_alloc_skb(dev, pktlength + NET_IP_ALIGN);
  849. if (unlikely(!skb)) {
  850. SMSC_WARNING(RX_ERR,
  851. "Unable to allocate skb for rx packet");
  852. /* Drop the packet and stop this polling iteration */
  853. smsc911x_rx_fastforward(pdata, pktwords);
  854. dev->stats.rx_dropped++;
  855. break;
  856. }
  857. skb->data = skb->head;
  858. skb_reset_tail_pointer(skb);
  859. /* Align IP on 16B boundary */
  860. skb_reserve(skb, NET_IP_ALIGN);
  861. skb_put(skb, pktlength - 4);
  862. smsc911x_rx_readfifo(pdata, (unsigned int *)skb->head,
  863. pktwords);
  864. skb->protocol = eth_type_trans(skb, dev);
  865. skb->ip_summed = CHECKSUM_NONE;
  866. netif_receive_skb(skb);
  867. /* Update counters */
  868. dev->stats.rx_packets++;
  869. dev->stats.rx_bytes += (pktlength - 4);
  870. dev->last_rx = jiffies;
  871. }
  872. /* Return total received packets */
  873. return npackets;
  874. }
  875. /* Returns hash bit number for given MAC address
  876. * Example:
  877. * 01 00 5E 00 00 01 -> returns bit number 31 */
  878. static unsigned int smsc911x_hash(char addr[ETH_ALEN])
  879. {
  880. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  881. }
  882. static void smsc911x_rx_multicast_update(struct smsc911x_data *pdata)
  883. {
  884. /* Performs the multicast & mac_cr update. This is called when
  885. * safe on the current hardware, and with the mac_lock held */
  886. unsigned int mac_cr;
  887. SMSC_ASSERT_MAC_LOCK(pdata);
  888. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  889. mac_cr |= pdata->set_bits_mask;
  890. mac_cr &= ~(pdata->clear_bits_mask);
  891. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  892. smsc911x_mac_write(pdata, HASHH, pdata->hashhi);
  893. smsc911x_mac_write(pdata, HASHL, pdata->hashlo);
  894. SMSC_TRACE(HW, "maccr 0x%08X, HASHH 0x%08X, HASHL 0x%08X",
  895. mac_cr, pdata->hashhi, pdata->hashlo);
  896. }
  897. static void smsc911x_rx_multicast_update_workaround(struct smsc911x_data *pdata)
  898. {
  899. unsigned int mac_cr;
  900. /* This function is only called for older LAN911x devices
  901. * (revA or revB), where MAC_CR, HASHH and HASHL should not
  902. * be modified during Rx - newer devices immediately update the
  903. * registers.
  904. *
  905. * This is called from interrupt context */
  906. spin_lock(&pdata->mac_lock);
  907. /* Check Rx has stopped */
  908. if (smsc911x_mac_read(pdata, MAC_CR) & MAC_CR_RXEN_)
  909. SMSC_WARNING(DRV, "Rx not stopped");
  910. /* Perform the update - safe to do now Rx has stopped */
  911. smsc911x_rx_multicast_update(pdata);
  912. /* Re-enable Rx */
  913. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  914. mac_cr |= MAC_CR_RXEN_;
  915. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  916. pdata->multicast_update_pending = 0;
  917. spin_unlock(&pdata->mac_lock);
  918. }
  919. static int smsc911x_soft_reset(struct smsc911x_data *pdata)
  920. {
  921. unsigned int timeout;
  922. unsigned int temp;
  923. /* Reset the LAN911x */
  924. smsc911x_reg_write(pdata, HW_CFG, HW_CFG_SRST_);
  925. timeout = 10;
  926. do {
  927. udelay(10);
  928. temp = smsc911x_reg_read(pdata, HW_CFG);
  929. } while ((--timeout) && (temp & HW_CFG_SRST_));
  930. if (unlikely(temp & HW_CFG_SRST_)) {
  931. SMSC_WARNING(DRV, "Failed to complete reset");
  932. return -EIO;
  933. }
  934. return 0;
  935. }
  936. /* Sets the device MAC address to dev_addr, called with mac_lock held */
  937. static void
  938. smsc911x_set_hw_mac_address(struct smsc911x_data *pdata, u8 dev_addr[6])
  939. {
  940. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  941. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  942. (dev_addr[1] << 8) | dev_addr[0];
  943. SMSC_ASSERT_MAC_LOCK(pdata);
  944. smsc911x_mac_write(pdata, ADDRH, mac_high16);
  945. smsc911x_mac_write(pdata, ADDRL, mac_low32);
  946. }
  947. static int smsc911x_open(struct net_device *dev)
  948. {
  949. struct smsc911x_data *pdata = netdev_priv(dev);
  950. unsigned int timeout;
  951. unsigned int temp;
  952. unsigned int intcfg;
  953. /* if the phy is not yet registered, retry later*/
  954. if (!pdata->phy_dev) {
  955. SMSC_WARNING(HW, "phy_dev is NULL");
  956. return -EAGAIN;
  957. }
  958. if (!is_valid_ether_addr(dev->dev_addr)) {
  959. SMSC_WARNING(HW, "dev_addr is not a valid MAC address");
  960. return -EADDRNOTAVAIL;
  961. }
  962. /* Reset the LAN911x */
  963. if (smsc911x_soft_reset(pdata)) {
  964. SMSC_WARNING(HW, "soft reset failed");
  965. return -EIO;
  966. }
  967. smsc911x_reg_write(pdata, HW_CFG, 0x00050000);
  968. smsc911x_reg_write(pdata, AFC_CFG, 0x006E3740);
  969. /* Make sure EEPROM has finished loading before setting GPIO_CFG */
  970. timeout = 50;
  971. while ((smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) &&
  972. --timeout) {
  973. udelay(10);
  974. }
  975. if (unlikely(timeout == 0))
  976. SMSC_WARNING(IFUP,
  977. "Timed out waiting for EEPROM busy bit to clear");
  978. smsc911x_reg_write(pdata, GPIO_CFG, 0x70070000);
  979. /* The soft reset above cleared the device's MAC address,
  980. * restore it from local copy (set in probe) */
  981. spin_lock_irq(&pdata->mac_lock);
  982. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  983. spin_unlock_irq(&pdata->mac_lock);
  984. /* Initialise irqs, but leave all sources disabled */
  985. smsc911x_reg_write(pdata, INT_EN, 0);
  986. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  987. /* Set interrupt deassertion to 100uS */
  988. intcfg = ((10 << 24) | INT_CFG_IRQ_EN_);
  989. if (pdata->config.irq_polarity) {
  990. SMSC_TRACE(IFUP, "irq polarity: active high");
  991. intcfg |= INT_CFG_IRQ_POL_;
  992. } else {
  993. SMSC_TRACE(IFUP, "irq polarity: active low");
  994. }
  995. if (pdata->config.irq_type) {
  996. SMSC_TRACE(IFUP, "irq type: push-pull");
  997. intcfg |= INT_CFG_IRQ_TYPE_;
  998. } else {
  999. SMSC_TRACE(IFUP, "irq type: open drain");
  1000. }
  1001. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1002. SMSC_TRACE(IFUP, "Testing irq handler using IRQ %d", dev->irq);
  1003. pdata->software_irq_signal = 0;
  1004. smp_wmb();
  1005. temp = smsc911x_reg_read(pdata, INT_EN);
  1006. temp |= INT_EN_SW_INT_EN_;
  1007. smsc911x_reg_write(pdata, INT_EN, temp);
  1008. timeout = 1000;
  1009. while (timeout--) {
  1010. if (pdata->software_irq_signal)
  1011. break;
  1012. msleep(1);
  1013. }
  1014. if (!pdata->software_irq_signal) {
  1015. dev_warn(&dev->dev, "ISR failed signaling test (IRQ %d)\n",
  1016. dev->irq);
  1017. return -ENODEV;
  1018. }
  1019. SMSC_TRACE(IFUP, "IRQ handler passed test using IRQ %d", dev->irq);
  1020. dev_info(&dev->dev, "SMSC911x/921x identified at %#08lx, IRQ: %d\n",
  1021. (unsigned long)pdata->ioaddr, dev->irq);
  1022. /* Reset the last known duplex and carrier */
  1023. pdata->last_duplex = -1;
  1024. pdata->last_carrier = -1;
  1025. /* Bring the PHY up */
  1026. phy_start(pdata->phy_dev);
  1027. temp = smsc911x_reg_read(pdata, HW_CFG);
  1028. /* Preserve TX FIFO size and external PHY configuration */
  1029. temp &= (HW_CFG_TX_FIF_SZ_|0x00000FFF);
  1030. temp |= HW_CFG_SF_;
  1031. smsc911x_reg_write(pdata, HW_CFG, temp);
  1032. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1033. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1034. temp &= ~(FIFO_INT_RX_STS_LEVEL_);
  1035. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1036. /* set RX Data offset to 2 bytes for alignment */
  1037. smsc911x_reg_write(pdata, RX_CFG, (2 << 8));
  1038. /* enable NAPI polling before enabling RX interrupts */
  1039. napi_enable(&pdata->napi);
  1040. temp = smsc911x_reg_read(pdata, INT_EN);
  1041. temp |= (INT_EN_TDFA_EN_ | INT_EN_RSFL_EN_ | INT_EN_RXSTOP_INT_EN_);
  1042. smsc911x_reg_write(pdata, INT_EN, temp);
  1043. spin_lock_irq(&pdata->mac_lock);
  1044. temp = smsc911x_mac_read(pdata, MAC_CR);
  1045. temp |= (MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
  1046. smsc911x_mac_write(pdata, MAC_CR, temp);
  1047. spin_unlock_irq(&pdata->mac_lock);
  1048. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  1049. netif_start_queue(dev);
  1050. return 0;
  1051. }
  1052. /* Entry point for stopping the interface */
  1053. static int smsc911x_stop(struct net_device *dev)
  1054. {
  1055. struct smsc911x_data *pdata = netdev_priv(dev);
  1056. unsigned int temp;
  1057. /* Disable all device interrupts */
  1058. temp = smsc911x_reg_read(pdata, INT_CFG);
  1059. temp &= ~INT_CFG_IRQ_EN_;
  1060. smsc911x_reg_write(pdata, INT_CFG, temp);
  1061. /* Stop Tx and Rx polling */
  1062. netif_stop_queue(dev);
  1063. napi_disable(&pdata->napi);
  1064. /* At this point all Rx and Tx activity is stopped */
  1065. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1066. smsc911x_tx_update_txcounters(dev);
  1067. /* Bring the PHY down */
  1068. if (pdata->phy_dev)
  1069. phy_stop(pdata->phy_dev);
  1070. SMSC_TRACE(IFDOWN, "Interface stopped");
  1071. return 0;
  1072. }
  1073. /* Entry point for transmitting a packet */
  1074. static int smsc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1075. {
  1076. struct smsc911x_data *pdata = netdev_priv(dev);
  1077. unsigned int freespace;
  1078. unsigned int tx_cmd_a;
  1079. unsigned int tx_cmd_b;
  1080. unsigned int temp;
  1081. u32 wrsz;
  1082. ulong bufp;
  1083. freespace = smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TDFREE_;
  1084. if (unlikely(freespace < TX_FIFO_LOW_THRESHOLD))
  1085. SMSC_WARNING(TX_ERR,
  1086. "Tx data fifo low, space available: %d", freespace);
  1087. /* Word alignment adjustment */
  1088. tx_cmd_a = (u32)((ulong)skb->data & 0x03) << 16;
  1089. tx_cmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  1090. tx_cmd_a |= (unsigned int)skb->len;
  1091. tx_cmd_b = ((unsigned int)skb->len) << 16;
  1092. tx_cmd_b |= (unsigned int)skb->len;
  1093. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_a);
  1094. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_b);
  1095. bufp = (ulong)skb->data & (~0x3);
  1096. wrsz = (u32)skb->len + 3;
  1097. wrsz += (u32)((ulong)skb->data & 0x3);
  1098. wrsz >>= 2;
  1099. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  1100. freespace -= (skb->len + 32);
  1101. dev_kfree_skb(skb);
  1102. dev->trans_start = jiffies;
  1103. if (unlikely(smsc911x_tx_get_txstatcount(pdata) >= 30))
  1104. smsc911x_tx_update_txcounters(dev);
  1105. if (freespace < TX_FIFO_LOW_THRESHOLD) {
  1106. netif_stop_queue(dev);
  1107. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1108. temp &= 0x00FFFFFF;
  1109. temp |= 0x32000000;
  1110. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1111. }
  1112. return NETDEV_TX_OK;
  1113. }
  1114. /* Entry point for getting status counters */
  1115. static struct net_device_stats *smsc911x_get_stats(struct net_device *dev)
  1116. {
  1117. struct smsc911x_data *pdata = netdev_priv(dev);
  1118. smsc911x_tx_update_txcounters(dev);
  1119. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1120. return &dev->stats;
  1121. }
  1122. /* Entry point for setting addressing modes */
  1123. static void smsc911x_set_multicast_list(struct net_device *dev)
  1124. {
  1125. struct smsc911x_data *pdata = netdev_priv(dev);
  1126. unsigned long flags;
  1127. if (dev->flags & IFF_PROMISC) {
  1128. /* Enabling promiscuous mode */
  1129. pdata->set_bits_mask = MAC_CR_PRMS_;
  1130. pdata->clear_bits_mask = (MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1131. pdata->hashhi = 0;
  1132. pdata->hashlo = 0;
  1133. } else if (dev->flags & IFF_ALLMULTI) {
  1134. /* Enabling all multicast mode */
  1135. pdata->set_bits_mask = MAC_CR_MCPAS_;
  1136. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  1137. pdata->hashhi = 0;
  1138. pdata->hashlo = 0;
  1139. } else if (dev->mc_count > 0) {
  1140. /* Enabling specific multicast addresses */
  1141. unsigned int hash_high = 0;
  1142. unsigned int hash_low = 0;
  1143. unsigned int count = 0;
  1144. struct dev_mc_list *mc_list = dev->mc_list;
  1145. pdata->set_bits_mask = MAC_CR_HPFILT_;
  1146. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  1147. while (mc_list) {
  1148. count++;
  1149. if ((mc_list->dmi_addrlen) == ETH_ALEN) {
  1150. unsigned int bitnum =
  1151. smsc911x_hash(mc_list->dmi_addr);
  1152. unsigned int mask = 0x01 << (bitnum & 0x1F);
  1153. if (bitnum & 0x20)
  1154. hash_high |= mask;
  1155. else
  1156. hash_low |= mask;
  1157. } else {
  1158. SMSC_WARNING(DRV, "dmi_addrlen != 6");
  1159. }
  1160. mc_list = mc_list->next;
  1161. }
  1162. if (count != (unsigned int)dev->mc_count)
  1163. SMSC_WARNING(DRV, "mc_count != dev->mc_count");
  1164. pdata->hashhi = hash_high;
  1165. pdata->hashlo = hash_low;
  1166. } else {
  1167. /* Enabling local MAC address only */
  1168. pdata->set_bits_mask = 0;
  1169. pdata->clear_bits_mask =
  1170. (MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1171. pdata->hashhi = 0;
  1172. pdata->hashlo = 0;
  1173. }
  1174. spin_lock_irqsave(&pdata->mac_lock, flags);
  1175. if (pdata->generation <= 1) {
  1176. /* Older hardware revision - cannot change these flags while
  1177. * receiving data */
  1178. if (!pdata->multicast_update_pending) {
  1179. unsigned int temp;
  1180. SMSC_TRACE(HW, "scheduling mcast update");
  1181. pdata->multicast_update_pending = 1;
  1182. /* Request the hardware to stop, then perform the
  1183. * update when we get an RX_STOP interrupt */
  1184. temp = smsc911x_mac_read(pdata, MAC_CR);
  1185. temp &= ~(MAC_CR_RXEN_);
  1186. smsc911x_mac_write(pdata, MAC_CR, temp);
  1187. } else {
  1188. /* There is another update pending, this should now
  1189. * use the newer values */
  1190. }
  1191. } else {
  1192. /* Newer hardware revision - can write immediately */
  1193. smsc911x_rx_multicast_update(pdata);
  1194. }
  1195. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1196. }
  1197. static irqreturn_t smsc911x_irqhandler(int irq, void *dev_id)
  1198. {
  1199. struct net_device *dev = dev_id;
  1200. struct smsc911x_data *pdata = netdev_priv(dev);
  1201. u32 intsts = smsc911x_reg_read(pdata, INT_STS);
  1202. u32 inten = smsc911x_reg_read(pdata, INT_EN);
  1203. int serviced = IRQ_NONE;
  1204. u32 temp;
  1205. if (unlikely(intsts & inten & INT_STS_SW_INT_)) {
  1206. temp = smsc911x_reg_read(pdata, INT_EN);
  1207. temp &= (~INT_EN_SW_INT_EN_);
  1208. smsc911x_reg_write(pdata, INT_EN, temp);
  1209. smsc911x_reg_write(pdata, INT_STS, INT_STS_SW_INT_);
  1210. pdata->software_irq_signal = 1;
  1211. smp_wmb();
  1212. serviced = IRQ_HANDLED;
  1213. }
  1214. if (unlikely(intsts & inten & INT_STS_RXSTOP_INT_)) {
  1215. /* Called when there is a multicast update scheduled and
  1216. * it is now safe to complete the update */
  1217. SMSC_TRACE(INTR, "RX Stop interrupt");
  1218. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1219. if (pdata->multicast_update_pending)
  1220. smsc911x_rx_multicast_update_workaround(pdata);
  1221. serviced = IRQ_HANDLED;
  1222. }
  1223. if (intsts & inten & INT_STS_TDFA_) {
  1224. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1225. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1226. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1227. smsc911x_reg_write(pdata, INT_STS, INT_STS_TDFA_);
  1228. netif_wake_queue(dev);
  1229. serviced = IRQ_HANDLED;
  1230. }
  1231. if (unlikely(intsts & inten & INT_STS_RXE_)) {
  1232. SMSC_TRACE(INTR, "RX Error interrupt");
  1233. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXE_);
  1234. serviced = IRQ_HANDLED;
  1235. }
  1236. if (likely(intsts & inten & INT_STS_RSFL_)) {
  1237. if (likely(napi_schedule_prep(&pdata->napi))) {
  1238. /* Disable Rx interrupts */
  1239. temp = smsc911x_reg_read(pdata, INT_EN);
  1240. temp &= (~INT_EN_RSFL_EN_);
  1241. smsc911x_reg_write(pdata, INT_EN, temp);
  1242. /* Schedule a NAPI poll */
  1243. __napi_schedule(&pdata->napi);
  1244. } else {
  1245. SMSC_WARNING(RX_ERR,
  1246. "napi_schedule_prep failed");
  1247. }
  1248. serviced = IRQ_HANDLED;
  1249. }
  1250. return serviced;
  1251. }
  1252. #ifdef CONFIG_NET_POLL_CONTROLLER
  1253. static void smsc911x_poll_controller(struct net_device *dev)
  1254. {
  1255. disable_irq(dev->irq);
  1256. smsc911x_irqhandler(0, dev);
  1257. enable_irq(dev->irq);
  1258. }
  1259. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1260. static int smsc911x_set_mac_address(struct net_device *dev, void *p)
  1261. {
  1262. struct smsc911x_data *pdata = netdev_priv(dev);
  1263. struct sockaddr *addr = p;
  1264. /* On older hardware revisions we cannot change the mac address
  1265. * registers while receiving data. Newer devices can safely change
  1266. * this at any time. */
  1267. if (pdata->generation <= 1 && netif_running(dev))
  1268. return -EBUSY;
  1269. if (!is_valid_ether_addr(addr->sa_data))
  1270. return -EADDRNOTAVAIL;
  1271. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  1272. spin_lock_irq(&pdata->mac_lock);
  1273. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1274. spin_unlock_irq(&pdata->mac_lock);
  1275. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1276. return 0;
  1277. }
  1278. /* Standard ioctls for mii-tool */
  1279. static int smsc911x_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1280. {
  1281. struct smsc911x_data *pdata = netdev_priv(dev);
  1282. if (!netif_running(dev) || !pdata->phy_dev)
  1283. return -EINVAL;
  1284. return phy_mii_ioctl(pdata->phy_dev, if_mii(ifr), cmd);
  1285. }
  1286. static int
  1287. smsc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1288. {
  1289. struct smsc911x_data *pdata = netdev_priv(dev);
  1290. cmd->maxtxpkt = 1;
  1291. cmd->maxrxpkt = 1;
  1292. return phy_ethtool_gset(pdata->phy_dev, cmd);
  1293. }
  1294. static int
  1295. smsc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1296. {
  1297. struct smsc911x_data *pdata = netdev_priv(dev);
  1298. return phy_ethtool_sset(pdata->phy_dev, cmd);
  1299. }
  1300. static void smsc911x_ethtool_getdrvinfo(struct net_device *dev,
  1301. struct ethtool_drvinfo *info)
  1302. {
  1303. strlcpy(info->driver, SMSC_CHIPNAME, sizeof(info->driver));
  1304. strlcpy(info->version, SMSC_DRV_VERSION, sizeof(info->version));
  1305. strlcpy(info->bus_info, dev_name(dev->dev.parent),
  1306. sizeof(info->bus_info));
  1307. }
  1308. static int smsc911x_ethtool_nwayreset(struct net_device *dev)
  1309. {
  1310. struct smsc911x_data *pdata = netdev_priv(dev);
  1311. return phy_start_aneg(pdata->phy_dev);
  1312. }
  1313. static u32 smsc911x_ethtool_getmsglevel(struct net_device *dev)
  1314. {
  1315. struct smsc911x_data *pdata = netdev_priv(dev);
  1316. return pdata->msg_enable;
  1317. }
  1318. static void smsc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
  1319. {
  1320. struct smsc911x_data *pdata = netdev_priv(dev);
  1321. pdata->msg_enable = level;
  1322. }
  1323. static int smsc911x_ethtool_getregslen(struct net_device *dev)
  1324. {
  1325. return (((E2P_DATA - ID_REV) / 4 + 1) + (WUCSR - MAC_CR) + 1 + 32) *
  1326. sizeof(u32);
  1327. }
  1328. static void
  1329. smsc911x_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  1330. void *buf)
  1331. {
  1332. struct smsc911x_data *pdata = netdev_priv(dev);
  1333. struct phy_device *phy_dev = pdata->phy_dev;
  1334. unsigned long flags;
  1335. unsigned int i;
  1336. unsigned int j = 0;
  1337. u32 *data = buf;
  1338. regs->version = pdata->idrev;
  1339. for (i = ID_REV; i <= E2P_DATA; i += (sizeof(u32)))
  1340. data[j++] = smsc911x_reg_read(pdata, i);
  1341. for (i = MAC_CR; i <= WUCSR; i++) {
  1342. spin_lock_irqsave(&pdata->mac_lock, flags);
  1343. data[j++] = smsc911x_mac_read(pdata, i);
  1344. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1345. }
  1346. for (i = 0; i <= 31; i++)
  1347. data[j++] = smsc911x_mii_read(phy_dev->bus, phy_dev->addr, i);
  1348. }
  1349. static void smsc911x_eeprom_enable_access(struct smsc911x_data *pdata)
  1350. {
  1351. unsigned int temp = smsc911x_reg_read(pdata, GPIO_CFG);
  1352. temp &= ~GPIO_CFG_EEPR_EN_;
  1353. smsc911x_reg_write(pdata, GPIO_CFG, temp);
  1354. msleep(1);
  1355. }
  1356. static int smsc911x_eeprom_send_cmd(struct smsc911x_data *pdata, u32 op)
  1357. {
  1358. int timeout = 100;
  1359. u32 e2cmd;
  1360. SMSC_TRACE(DRV, "op 0x%08x", op);
  1361. if (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  1362. SMSC_WARNING(DRV, "Busy at start");
  1363. return -EBUSY;
  1364. }
  1365. e2cmd = op | E2P_CMD_EPC_BUSY_;
  1366. smsc911x_reg_write(pdata, E2P_CMD, e2cmd);
  1367. do {
  1368. msleep(1);
  1369. e2cmd = smsc911x_reg_read(pdata, E2P_CMD);
  1370. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
  1371. if (!timeout) {
  1372. SMSC_TRACE(DRV, "TIMED OUT");
  1373. return -EAGAIN;
  1374. }
  1375. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  1376. SMSC_TRACE(DRV, "Error occured during eeprom operation");
  1377. return -EINVAL;
  1378. }
  1379. return 0;
  1380. }
  1381. static int smsc911x_eeprom_read_location(struct smsc911x_data *pdata,
  1382. u8 address, u8 *data)
  1383. {
  1384. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  1385. int ret;
  1386. SMSC_TRACE(DRV, "address 0x%x", address);
  1387. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1388. if (!ret)
  1389. data[address] = smsc911x_reg_read(pdata, E2P_DATA);
  1390. return ret;
  1391. }
  1392. static int smsc911x_eeprom_write_location(struct smsc911x_data *pdata,
  1393. u8 address, u8 data)
  1394. {
  1395. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  1396. u32 temp;
  1397. int ret;
  1398. SMSC_TRACE(DRV, "address 0x%x, data 0x%x", address, data);
  1399. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1400. if (!ret) {
  1401. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  1402. smsc911x_reg_write(pdata, E2P_DATA, (u32)data);
  1403. /* Workaround for hardware read-after-write restriction */
  1404. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  1405. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1406. }
  1407. return ret;
  1408. }
  1409. static int smsc911x_ethtool_get_eeprom_len(struct net_device *dev)
  1410. {
  1411. return SMSC911X_EEPROM_SIZE;
  1412. }
  1413. static int smsc911x_ethtool_get_eeprom(struct net_device *dev,
  1414. struct ethtool_eeprom *eeprom, u8 *data)
  1415. {
  1416. struct smsc911x_data *pdata = netdev_priv(dev);
  1417. u8 eeprom_data[SMSC911X_EEPROM_SIZE];
  1418. int len;
  1419. int i;
  1420. smsc911x_eeprom_enable_access(pdata);
  1421. len = min(eeprom->len, SMSC911X_EEPROM_SIZE);
  1422. for (i = 0; i < len; i++) {
  1423. int ret = smsc911x_eeprom_read_location(pdata, i, eeprom_data);
  1424. if (ret < 0) {
  1425. eeprom->len = 0;
  1426. return ret;
  1427. }
  1428. }
  1429. memcpy(data, &eeprom_data[eeprom->offset], len);
  1430. eeprom->len = len;
  1431. return 0;
  1432. }
  1433. static int smsc911x_ethtool_set_eeprom(struct net_device *dev,
  1434. struct ethtool_eeprom *eeprom, u8 *data)
  1435. {
  1436. int ret;
  1437. struct smsc911x_data *pdata = netdev_priv(dev);
  1438. smsc911x_eeprom_enable_access(pdata);
  1439. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWEN_);
  1440. ret = smsc911x_eeprom_write_location(pdata, eeprom->offset, *data);
  1441. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWDS_);
  1442. /* Single byte write, according to man page */
  1443. eeprom->len = 1;
  1444. return ret;
  1445. }
  1446. static const struct ethtool_ops smsc911x_ethtool_ops = {
  1447. .get_settings = smsc911x_ethtool_getsettings,
  1448. .set_settings = smsc911x_ethtool_setsettings,
  1449. .get_link = ethtool_op_get_link,
  1450. .get_drvinfo = smsc911x_ethtool_getdrvinfo,
  1451. .nway_reset = smsc911x_ethtool_nwayreset,
  1452. .get_msglevel = smsc911x_ethtool_getmsglevel,
  1453. .set_msglevel = smsc911x_ethtool_setmsglevel,
  1454. .get_regs_len = smsc911x_ethtool_getregslen,
  1455. .get_regs = smsc911x_ethtool_getregs,
  1456. .get_eeprom_len = smsc911x_ethtool_get_eeprom_len,
  1457. .get_eeprom = smsc911x_ethtool_get_eeprom,
  1458. .set_eeprom = smsc911x_ethtool_set_eeprom,
  1459. };
  1460. static const struct net_device_ops smsc911x_netdev_ops = {
  1461. .ndo_open = smsc911x_open,
  1462. .ndo_stop = smsc911x_stop,
  1463. .ndo_start_xmit = smsc911x_hard_start_xmit,
  1464. .ndo_get_stats = smsc911x_get_stats,
  1465. .ndo_set_multicast_list = smsc911x_set_multicast_list,
  1466. .ndo_do_ioctl = smsc911x_do_ioctl,
  1467. .ndo_validate_addr = eth_validate_addr,
  1468. .ndo_set_mac_address = smsc911x_set_mac_address,
  1469. #ifdef CONFIG_NET_POLL_CONTROLLER
  1470. .ndo_poll_controller = smsc911x_poll_controller,
  1471. #endif
  1472. };
  1473. /* copies the current mac address from hardware to dev->dev_addr */
  1474. static void __devinit smsc911x_read_mac_address(struct net_device *dev)
  1475. {
  1476. struct smsc911x_data *pdata = netdev_priv(dev);
  1477. u32 mac_high16 = smsc911x_mac_read(pdata, ADDRH);
  1478. u32 mac_low32 = smsc911x_mac_read(pdata, ADDRL);
  1479. dev->dev_addr[0] = (u8)(mac_low32);
  1480. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  1481. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  1482. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  1483. dev->dev_addr[4] = (u8)(mac_high16);
  1484. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  1485. }
  1486. /* Initializing private device structures, only called from probe */
  1487. static int __devinit smsc911x_init(struct net_device *dev)
  1488. {
  1489. struct smsc911x_data *pdata = netdev_priv(dev);
  1490. unsigned int byte_test;
  1491. SMSC_TRACE(PROBE, "Driver Parameters:");
  1492. SMSC_TRACE(PROBE, "LAN base: 0x%08lX",
  1493. (unsigned long)pdata->ioaddr);
  1494. SMSC_TRACE(PROBE, "IRQ: %d", dev->irq);
  1495. SMSC_TRACE(PROBE, "PHY will be autodetected.");
  1496. spin_lock_init(&pdata->dev_lock);
  1497. if (pdata->ioaddr == 0) {
  1498. SMSC_WARNING(PROBE, "pdata->ioaddr: 0x00000000");
  1499. return -ENODEV;
  1500. }
  1501. /* Check byte ordering */
  1502. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1503. SMSC_TRACE(PROBE, "BYTE_TEST: 0x%08X", byte_test);
  1504. if (byte_test == 0x43218765) {
  1505. SMSC_TRACE(PROBE, "BYTE_TEST looks swapped, "
  1506. "applying WORD_SWAP");
  1507. smsc911x_reg_write(pdata, WORD_SWAP, 0xffffffff);
  1508. /* 1 dummy read of BYTE_TEST is needed after a write to
  1509. * WORD_SWAP before its contents are valid */
  1510. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1511. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1512. }
  1513. if (byte_test != 0x87654321) {
  1514. SMSC_WARNING(DRV, "BYTE_TEST: 0x%08X", byte_test);
  1515. if (((byte_test >> 16) & 0xFFFF) == (byte_test & 0xFFFF)) {
  1516. SMSC_WARNING(PROBE,
  1517. "top 16 bits equal to bottom 16 bits");
  1518. SMSC_TRACE(PROBE, "This may mean the chip is set "
  1519. "for 32 bit while the bus is reading 16 bit");
  1520. }
  1521. return -ENODEV;
  1522. }
  1523. /* Default generation to zero (all workarounds apply) */
  1524. pdata->generation = 0;
  1525. pdata->idrev = smsc911x_reg_read(pdata, ID_REV);
  1526. switch (pdata->idrev & 0xFFFF0000) {
  1527. case 0x01180000:
  1528. case 0x01170000:
  1529. case 0x01160000:
  1530. case 0x01150000:
  1531. /* LAN911[5678] family */
  1532. pdata->generation = pdata->idrev & 0x0000FFFF;
  1533. break;
  1534. case 0x118A0000:
  1535. case 0x117A0000:
  1536. case 0x116A0000:
  1537. case 0x115A0000:
  1538. /* LAN921[5678] family */
  1539. pdata->generation = 3;
  1540. break;
  1541. case 0x92100000:
  1542. case 0x92110000:
  1543. case 0x92200000:
  1544. case 0x92210000:
  1545. /* LAN9210/LAN9211/LAN9220/LAN9221 */
  1546. pdata->generation = 4;
  1547. break;
  1548. default:
  1549. SMSC_WARNING(PROBE, "LAN911x not identified, idrev: 0x%08X",
  1550. pdata->idrev);
  1551. return -ENODEV;
  1552. }
  1553. SMSC_TRACE(PROBE, "LAN911x identified, idrev: 0x%08X, generation: %d",
  1554. pdata->idrev, pdata->generation);
  1555. if (pdata->generation == 0)
  1556. SMSC_WARNING(PROBE,
  1557. "This driver is not intended for this chip revision");
  1558. /* workaround for platforms without an eeprom, where the mac address
  1559. * is stored elsewhere and set by the bootloader. This saves the
  1560. * mac address before resetting the device */
  1561. if (pdata->config.flags & SMSC911X_SAVE_MAC_ADDRESS)
  1562. smsc911x_read_mac_address(dev);
  1563. /* Reset the LAN911x */
  1564. if (smsc911x_soft_reset(pdata))
  1565. return -ENODEV;
  1566. /* Disable all interrupt sources until we bring the device up */
  1567. smsc911x_reg_write(pdata, INT_EN, 0);
  1568. ether_setup(dev);
  1569. dev->flags |= IFF_MULTICAST;
  1570. netif_napi_add(dev, &pdata->napi, smsc911x_poll, SMSC_NAPI_WEIGHT);
  1571. dev->netdev_ops = &smsc911x_netdev_ops;
  1572. dev->ethtool_ops = &smsc911x_ethtool_ops;
  1573. return 0;
  1574. }
  1575. static int __devexit smsc911x_drv_remove(struct platform_device *pdev)
  1576. {
  1577. struct net_device *dev;
  1578. struct smsc911x_data *pdata;
  1579. struct resource *res;
  1580. dev = platform_get_drvdata(pdev);
  1581. BUG_ON(!dev);
  1582. pdata = netdev_priv(dev);
  1583. BUG_ON(!pdata);
  1584. BUG_ON(!pdata->ioaddr);
  1585. BUG_ON(!pdata->phy_dev);
  1586. SMSC_TRACE(IFDOWN, "Stopping driver.");
  1587. phy_disconnect(pdata->phy_dev);
  1588. pdata->phy_dev = NULL;
  1589. mdiobus_unregister(pdata->mii_bus);
  1590. mdiobus_free(pdata->mii_bus);
  1591. platform_set_drvdata(pdev, NULL);
  1592. unregister_netdev(dev);
  1593. free_irq(dev->irq, dev);
  1594. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1595. "smsc911x-memory");
  1596. if (!res)
  1597. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1598. release_mem_region(res->start, res->end - res->start);
  1599. iounmap(pdata->ioaddr);
  1600. free_netdev(dev);
  1601. return 0;
  1602. }
  1603. static int __devinit smsc911x_drv_probe(struct platform_device *pdev)
  1604. {
  1605. struct net_device *dev;
  1606. struct smsc911x_data *pdata;
  1607. struct smsc911x_platform_config *config = pdev->dev.platform_data;
  1608. struct resource *res, *irq_res;
  1609. unsigned int intcfg = 0;
  1610. int res_size, irq_flags;
  1611. int retval;
  1612. pr_info("%s: Driver version %s.\n", SMSC_CHIPNAME, SMSC_DRV_VERSION);
  1613. /* platform data specifies irq & dynamic bus configuration */
  1614. if (!pdev->dev.platform_data) {
  1615. pr_warning("%s: platform_data not provided\n", SMSC_CHIPNAME);
  1616. retval = -ENODEV;
  1617. goto out_0;
  1618. }
  1619. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1620. "smsc911x-memory");
  1621. if (!res)
  1622. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1623. if (!res) {
  1624. pr_warning("%s: Could not allocate resource.\n",
  1625. SMSC_CHIPNAME);
  1626. retval = -ENODEV;
  1627. goto out_0;
  1628. }
  1629. res_size = res->end - res->start;
  1630. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1631. if (!irq_res) {
  1632. pr_warning("%s: Could not allocate irq resource.\n",
  1633. SMSC_CHIPNAME);
  1634. retval = -ENODEV;
  1635. goto out_0;
  1636. }
  1637. if (!request_mem_region(res->start, res_size, SMSC_CHIPNAME)) {
  1638. retval = -EBUSY;
  1639. goto out_0;
  1640. }
  1641. dev = alloc_etherdev(sizeof(struct smsc911x_data));
  1642. if (!dev) {
  1643. pr_warning("%s: Could not allocate device.\n", SMSC_CHIPNAME);
  1644. retval = -ENOMEM;
  1645. goto out_release_io_1;
  1646. }
  1647. SET_NETDEV_DEV(dev, &pdev->dev);
  1648. pdata = netdev_priv(dev);
  1649. dev->irq = irq_res->start;
  1650. irq_flags = irq_res->flags & IRQF_TRIGGER_MASK;
  1651. pdata->ioaddr = ioremap_nocache(res->start, res_size);
  1652. /* copy config parameters across to pdata */
  1653. memcpy(&pdata->config, config, sizeof(pdata->config));
  1654. pdata->dev = dev;
  1655. pdata->msg_enable = ((1 << debug) - 1);
  1656. if (pdata->ioaddr == NULL) {
  1657. SMSC_WARNING(PROBE,
  1658. "Error smsc911x base address invalid");
  1659. retval = -ENOMEM;
  1660. goto out_free_netdev_2;
  1661. }
  1662. retval = smsc911x_init(dev);
  1663. if (retval < 0)
  1664. goto out_unmap_io_3;
  1665. /* configure irq polarity and type before connecting isr */
  1666. if (pdata->config.irq_polarity == SMSC911X_IRQ_POLARITY_ACTIVE_HIGH)
  1667. intcfg |= INT_CFG_IRQ_POL_;
  1668. if (pdata->config.irq_type == SMSC911X_IRQ_TYPE_PUSH_PULL)
  1669. intcfg |= INT_CFG_IRQ_TYPE_;
  1670. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1671. /* Ensure interrupts are globally disabled before connecting ISR */
  1672. smsc911x_reg_write(pdata, INT_EN, 0);
  1673. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  1674. retval = request_irq(dev->irq, smsc911x_irqhandler,
  1675. irq_flags | IRQF_SHARED, dev->name, dev);
  1676. if (retval) {
  1677. SMSC_WARNING(PROBE,
  1678. "Unable to claim requested irq: %d", dev->irq);
  1679. goto out_unmap_io_3;
  1680. }
  1681. platform_set_drvdata(pdev, dev);
  1682. retval = register_netdev(dev);
  1683. if (retval) {
  1684. SMSC_WARNING(PROBE,
  1685. "Error %i registering device", retval);
  1686. goto out_unset_drvdata_4;
  1687. } else {
  1688. SMSC_TRACE(PROBE, "Network interface: \"%s\"", dev->name);
  1689. }
  1690. spin_lock_init(&pdata->mac_lock);
  1691. retval = smsc911x_mii_init(pdev, dev);
  1692. if (retval) {
  1693. SMSC_WARNING(PROBE,
  1694. "Error %i initialising mii", retval);
  1695. goto out_unregister_netdev_5;
  1696. }
  1697. spin_lock_irq(&pdata->mac_lock);
  1698. /* Check if mac address has been specified when bringing interface up */
  1699. if (is_valid_ether_addr(dev->dev_addr)) {
  1700. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1701. SMSC_TRACE(PROBE, "MAC Address is specified by configuration");
  1702. } else {
  1703. /* Try reading mac address from device. if EEPROM is present
  1704. * it will already have been set */
  1705. smsc911x_read_mac_address(dev);
  1706. if (is_valid_ether_addr(dev->dev_addr)) {
  1707. /* eeprom values are valid so use them */
  1708. SMSC_TRACE(PROBE,
  1709. "Mac Address is read from LAN911x EEPROM");
  1710. } else {
  1711. /* eeprom values are invalid, generate random MAC */
  1712. random_ether_addr(dev->dev_addr);
  1713. smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
  1714. SMSC_TRACE(PROBE,
  1715. "MAC Address is set to random_ether_addr");
  1716. }
  1717. }
  1718. spin_unlock_irq(&pdata->mac_lock);
  1719. dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
  1720. return 0;
  1721. out_unregister_netdev_5:
  1722. unregister_netdev(dev);
  1723. out_unset_drvdata_4:
  1724. platform_set_drvdata(pdev, NULL);
  1725. free_irq(dev->irq, dev);
  1726. out_unmap_io_3:
  1727. iounmap(pdata->ioaddr);
  1728. out_free_netdev_2:
  1729. free_netdev(dev);
  1730. out_release_io_1:
  1731. release_mem_region(res->start, res->end - res->start);
  1732. out_0:
  1733. return retval;
  1734. }
  1735. static struct platform_driver smsc911x_driver = {
  1736. .probe = smsc911x_drv_probe,
  1737. .remove = smsc911x_drv_remove,
  1738. .driver = {
  1739. .name = SMSC_CHIPNAME,
  1740. },
  1741. };
  1742. /* Entry point for loading the module */
  1743. static int __init smsc911x_init_module(void)
  1744. {
  1745. return platform_driver_register(&smsc911x_driver);
  1746. }
  1747. /* entry point for unloading the module */
  1748. static void __exit smsc911x_cleanup_module(void)
  1749. {
  1750. platform_driver_unregister(&smsc911x_driver);
  1751. }
  1752. module_init(smsc911x_init_module);
  1753. module_exit(smsc911x_cleanup_module);