sky2.h 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176
  1. /*
  2. * Definitions for the new Marvell Yukon 2 driver.
  3. */
  4. #ifndef _SKY2_H
  5. #define _SKY2_H
  6. #define ETH_JUMBO_MTU 9000 /* Maximum MTU supported */
  7. /* PCI config registers */
  8. enum {
  9. PCI_DEV_REG1 = 0x40,
  10. PCI_DEV_REG2 = 0x44,
  11. PCI_DEV_STATUS = 0x7c,
  12. PCI_DEV_REG3 = 0x80,
  13. PCI_DEV_REG4 = 0x84,
  14. PCI_DEV_REG5 = 0x88,
  15. PCI_CFG_REG_0 = 0x90,
  16. PCI_CFG_REG_1 = 0x94,
  17. };
  18. /* Yukon-2 */
  19. enum pci_dev_reg_1 {
  20. PCI_Y2_PIG_ENA = 1<<31, /* Enable Plug-in-Go (YUKON-2) */
  21. PCI_Y2_DLL_DIS = 1<<30, /* Disable PCI DLL (YUKON-2) */
  22. PCI_SW_PWR_ON_RST= 1<<30, /* SW Power on Reset (Yukon-EX) */
  23. PCI_Y2_PHY2_COMA = 1<<29, /* Set PHY 2 to Coma Mode (YUKON-2) */
  24. PCI_Y2_PHY1_COMA = 1<<28, /* Set PHY 1 to Coma Mode (YUKON-2) */
  25. PCI_Y2_PHY2_POWD = 1<<27, /* Set PHY 2 to Power Down (YUKON-2) */
  26. PCI_Y2_PHY1_POWD = 1<<26, /* Set PHY 1 to Power Down (YUKON-2) */
  27. PCI_Y2_PME_LEGACY= 1<<15, /* PCI Express legacy power management mode */
  28. PCI_PHY_LNK_TIM_MSK= 3L<<8,/* Bit 9.. 8: GPHY Link Trigger Timer */
  29. PCI_ENA_L1_EVENT = 1<<7, /* Enable PEX L1 Event */
  30. PCI_ENA_GPHY_LNK = 1<<6, /* Enable PEX L1 on GPHY Link down */
  31. PCI_FORCE_PEX_L1 = 1<<5, /* Force to PEX L1 */
  32. };
  33. enum pci_dev_reg_2 {
  34. PCI_VPD_WR_THR = 0xffL<<24, /* Bit 31..24: VPD Write Threshold */
  35. PCI_DEV_SEL = 0x7fL<<17, /* Bit 23..17: EEPROM Device Select */
  36. PCI_VPD_ROM_SZ = 7L<<14, /* Bit 16..14: VPD ROM Size */
  37. PCI_PATCH_DIR = 0xfL<<8, /* Bit 11.. 8: Ext Patches dir 3..0 */
  38. PCI_EXT_PATCHS = 0xfL<<4, /* Bit 7.. 4: Extended Patches 3..0 */
  39. PCI_EN_DUMMY_RD = 1<<3, /* Enable Dummy Read */
  40. PCI_REV_DESC = 1<<2, /* Reverse Desc. Bytes */
  41. PCI_USEDATA64 = 1<<0, /* Use 64Bit Data bus ext */
  42. };
  43. /* PCI_OUR_REG_4 32 bit Our Register 4 (Yukon-ECU only) */
  44. enum pci_dev_reg_4 {
  45. /* (Link Training & Status State Machine) */
  46. P_PEX_LTSSM_STAT_MSK = 0x7fL<<25, /* Bit 31..25: PEX LTSSM Mask */
  47. #define P_PEX_LTSSM_STAT(x) ((x << 25) & P_PEX_LTSSM_STAT_MSK)
  48. P_PEX_LTSSM_L1_STAT = 0x34,
  49. P_PEX_LTSSM_DET_STAT = 0x01,
  50. P_TIMER_VALUE_MSK = 0xffL<<16, /* Bit 23..16: Timer Value Mask */
  51. /* (Active State Power Management) */
  52. P_FORCE_ASPM_REQUEST = 1<<15, /* Force ASPM Request (A1 only) */
  53. P_ASPM_GPHY_LINK_DOWN = 1<<14, /* GPHY Link Down (A1 only) */
  54. P_ASPM_INT_FIFO_EMPTY = 1<<13, /* Internal FIFO Empty (A1 only) */
  55. P_ASPM_CLKRUN_REQUEST = 1<<12, /* CLKRUN Request (A1 only) */
  56. P_ASPM_FORCE_CLKREQ_ENA = 1<<4, /* Force CLKREQ Enable (A1b only) */
  57. P_ASPM_CLKREQ_PAD_CTL = 1<<3, /* CLKREQ PAD Control (A1 only) */
  58. P_ASPM_A1_MODE_SELECT = 1<<2, /* A1 Mode Select (A1 only) */
  59. P_CLK_GATE_PEX_UNIT_ENA = 1<<1, /* Enable Gate PEX Unit Clock */
  60. P_CLK_GATE_ROOT_COR_ENA = 1<<0, /* Enable Gate Root Core Clock */
  61. P_ASPM_CONTROL_MSK = P_FORCE_ASPM_REQUEST | P_ASPM_GPHY_LINK_DOWN
  62. | P_ASPM_CLKRUN_REQUEST | P_ASPM_INT_FIFO_EMPTY,
  63. };
  64. /* PCI_OUR_REG_5 32 bit Our Register 5 (Yukon-ECU only) */
  65. enum pci_dev_reg_5 {
  66. /* Bit 31..27: for A3 & later */
  67. P_CTL_DIV_CORE_CLK_ENA = 1<<31, /* Divide Core Clock Enable */
  68. P_CTL_SRESET_VMAIN_AV = 1<<30, /* Soft Reset for Vmain_av De-Glitch */
  69. P_CTL_BYPASS_VMAIN_AV = 1<<29, /* Bypass En. for Vmain_av De-Glitch */
  70. P_CTL_TIM_VMAIN_AV_MSK = 3<<27, /* Bit 28..27: Timer Vmain_av Mask */
  71. /* Bit 26..16: Release Clock on Event */
  72. P_REL_PCIE_RST_DE_ASS = 1<<26, /* PCIe Reset De-Asserted */
  73. P_REL_GPHY_REC_PACKET = 1<<25, /* GPHY Received Packet */
  74. P_REL_INT_FIFO_N_EMPTY = 1<<24, /* Internal FIFO Not Empty */
  75. P_REL_MAIN_PWR_AVAIL = 1<<23, /* Main Power Available */
  76. P_REL_CLKRUN_REQ_REL = 1<<22, /* CLKRUN Request Release */
  77. P_REL_PCIE_RESET_ASS = 1<<21, /* PCIe Reset Asserted */
  78. P_REL_PME_ASSERTED = 1<<20, /* PME Asserted */
  79. P_REL_PCIE_EXIT_L1_ST = 1<<19, /* PCIe Exit L1 State */
  80. P_REL_LOADER_NOT_FIN = 1<<18, /* EPROM Loader Not Finished */
  81. P_REL_PCIE_RX_EX_IDLE = 1<<17, /* PCIe Rx Exit Electrical Idle State */
  82. P_REL_GPHY_LINK_UP = 1<<16, /* GPHY Link Up */
  83. /* Bit 10.. 0: Mask for Gate Clock */
  84. P_GAT_PCIE_RST_ASSERTED = 1<<10,/* PCIe Reset Asserted */
  85. P_GAT_GPHY_N_REC_PACKET = 1<<9, /* GPHY Not Received Packet */
  86. P_GAT_INT_FIFO_EMPTY = 1<<8, /* Internal FIFO Empty */
  87. P_GAT_MAIN_PWR_N_AVAIL = 1<<7, /* Main Power Not Available */
  88. P_GAT_CLKRUN_REQ_REL = 1<<6, /* CLKRUN Not Requested */
  89. P_GAT_PCIE_RESET_ASS = 1<<5, /* PCIe Reset Asserted */
  90. P_GAT_PME_DE_ASSERTED = 1<<4, /* PME De-Asserted */
  91. P_GAT_PCIE_ENTER_L1_ST = 1<<3, /* PCIe Enter L1 State */
  92. P_GAT_LOADER_FINISHED = 1<<2, /* EPROM Loader Finished */
  93. P_GAT_PCIE_RX_EL_IDLE = 1<<1, /* PCIe Rx Electrical Idle State */
  94. P_GAT_GPHY_LINK_DOWN = 1<<0, /* GPHY Link Down */
  95. PCIE_OUR5_EVENT_CLK_D3_SET = P_REL_GPHY_REC_PACKET |
  96. P_REL_INT_FIFO_N_EMPTY |
  97. P_REL_PCIE_EXIT_L1_ST |
  98. P_REL_PCIE_RX_EX_IDLE |
  99. P_GAT_GPHY_N_REC_PACKET |
  100. P_GAT_INT_FIFO_EMPTY |
  101. P_GAT_PCIE_ENTER_L1_ST |
  102. P_GAT_PCIE_RX_EL_IDLE,
  103. };
  104. #/* PCI_CFG_REG_1 32 bit Config Register 1 (Yukon-Ext only) */
  105. enum pci_cfg_reg1 {
  106. P_CF1_DIS_REL_EVT_RST = 1<<24, /* Dis. Rel. Event during PCIE reset */
  107. /* Bit 23..21: Release Clock on Event */
  108. P_CF1_REL_LDR_NOT_FIN = 1<<23, /* EEPROM Loader Not Finished */
  109. P_CF1_REL_VMAIN_AVLBL = 1<<22, /* Vmain available */
  110. P_CF1_REL_PCIE_RESET = 1<<21, /* PCI-E reset */
  111. /* Bit 20..18: Gate Clock on Event */
  112. P_CF1_GAT_LDR_NOT_FIN = 1<<20, /* EEPROM Loader Finished */
  113. P_CF1_GAT_PCIE_RX_IDLE = 1<<19, /* PCI-E Rx Electrical idle */
  114. P_CF1_GAT_PCIE_RESET = 1<<18, /* PCI-E Reset */
  115. P_CF1_PRST_PHY_CLKREQ = 1<<17, /* Enable PCI-E rst & PM2PHY gen. CLKREQ */
  116. P_CF1_PCIE_RST_CLKREQ = 1<<16, /* Enable PCI-E rst generate CLKREQ */
  117. P_CF1_ENA_CFG_LDR_DONE = 1<<8, /* Enable core level Config loader done */
  118. P_CF1_ENA_TXBMU_RD_IDLE = 1<<1, /* Enable TX BMU Read IDLE for ASPM */
  119. P_CF1_ENA_TXBMU_WR_IDLE = 1<<0, /* Enable TX BMU Write IDLE for ASPM */
  120. PCIE_CFG1_EVENT_CLK_D3_SET = P_CF1_DIS_REL_EVT_RST |
  121. P_CF1_REL_LDR_NOT_FIN |
  122. P_CF1_REL_VMAIN_AVLBL |
  123. P_CF1_REL_PCIE_RESET |
  124. P_CF1_GAT_LDR_NOT_FIN |
  125. P_CF1_GAT_PCIE_RESET |
  126. P_CF1_PRST_PHY_CLKREQ |
  127. P_CF1_ENA_CFG_LDR_DONE |
  128. P_CF1_ENA_TXBMU_RD_IDLE |
  129. P_CF1_ENA_TXBMU_WR_IDLE,
  130. };
  131. #define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
  132. PCI_STATUS_SIG_SYSTEM_ERROR | \
  133. PCI_STATUS_REC_MASTER_ABORT | \
  134. PCI_STATUS_REC_TARGET_ABORT | \
  135. PCI_STATUS_PARITY)
  136. enum csr_regs {
  137. B0_RAP = 0x0000,
  138. B0_CTST = 0x0004,
  139. B0_Y2LED = 0x0005,
  140. B0_POWER_CTRL = 0x0007,
  141. B0_ISRC = 0x0008,
  142. B0_IMSK = 0x000c,
  143. B0_HWE_ISRC = 0x0010,
  144. B0_HWE_IMSK = 0x0014,
  145. /* Special ISR registers (Yukon-2 only) */
  146. B0_Y2_SP_ISRC2 = 0x001c,
  147. B0_Y2_SP_ISRC3 = 0x0020,
  148. B0_Y2_SP_EISR = 0x0024,
  149. B0_Y2_SP_LISR = 0x0028,
  150. B0_Y2_SP_ICR = 0x002c,
  151. B2_MAC_1 = 0x0100,
  152. B2_MAC_2 = 0x0108,
  153. B2_MAC_3 = 0x0110,
  154. B2_CONN_TYP = 0x0118,
  155. B2_PMD_TYP = 0x0119,
  156. B2_MAC_CFG = 0x011a,
  157. B2_CHIP_ID = 0x011b,
  158. B2_E_0 = 0x011c,
  159. B2_Y2_CLK_GATE = 0x011d,
  160. B2_Y2_HW_RES = 0x011e,
  161. B2_E_3 = 0x011f,
  162. B2_Y2_CLK_CTRL = 0x0120,
  163. B2_TI_INI = 0x0130,
  164. B2_TI_VAL = 0x0134,
  165. B2_TI_CTRL = 0x0138,
  166. B2_TI_TEST = 0x0139,
  167. B2_TST_CTRL1 = 0x0158,
  168. B2_TST_CTRL2 = 0x0159,
  169. B2_GP_IO = 0x015c,
  170. B2_I2C_CTRL = 0x0160,
  171. B2_I2C_DATA = 0x0164,
  172. B2_I2C_IRQ = 0x0168,
  173. B2_I2C_SW = 0x016c,
  174. B3_RAM_ADDR = 0x0180,
  175. B3_RAM_DATA_LO = 0x0184,
  176. B3_RAM_DATA_HI = 0x0188,
  177. /* RAM Interface Registers */
  178. /* Yukon-2: use RAM_BUFFER() to access the RAM buffer */
  179. /*
  180. * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
  181. * not usable in SW. Please notice these are NOT real timeouts, these are
  182. * the number of qWords transferred continuously.
  183. */
  184. #define RAM_BUFFER(port, reg) (reg | (port <<6))
  185. B3_RI_WTO_R1 = 0x0190,
  186. B3_RI_WTO_XA1 = 0x0191,
  187. B3_RI_WTO_XS1 = 0x0192,
  188. B3_RI_RTO_R1 = 0x0193,
  189. B3_RI_RTO_XA1 = 0x0194,
  190. B3_RI_RTO_XS1 = 0x0195,
  191. B3_RI_WTO_R2 = 0x0196,
  192. B3_RI_WTO_XA2 = 0x0197,
  193. B3_RI_WTO_XS2 = 0x0198,
  194. B3_RI_RTO_R2 = 0x0199,
  195. B3_RI_RTO_XA2 = 0x019a,
  196. B3_RI_RTO_XS2 = 0x019b,
  197. B3_RI_TO_VAL = 0x019c,
  198. B3_RI_CTRL = 0x01a0,
  199. B3_RI_TEST = 0x01a2,
  200. B3_MA_TOINI_RX1 = 0x01b0,
  201. B3_MA_TOINI_RX2 = 0x01b1,
  202. B3_MA_TOINI_TX1 = 0x01b2,
  203. B3_MA_TOINI_TX2 = 0x01b3,
  204. B3_MA_TOVAL_RX1 = 0x01b4,
  205. B3_MA_TOVAL_RX2 = 0x01b5,
  206. B3_MA_TOVAL_TX1 = 0x01b6,
  207. B3_MA_TOVAL_TX2 = 0x01b7,
  208. B3_MA_TO_CTRL = 0x01b8,
  209. B3_MA_TO_TEST = 0x01ba,
  210. B3_MA_RCINI_RX1 = 0x01c0,
  211. B3_MA_RCINI_RX2 = 0x01c1,
  212. B3_MA_RCINI_TX1 = 0x01c2,
  213. B3_MA_RCINI_TX2 = 0x01c3,
  214. B3_MA_RCVAL_RX1 = 0x01c4,
  215. B3_MA_RCVAL_RX2 = 0x01c5,
  216. B3_MA_RCVAL_TX1 = 0x01c6,
  217. B3_MA_RCVAL_TX2 = 0x01c7,
  218. B3_MA_RC_CTRL = 0x01c8,
  219. B3_MA_RC_TEST = 0x01ca,
  220. B3_PA_TOINI_RX1 = 0x01d0,
  221. B3_PA_TOINI_RX2 = 0x01d4,
  222. B3_PA_TOINI_TX1 = 0x01d8,
  223. B3_PA_TOINI_TX2 = 0x01dc,
  224. B3_PA_TOVAL_RX1 = 0x01e0,
  225. B3_PA_TOVAL_RX2 = 0x01e4,
  226. B3_PA_TOVAL_TX1 = 0x01e8,
  227. B3_PA_TOVAL_TX2 = 0x01ec,
  228. B3_PA_CTRL = 0x01f0,
  229. B3_PA_TEST = 0x01f2,
  230. Y2_CFG_SPC = 0x1c00, /* PCI config space region */
  231. Y2_CFG_AER = 0x1d00, /* PCI Advanced Error Report region */
  232. };
  233. /* B0_CTST 16 bit Control/Status register */
  234. enum {
  235. Y2_VMAIN_AVAIL = 1<<17,/* VMAIN available (YUKON-2 only) */
  236. Y2_VAUX_AVAIL = 1<<16,/* VAUX available (YUKON-2 only) */
  237. Y2_HW_WOL_ON = 1<<15,/* HW WOL On (Yukon-EC Ultra A1 only) */
  238. Y2_HW_WOL_OFF = 1<<14,/* HW WOL On (Yukon-EC Ultra A1 only) */
  239. Y2_ASF_ENABLE = 1<<13,/* ASF Unit Enable (YUKON-2 only) */
  240. Y2_ASF_DISABLE = 1<<12,/* ASF Unit Disable (YUKON-2 only) */
  241. Y2_CLK_RUN_ENA = 1<<11,/* CLK_RUN Enable (YUKON-2 only) */
  242. Y2_CLK_RUN_DIS = 1<<10,/* CLK_RUN Disable (YUKON-2 only) */
  243. Y2_LED_STAT_ON = 1<<9, /* Status LED On (YUKON-2 only) */
  244. Y2_LED_STAT_OFF = 1<<8, /* Status LED Off (YUKON-2 only) */
  245. CS_ST_SW_IRQ = 1<<7, /* Set IRQ SW Request */
  246. CS_CL_SW_IRQ = 1<<6, /* Clear IRQ SW Request */
  247. CS_STOP_DONE = 1<<5, /* Stop Master is finished */
  248. CS_STOP_MAST = 1<<4, /* Command Bit to stop the master */
  249. CS_MRST_CLR = 1<<3, /* Clear Master reset */
  250. CS_MRST_SET = 1<<2, /* Set Master reset */
  251. CS_RST_CLR = 1<<1, /* Clear Software reset */
  252. CS_RST_SET = 1, /* Set Software reset */
  253. };
  254. /* B0_LED 8 Bit LED register */
  255. enum {
  256. /* Bit 7.. 2: reserved */
  257. LED_STAT_ON = 1<<1, /* Status LED on */
  258. LED_STAT_OFF = 1, /* Status LED off */
  259. };
  260. /* B0_POWER_CTRL 8 Bit Power Control reg (YUKON only) */
  261. enum {
  262. PC_VAUX_ENA = 1<<7, /* Switch VAUX Enable */
  263. PC_VAUX_DIS = 1<<6, /* Switch VAUX Disable */
  264. PC_VCC_ENA = 1<<5, /* Switch VCC Enable */
  265. PC_VCC_DIS = 1<<4, /* Switch VCC Disable */
  266. PC_VAUX_ON = 1<<3, /* Switch VAUX On */
  267. PC_VAUX_OFF = 1<<2, /* Switch VAUX Off */
  268. PC_VCC_ON = 1<<1, /* Switch VCC On */
  269. PC_VCC_OFF = 1<<0, /* Switch VCC Off */
  270. };
  271. /* B2_IRQM_MSK 32 bit IRQ Moderation Mask */
  272. /* B0_Y2_SP_ISRC2 32 bit Special Interrupt Source Reg 2 */
  273. /* B0_Y2_SP_ISRC3 32 bit Special Interrupt Source Reg 3 */
  274. /* B0_Y2_SP_EISR 32 bit Enter ISR Reg */
  275. /* B0_Y2_SP_LISR 32 bit Leave ISR Reg */
  276. enum {
  277. Y2_IS_HW_ERR = 1<<31, /* Interrupt HW Error */
  278. Y2_IS_STAT_BMU = 1<<30, /* Status BMU Interrupt */
  279. Y2_IS_ASF = 1<<29, /* ASF subsystem Interrupt */
  280. Y2_IS_POLL_CHK = 1<<27, /* Check IRQ from polling unit */
  281. Y2_IS_TWSI_RDY = 1<<26, /* IRQ on end of TWSI Tx */
  282. Y2_IS_IRQ_SW = 1<<25, /* SW forced IRQ */
  283. Y2_IS_TIMINT = 1<<24, /* IRQ from Timer */
  284. Y2_IS_IRQ_PHY2 = 1<<12, /* Interrupt from PHY 2 */
  285. Y2_IS_IRQ_MAC2 = 1<<11, /* Interrupt from MAC 2 */
  286. Y2_IS_CHK_RX2 = 1<<10, /* Descriptor error Rx 2 */
  287. Y2_IS_CHK_TXS2 = 1<<9, /* Descriptor error TXS 2 */
  288. Y2_IS_CHK_TXA2 = 1<<8, /* Descriptor error TXA 2 */
  289. Y2_IS_IRQ_PHY1 = 1<<4, /* Interrupt from PHY 1 */
  290. Y2_IS_IRQ_MAC1 = 1<<3, /* Interrupt from MAC 1 */
  291. Y2_IS_CHK_RX1 = 1<<2, /* Descriptor error Rx 1 */
  292. Y2_IS_CHK_TXS1 = 1<<1, /* Descriptor error TXS 1 */
  293. Y2_IS_CHK_TXA1 = 1<<0, /* Descriptor error TXA 1 */
  294. Y2_IS_BASE = Y2_IS_HW_ERR | Y2_IS_STAT_BMU,
  295. Y2_IS_PORT_1 = Y2_IS_IRQ_PHY1 | Y2_IS_IRQ_MAC1
  296. | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1,
  297. Y2_IS_PORT_2 = Y2_IS_IRQ_PHY2 | Y2_IS_IRQ_MAC2
  298. | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2,
  299. Y2_IS_ERROR = Y2_IS_HW_ERR |
  300. Y2_IS_IRQ_MAC1 | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1 |
  301. Y2_IS_IRQ_MAC2 | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2,
  302. };
  303. /* B2_IRQM_HWE_MSK 32 bit IRQ Moderation HW Error Mask */
  304. enum {
  305. IS_ERR_MSK = 0x00003fff,/* All Error bits */
  306. IS_IRQ_TIST_OV = 1<<13, /* Time Stamp Timer Overflow (YUKON only) */
  307. IS_IRQ_SENSOR = 1<<12, /* IRQ from Sensor (YUKON only) */
  308. IS_IRQ_MST_ERR = 1<<11, /* IRQ master error detected */
  309. IS_IRQ_STAT = 1<<10, /* IRQ status exception */
  310. IS_NO_STAT_M1 = 1<<9, /* No Rx Status from MAC 1 */
  311. IS_NO_STAT_M2 = 1<<8, /* No Rx Status from MAC 2 */
  312. IS_NO_TIST_M1 = 1<<7, /* No Time Stamp from MAC 1 */
  313. IS_NO_TIST_M2 = 1<<6, /* No Time Stamp from MAC 2 */
  314. IS_RAM_RD_PAR = 1<<5, /* RAM Read Parity Error */
  315. IS_RAM_WR_PAR = 1<<4, /* RAM Write Parity Error */
  316. IS_M1_PAR_ERR = 1<<3, /* MAC 1 Parity Error */
  317. IS_M2_PAR_ERR = 1<<2, /* MAC 2 Parity Error */
  318. IS_R1_PAR_ERR = 1<<1, /* Queue R1 Parity Error */
  319. IS_R2_PAR_ERR = 1<<0, /* Queue R2 Parity Error */
  320. };
  321. /* Hardware error interrupt mask for Yukon 2 */
  322. enum {
  323. Y2_IS_TIST_OV = 1<<29,/* Time Stamp Timer overflow interrupt */
  324. Y2_IS_SENSOR = 1<<28, /* Sensor interrupt */
  325. Y2_IS_MST_ERR = 1<<27, /* Master error interrupt */
  326. Y2_IS_IRQ_STAT = 1<<26, /* Status exception interrupt */
  327. Y2_IS_PCI_EXP = 1<<25, /* PCI-Express interrupt */
  328. Y2_IS_PCI_NEXP = 1<<24, /* PCI-Express error similar to PCI error */
  329. /* Link 2 */
  330. Y2_IS_PAR_RD2 = 1<<13, /* Read RAM parity error interrupt */
  331. Y2_IS_PAR_WR2 = 1<<12, /* Write RAM parity error interrupt */
  332. Y2_IS_PAR_MAC2 = 1<<11, /* MAC hardware fault interrupt */
  333. Y2_IS_PAR_RX2 = 1<<10, /* Parity Error Rx Queue 2 */
  334. Y2_IS_TCP_TXS2 = 1<<9, /* TCP length mismatch sync Tx queue IRQ */
  335. Y2_IS_TCP_TXA2 = 1<<8, /* TCP length mismatch async Tx queue IRQ */
  336. /* Link 1 */
  337. Y2_IS_PAR_RD1 = 1<<5, /* Read RAM parity error interrupt */
  338. Y2_IS_PAR_WR1 = 1<<4, /* Write RAM parity error interrupt */
  339. Y2_IS_PAR_MAC1 = 1<<3, /* MAC hardware fault interrupt */
  340. Y2_IS_PAR_RX1 = 1<<2, /* Parity Error Rx Queue 1 */
  341. Y2_IS_TCP_TXS1 = 1<<1, /* TCP length mismatch sync Tx queue IRQ */
  342. Y2_IS_TCP_TXA1 = 1<<0, /* TCP length mismatch async Tx queue IRQ */
  343. Y2_HWE_L1_MASK = Y2_IS_PAR_RD1 | Y2_IS_PAR_WR1 | Y2_IS_PAR_MAC1 |
  344. Y2_IS_PAR_RX1 | Y2_IS_TCP_TXS1| Y2_IS_TCP_TXA1,
  345. Y2_HWE_L2_MASK = Y2_IS_PAR_RD2 | Y2_IS_PAR_WR2 | Y2_IS_PAR_MAC2 |
  346. Y2_IS_PAR_RX2 | Y2_IS_TCP_TXS2| Y2_IS_TCP_TXA2,
  347. Y2_HWE_ALL_MASK = Y2_IS_TIST_OV | Y2_IS_MST_ERR | Y2_IS_IRQ_STAT |
  348. Y2_HWE_L1_MASK | Y2_HWE_L2_MASK,
  349. };
  350. /* B28_DPT_CTRL 8 bit Descriptor Poll Timer Ctrl Reg */
  351. enum {
  352. DPT_START = 1<<1,
  353. DPT_STOP = 1<<0,
  354. };
  355. /* B2_TST_CTRL1 8 bit Test Control Register 1 */
  356. enum {
  357. TST_FRC_DPERR_MR = 1<<7, /* force DATAPERR on MST RD */
  358. TST_FRC_DPERR_MW = 1<<6, /* force DATAPERR on MST WR */
  359. TST_FRC_DPERR_TR = 1<<5, /* force DATAPERR on TRG RD */
  360. TST_FRC_DPERR_TW = 1<<4, /* force DATAPERR on TRG WR */
  361. TST_FRC_APERR_M = 1<<3, /* force ADDRPERR on MST */
  362. TST_FRC_APERR_T = 1<<2, /* force ADDRPERR on TRG */
  363. TST_CFG_WRITE_ON = 1<<1, /* Enable Config Reg WR */
  364. TST_CFG_WRITE_OFF= 1<<0, /* Disable Config Reg WR */
  365. };
  366. /* B2_GPIO */
  367. enum {
  368. GLB_GPIO_CLK_DEB_ENA = 1<<31, /* Clock Debug Enable */
  369. GLB_GPIO_CLK_DBG_MSK = 0xf<<26, /* Clock Debug */
  370. GLB_GPIO_INT_RST_D3_DIS = 1<<15, /* Disable Internal Reset After D3 to D0 */
  371. GLB_GPIO_LED_PAD_SPEED_UP = 1<<14, /* LED PAD Speed Up */
  372. GLB_GPIO_STAT_RACE_DIS = 1<<13, /* Status Race Disable */
  373. GLB_GPIO_TEST_SEL_MSK = 3<<11, /* Testmode Select */
  374. GLB_GPIO_TEST_SEL_BASE = 1<<11,
  375. GLB_GPIO_RAND_ENA = 1<<10, /* Random Enable */
  376. GLB_GPIO_RAND_BIT_1 = 1<<9, /* Random Bit 1 */
  377. };
  378. /* B2_MAC_CFG 8 bit MAC Configuration / Chip Revision */
  379. enum {
  380. CFG_CHIP_R_MSK = 0xf<<4, /* Bit 7.. 4: Chip Revision */
  381. /* Bit 3.. 2: reserved */
  382. CFG_DIS_M2_CLK = 1<<1, /* Disable Clock for 2nd MAC */
  383. CFG_SNG_MAC = 1<<0, /* MAC Config: 0=2 MACs / 1=1 MAC*/
  384. };
  385. /* B2_CHIP_ID 8 bit Chip Identification Number */
  386. enum {
  387. CHIP_ID_YUKON_XL = 0xb3, /* YUKON-2 XL */
  388. CHIP_ID_YUKON_EC_U = 0xb4, /* YUKON-2 EC Ultra */
  389. CHIP_ID_YUKON_EX = 0xb5, /* YUKON-2 Extreme */
  390. CHIP_ID_YUKON_EC = 0xb6, /* YUKON-2 EC */
  391. CHIP_ID_YUKON_FE = 0xb7, /* YUKON-2 FE */
  392. CHIP_ID_YUKON_FE_P = 0xb8, /* YUKON-2 FE+ */
  393. CHIP_ID_YUKON_SUPR = 0xb9, /* YUKON-2 Supreme */
  394. CHIP_ID_YUKON_UL_2 = 0xba, /* YUKON-2 Ultra 2 */
  395. };
  396. enum yukon_ec_rev {
  397. CHIP_REV_YU_EC_A1 = 0, /* Chip Rev. for Yukon-EC A1/A0 */
  398. CHIP_REV_YU_EC_A2 = 1, /* Chip Rev. for Yukon-EC A2 */
  399. CHIP_REV_YU_EC_A3 = 2, /* Chip Rev. for Yukon-EC A3 */
  400. };
  401. enum yukon_ec_u_rev {
  402. CHIP_REV_YU_EC_U_A0 = 1,
  403. CHIP_REV_YU_EC_U_A1 = 2,
  404. CHIP_REV_YU_EC_U_B0 = 3,
  405. };
  406. enum yukon_fe_rev {
  407. CHIP_REV_YU_FE_A1 = 1,
  408. CHIP_REV_YU_FE_A2 = 2,
  409. };
  410. enum yukon_fe_p_rev {
  411. CHIP_REV_YU_FE2_A0 = 0,
  412. };
  413. enum yukon_ex_rev {
  414. CHIP_REV_YU_EX_A0 = 1,
  415. CHIP_REV_YU_EX_B0 = 2,
  416. };
  417. enum yukon_supr_rev {
  418. CHIP_REV_YU_SU_A0 = 0,
  419. };
  420. /* B2_Y2_CLK_GATE 8 bit Clock Gating (Yukon-2 only) */
  421. enum {
  422. Y2_STATUS_LNK2_INAC = 1<<7, /* Status Link 2 inactive (0 = active) */
  423. Y2_CLK_GAT_LNK2_DIS = 1<<6, /* Disable clock gating Link 2 */
  424. Y2_COR_CLK_LNK2_DIS = 1<<5, /* Disable Core clock Link 2 */
  425. Y2_PCI_CLK_LNK2_DIS = 1<<4, /* Disable PCI clock Link 2 */
  426. Y2_STATUS_LNK1_INAC = 1<<3, /* Status Link 1 inactive (0 = active) */
  427. Y2_CLK_GAT_LNK1_DIS = 1<<2, /* Disable clock gating Link 1 */
  428. Y2_COR_CLK_LNK1_DIS = 1<<1, /* Disable Core clock Link 1 */
  429. Y2_PCI_CLK_LNK1_DIS = 1<<0, /* Disable PCI clock Link 1 */
  430. };
  431. /* B2_Y2_HW_RES 8 bit HW Resources (Yukon-2 only) */
  432. enum {
  433. CFG_LED_MODE_MSK = 7<<2, /* Bit 4.. 2: LED Mode Mask */
  434. CFG_LINK_2_AVAIL = 1<<1, /* Link 2 available */
  435. CFG_LINK_1_AVAIL = 1<<0, /* Link 1 available */
  436. };
  437. #define CFG_LED_MODE(x) (((x) & CFG_LED_MODE_MSK) >> 2)
  438. #define CFG_DUAL_MAC_MSK (CFG_LINK_2_AVAIL | CFG_LINK_1_AVAIL)
  439. /* B2_Y2_CLK_CTRL 32 bit Clock Frequency Control Register (Yukon-2/EC) */
  440. enum {
  441. Y2_CLK_DIV_VAL_MSK = 0xff<<16,/* Bit 23..16: Clock Divisor Value */
  442. #define Y2_CLK_DIV_VAL(x) (((x)<<16) & Y2_CLK_DIV_VAL_MSK)
  443. Y2_CLK_DIV_VAL2_MSK = 7<<21, /* Bit 23..21: Clock Divisor Value */
  444. Y2_CLK_SELECT2_MSK = 0x1f<<16,/* Bit 20..16: Clock Select */
  445. #define Y2_CLK_DIV_VAL_2(x) (((x)<<21) & Y2_CLK_DIV_VAL2_MSK)
  446. #define Y2_CLK_SEL_VAL_2(x) (((x)<<16) & Y2_CLK_SELECT2_MSK)
  447. Y2_CLK_DIV_ENA = 1<<1, /* Enable Core Clock Division */
  448. Y2_CLK_DIV_DIS = 1<<0, /* Disable Core Clock Division */
  449. };
  450. /* B2_TI_CTRL 8 bit Timer control */
  451. /* B2_IRQM_CTRL 8 bit IRQ Moderation Timer Control */
  452. enum {
  453. TIM_START = 1<<2, /* Start Timer */
  454. TIM_STOP = 1<<1, /* Stop Timer */
  455. TIM_CLR_IRQ = 1<<0, /* Clear Timer IRQ (!IRQM) */
  456. };
  457. /* B2_TI_TEST 8 Bit Timer Test */
  458. /* B2_IRQM_TEST 8 bit IRQ Moderation Timer Test */
  459. /* B28_DPT_TST 8 bit Descriptor Poll Timer Test Reg */
  460. enum {
  461. TIM_T_ON = 1<<2, /* Test mode on */
  462. TIM_T_OFF = 1<<1, /* Test mode off */
  463. TIM_T_STEP = 1<<0, /* Test step */
  464. };
  465. /* B3_RAM_ADDR 32 bit RAM Address, to read or write */
  466. /* Bit 31..19: reserved */
  467. #define RAM_ADR_RAN 0x0007ffffL /* Bit 18.. 0: RAM Address Range */
  468. /* RAM Interface Registers */
  469. /* B3_RI_CTRL 16 bit RAM Interface Control Register */
  470. enum {
  471. RI_CLR_RD_PERR = 1<<9, /* Clear IRQ RAM Read Parity Err */
  472. RI_CLR_WR_PERR = 1<<8, /* Clear IRQ RAM Write Parity Err*/
  473. RI_RST_CLR = 1<<1, /* Clear RAM Interface Reset */
  474. RI_RST_SET = 1<<0, /* Set RAM Interface Reset */
  475. };
  476. #define SK_RI_TO_53 36 /* RAM interface timeout */
  477. /* Port related registers FIFO, and Arbiter */
  478. #define SK_REG(port,reg) (((port)<<7)+(reg))
  479. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  480. /* TXA_ITI_INI 32 bit Tx Arb Interval Timer Init Val */
  481. /* TXA_ITI_VAL 32 bit Tx Arb Interval Timer Value */
  482. /* TXA_LIM_INI 32 bit Tx Arb Limit Counter Init Val */
  483. /* TXA_LIM_VAL 32 bit Tx Arb Limit Counter Value */
  484. #define TXA_MAX_VAL 0x00ffffffUL /* Bit 23.. 0: Max TXA Timer/Cnt Val */
  485. /* TXA_CTRL 8 bit Tx Arbiter Control Register */
  486. enum {
  487. TXA_ENA_FSYNC = 1<<7, /* Enable force of sync Tx queue */
  488. TXA_DIS_FSYNC = 1<<6, /* Disable force of sync Tx queue */
  489. TXA_ENA_ALLOC = 1<<5, /* Enable alloc of free bandwidth */
  490. TXA_DIS_ALLOC = 1<<4, /* Disable alloc of free bandwidth */
  491. TXA_START_RC = 1<<3, /* Start sync Rate Control */
  492. TXA_STOP_RC = 1<<2, /* Stop sync Rate Control */
  493. TXA_ENA_ARB = 1<<1, /* Enable Tx Arbiter */
  494. TXA_DIS_ARB = 1<<0, /* Disable Tx Arbiter */
  495. };
  496. /*
  497. * Bank 4 - 5
  498. */
  499. /* Transmit Arbiter Registers MAC 1 and 2, use SK_REG() to access */
  500. enum {
  501. TXA_ITI_INI = 0x0200,/* 32 bit Tx Arb Interval Timer Init Val*/
  502. TXA_ITI_VAL = 0x0204,/* 32 bit Tx Arb Interval Timer Value */
  503. TXA_LIM_INI = 0x0208,/* 32 bit Tx Arb Limit Counter Init Val */
  504. TXA_LIM_VAL = 0x020c,/* 32 bit Tx Arb Limit Counter Value */
  505. TXA_CTRL = 0x0210,/* 8 bit Tx Arbiter Control Register */
  506. TXA_TEST = 0x0211,/* 8 bit Tx Arbiter Test Register */
  507. TXA_STAT = 0x0212,/* 8 bit Tx Arbiter Status Register */
  508. };
  509. enum {
  510. B6_EXT_REG = 0x0300,/* External registers (GENESIS only) */
  511. B7_CFG_SPC = 0x0380,/* copy of the Configuration register */
  512. B8_RQ1_REGS = 0x0400,/* Receive Queue 1 */
  513. B8_RQ2_REGS = 0x0480,/* Receive Queue 2 */
  514. B8_TS1_REGS = 0x0600,/* Transmit sync queue 1 */
  515. B8_TA1_REGS = 0x0680,/* Transmit async queue 1 */
  516. B8_TS2_REGS = 0x0700,/* Transmit sync queue 2 */
  517. B8_TA2_REGS = 0x0780,/* Transmit sync queue 2 */
  518. B16_RAM_REGS = 0x0800,/* RAM Buffer Registers */
  519. };
  520. /* Queue Register Offsets, use Q_ADDR() to access */
  521. enum {
  522. B8_Q_REGS = 0x0400, /* base of Queue registers */
  523. Q_D = 0x00, /* 8*32 bit Current Descriptor */
  524. Q_VLAN = 0x20, /* 16 bit Current VLAN Tag */
  525. Q_DONE = 0x24, /* 16 bit Done Index */
  526. Q_AC_L = 0x28, /* 32 bit Current Address Counter Low dWord */
  527. Q_AC_H = 0x2c, /* 32 bit Current Address Counter High dWord */
  528. Q_BC = 0x30, /* 32 bit Current Byte Counter */
  529. Q_CSR = 0x34, /* 32 bit BMU Control/Status Register */
  530. Q_TEST = 0x38, /* 32 bit Test/Control Register */
  531. /* Yukon-2 */
  532. Q_WM = 0x40, /* 16 bit FIFO Watermark */
  533. Q_AL = 0x42, /* 8 bit FIFO Alignment */
  534. Q_RSP = 0x44, /* 16 bit FIFO Read Shadow Pointer */
  535. Q_RSL = 0x46, /* 8 bit FIFO Read Shadow Level */
  536. Q_RP = 0x48, /* 8 bit FIFO Read Pointer */
  537. Q_RL = 0x4a, /* 8 bit FIFO Read Level */
  538. Q_WP = 0x4c, /* 8 bit FIFO Write Pointer */
  539. Q_WSP = 0x4d, /* 8 bit FIFO Write Shadow Pointer */
  540. Q_WL = 0x4e, /* 8 bit FIFO Write Level */
  541. Q_WSL = 0x4f, /* 8 bit FIFO Write Shadow Level */
  542. };
  543. #define Q_ADDR(reg, offs) (B8_Q_REGS + (reg) + (offs))
  544. /* Q_TEST 32 bit Test Register */
  545. enum {
  546. /* Transmit */
  547. F_TX_CHK_AUTO_OFF = 1<<31, /* Tx checksum auto calc off (Yukon EX) */
  548. F_TX_CHK_AUTO_ON = 1<<30, /* Tx checksum auto calc off (Yukon EX) */
  549. /* Receive */
  550. F_M_RX_RAM_DIS = 1<<24, /* MAC Rx RAM Read Port disable */
  551. /* Hardware testbits not used */
  552. };
  553. /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
  554. enum {
  555. Y2_B8_PREF_REGS = 0x0450,
  556. PREF_UNIT_CTRL = 0x00, /* 32 bit Control register */
  557. PREF_UNIT_LAST_IDX = 0x04, /* 16 bit Last Index */
  558. PREF_UNIT_ADDR_LO = 0x08, /* 32 bit List start addr, low part */
  559. PREF_UNIT_ADDR_HI = 0x0c, /* 32 bit List start addr, high part*/
  560. PREF_UNIT_GET_IDX = 0x10, /* 16 bit Get Index */
  561. PREF_UNIT_PUT_IDX = 0x14, /* 16 bit Put Index */
  562. PREF_UNIT_FIFO_WP = 0x20, /* 8 bit FIFO write pointer */
  563. PREF_UNIT_FIFO_RP = 0x24, /* 8 bit FIFO read pointer */
  564. PREF_UNIT_FIFO_WM = 0x28, /* 8 bit FIFO watermark */
  565. PREF_UNIT_FIFO_LEV = 0x2c, /* 8 bit FIFO level */
  566. PREF_UNIT_MASK_IDX = 0x0fff,
  567. };
  568. #define Y2_QADDR(q,reg) (Y2_B8_PREF_REGS + (q) + (reg))
  569. /* RAM Buffer Register Offsets */
  570. enum {
  571. RB_START = 0x00,/* 32 bit RAM Buffer Start Address */
  572. RB_END = 0x04,/* 32 bit RAM Buffer End Address */
  573. RB_WP = 0x08,/* 32 bit RAM Buffer Write Pointer */
  574. RB_RP = 0x0c,/* 32 bit RAM Buffer Read Pointer */
  575. RB_RX_UTPP = 0x10,/* 32 bit Rx Upper Threshold, Pause Packet */
  576. RB_RX_LTPP = 0x14,/* 32 bit Rx Lower Threshold, Pause Packet */
  577. RB_RX_UTHP = 0x18,/* 32 bit Rx Upper Threshold, High Prio */
  578. RB_RX_LTHP = 0x1c,/* 32 bit Rx Lower Threshold, High Prio */
  579. /* 0x10 - 0x1f: reserved at Tx RAM Buffer Registers */
  580. RB_PC = 0x20,/* 32 bit RAM Buffer Packet Counter */
  581. RB_LEV = 0x24,/* 32 bit RAM Buffer Level Register */
  582. RB_CTRL = 0x28,/* 32 bit RAM Buffer Control Register */
  583. RB_TST1 = 0x29,/* 8 bit RAM Buffer Test Register 1 */
  584. RB_TST2 = 0x2a,/* 8 bit RAM Buffer Test Register 2 */
  585. };
  586. /* Receive and Transmit Queues */
  587. enum {
  588. Q_R1 = 0x0000, /* Receive Queue 1 */
  589. Q_R2 = 0x0080, /* Receive Queue 2 */
  590. Q_XS1 = 0x0200, /* Synchronous Transmit Queue 1 */
  591. Q_XA1 = 0x0280, /* Asynchronous Transmit Queue 1 */
  592. Q_XS2 = 0x0300, /* Synchronous Transmit Queue 2 */
  593. Q_XA2 = 0x0380, /* Asynchronous Transmit Queue 2 */
  594. };
  595. /* Different PHY Types */
  596. enum {
  597. PHY_ADDR_MARV = 0,
  598. };
  599. #define RB_ADDR(offs, queue) ((u16) B16_RAM_REGS + (queue) + (offs))
  600. enum {
  601. LNK_SYNC_INI = 0x0c30,/* 32 bit Link Sync Cnt Init Value */
  602. LNK_SYNC_VAL = 0x0c34,/* 32 bit Link Sync Cnt Current Value */
  603. LNK_SYNC_CTRL = 0x0c38,/* 8 bit Link Sync Cnt Control Register */
  604. LNK_SYNC_TST = 0x0c39,/* 8 bit Link Sync Cnt Test Register */
  605. LNK_LED_REG = 0x0c3c,/* 8 bit Link LED Register */
  606. /* Receive GMAC FIFO (YUKON and Yukon-2) */
  607. RX_GMF_EA = 0x0c40,/* 32 bit Rx GMAC FIFO End Address */
  608. RX_GMF_AF_THR = 0x0c44,/* 32 bit Rx GMAC FIFO Almost Full Thresh. */
  609. RX_GMF_CTRL_T = 0x0c48,/* 32 bit Rx GMAC FIFO Control/Test */
  610. RX_GMF_FL_MSK = 0x0c4c,/* 32 bit Rx GMAC FIFO Flush Mask */
  611. RX_GMF_FL_THR = 0x0c50,/* 32 bit Rx GMAC FIFO Flush Threshold */
  612. RX_GMF_TR_THR = 0x0c54,/* 32 bit Rx Truncation Threshold (Yukon-2) */
  613. RX_GMF_UP_THR = 0x0c58,/* 8 bit Rx Upper Pause Thr (Yukon-EC_U) */
  614. RX_GMF_LP_THR = 0x0c5a,/* 8 bit Rx Lower Pause Thr (Yukon-EC_U) */
  615. RX_GMF_VLAN = 0x0c5c,/* 32 bit Rx VLAN Type Register (Yukon-2) */
  616. RX_GMF_WP = 0x0c60,/* 32 bit Rx GMAC FIFO Write Pointer */
  617. RX_GMF_WLEV = 0x0c68,/* 32 bit Rx GMAC FIFO Write Level */
  618. RX_GMF_RP = 0x0c70,/* 32 bit Rx GMAC FIFO Read Pointer */
  619. RX_GMF_RLEV = 0x0c78,/* 32 bit Rx GMAC FIFO Read Level */
  620. };
  621. /* Q_BC 32 bit Current Byte Counter */
  622. /* BMU Control Status Registers */
  623. /* B0_R1_CSR 32 bit BMU Ctrl/Stat Rx Queue 1 */
  624. /* B0_R2_CSR 32 bit BMU Ctrl/Stat Rx Queue 2 */
  625. /* B0_XA1_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
  626. /* B0_XS1_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 1 */
  627. /* B0_XA2_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
  628. /* B0_XS2_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 2 */
  629. /* Q_CSR 32 bit BMU Control/Status Register */
  630. /* Rx BMU Control / Status Registers (Yukon-2) */
  631. enum {
  632. BMU_IDLE = 1<<31, /* BMU Idle State */
  633. BMU_RX_TCP_PKT = 1<<30, /* Rx TCP Packet (when RSS Hash enabled) */
  634. BMU_RX_IP_PKT = 1<<29, /* Rx IP Packet (when RSS Hash enabled) */
  635. BMU_ENA_RX_RSS_HASH = 1<<15, /* Enable Rx RSS Hash */
  636. BMU_DIS_RX_RSS_HASH = 1<<14, /* Disable Rx RSS Hash */
  637. BMU_ENA_RX_CHKSUM = 1<<13, /* Enable Rx TCP/IP Checksum Check */
  638. BMU_DIS_RX_CHKSUM = 1<<12, /* Disable Rx TCP/IP Checksum Check */
  639. BMU_CLR_IRQ_PAR = 1<<11, /* Clear IRQ on Parity errors (Rx) */
  640. BMU_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment. error (Tx) */
  641. BMU_CLR_IRQ_CHK = 1<<10, /* Clear IRQ Check */
  642. BMU_STOP = 1<<9, /* Stop Rx/Tx Queue */
  643. BMU_START = 1<<8, /* Start Rx/Tx Queue */
  644. BMU_FIFO_OP_ON = 1<<7, /* FIFO Operational On */
  645. BMU_FIFO_OP_OFF = 1<<6, /* FIFO Operational Off */
  646. BMU_FIFO_ENA = 1<<5, /* Enable FIFO */
  647. BMU_FIFO_RST = 1<<4, /* Reset FIFO */
  648. BMU_OP_ON = 1<<3, /* BMU Operational On */
  649. BMU_OP_OFF = 1<<2, /* BMU Operational Off */
  650. BMU_RST_CLR = 1<<1, /* Clear BMU Reset (Enable) */
  651. BMU_RST_SET = 1<<0, /* Set BMU Reset */
  652. BMU_CLR_RESET = BMU_FIFO_RST | BMU_OP_OFF | BMU_RST_CLR,
  653. BMU_OPER_INIT = BMU_CLR_IRQ_PAR | BMU_CLR_IRQ_CHK | BMU_START |
  654. BMU_FIFO_ENA | BMU_OP_ON,
  655. BMU_WM_DEFAULT = 0x600,
  656. BMU_WM_PEX = 0x80,
  657. };
  658. /* Tx BMU Control / Status Registers (Yukon-2) */
  659. /* Bit 31: same as for Rx */
  660. enum {
  661. BMU_TX_IPIDINCR_ON = 1<<13, /* Enable IP ID Increment */
  662. BMU_TX_IPIDINCR_OFF = 1<<12, /* Disable IP ID Increment */
  663. BMU_TX_CLR_IRQ_TCP = 1<<11, /* Clear IRQ on TCP segment length mismatch */
  664. };
  665. /* Queue Prefetch Unit Offsets, use Y2_QADDR() to address (Yukon-2 only)*/
  666. /* PREF_UNIT_CTRL 32 bit Prefetch Control register */
  667. enum {
  668. PREF_UNIT_OP_ON = 1<<3, /* prefetch unit operational */
  669. PREF_UNIT_OP_OFF = 1<<2, /* prefetch unit not operational */
  670. PREF_UNIT_RST_CLR = 1<<1, /* Clear Prefetch Unit Reset */
  671. PREF_UNIT_RST_SET = 1<<0, /* Set Prefetch Unit Reset */
  672. };
  673. /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
  674. /* RB_START 32 bit RAM Buffer Start Address */
  675. /* RB_END 32 bit RAM Buffer End Address */
  676. /* RB_WP 32 bit RAM Buffer Write Pointer */
  677. /* RB_RP 32 bit RAM Buffer Read Pointer */
  678. /* RB_RX_UTPP 32 bit Rx Upper Threshold, Pause Pack */
  679. /* RB_RX_LTPP 32 bit Rx Lower Threshold, Pause Pack */
  680. /* RB_RX_UTHP 32 bit Rx Upper Threshold, High Prio */
  681. /* RB_RX_LTHP 32 bit Rx Lower Threshold, High Prio */
  682. /* RB_PC 32 bit RAM Buffer Packet Counter */
  683. /* RB_LEV 32 bit RAM Buffer Level Register */
  684. #define RB_MSK 0x0007ffff /* Bit 18.. 0: RAM Buffer Pointer Bits */
  685. /* RB_TST2 8 bit RAM Buffer Test Register 2 */
  686. /* RB_TST1 8 bit RAM Buffer Test Register 1 */
  687. /* RB_CTRL 8 bit RAM Buffer Control Register */
  688. enum {
  689. RB_ENA_STFWD = 1<<5, /* Enable Store & Forward */
  690. RB_DIS_STFWD = 1<<4, /* Disable Store & Forward */
  691. RB_ENA_OP_MD = 1<<3, /* Enable Operation Mode */
  692. RB_DIS_OP_MD = 1<<2, /* Disable Operation Mode */
  693. RB_RST_CLR = 1<<1, /* Clear RAM Buf STM Reset */
  694. RB_RST_SET = 1<<0, /* Set RAM Buf STM Reset */
  695. };
  696. /* Transmit GMAC FIFO (YUKON only) */
  697. enum {
  698. TX_GMF_EA = 0x0d40,/* 32 bit Tx GMAC FIFO End Address */
  699. TX_GMF_AE_THR = 0x0d44,/* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
  700. TX_GMF_CTRL_T = 0x0d48,/* 32 bit Tx GMAC FIFO Control/Test */
  701. TX_GMF_WP = 0x0d60,/* 32 bit Tx GMAC FIFO Write Pointer */
  702. TX_GMF_WSP = 0x0d64,/* 32 bit Tx GMAC FIFO Write Shadow Ptr. */
  703. TX_GMF_WLEV = 0x0d68,/* 32 bit Tx GMAC FIFO Write Level */
  704. TX_GMF_RP = 0x0d70,/* 32 bit Tx GMAC FIFO Read Pointer */
  705. TX_GMF_RSTP = 0x0d74,/* 32 bit Tx GMAC FIFO Restart Pointer */
  706. TX_GMF_RLEV = 0x0d78,/* 32 bit Tx GMAC FIFO Read Level */
  707. /* Threshold values for Yukon-EC Ultra and Extreme */
  708. ECU_AE_THR = 0x0070, /* Almost Empty Threshold */
  709. ECU_TXFF_LEV = 0x01a0, /* Tx BMU FIFO Level */
  710. ECU_JUMBO_WM = 0x0080, /* Jumbo Mode Watermark */
  711. };
  712. /* Descriptor Poll Timer Registers */
  713. enum {
  714. B28_DPT_INI = 0x0e00,/* 24 bit Descriptor Poll Timer Init Val */
  715. B28_DPT_VAL = 0x0e04,/* 24 bit Descriptor Poll Timer Curr Val */
  716. B28_DPT_CTRL = 0x0e08,/* 8 bit Descriptor Poll Timer Ctrl Reg */
  717. B28_DPT_TST = 0x0e0a,/* 8 bit Descriptor Poll Timer Test Reg */
  718. };
  719. /* Time Stamp Timer Registers (YUKON only) */
  720. enum {
  721. GMAC_TI_ST_VAL = 0x0e14,/* 32 bit Time Stamp Timer Curr Val */
  722. GMAC_TI_ST_CTRL = 0x0e18,/* 8 bit Time Stamp Timer Ctrl Reg */
  723. GMAC_TI_ST_TST = 0x0e1a,/* 8 bit Time Stamp Timer Test Reg */
  724. };
  725. /* Polling Unit Registers (Yukon-2 only) */
  726. enum {
  727. POLL_CTRL = 0x0e20, /* 32 bit Polling Unit Control Reg */
  728. POLL_LAST_IDX = 0x0e24,/* 16 bit Polling Unit List Last Index */
  729. POLL_LIST_ADDR_LO= 0x0e28,/* 32 bit Poll. List Start Addr (low) */
  730. POLL_LIST_ADDR_HI= 0x0e2c,/* 32 bit Poll. List Start Addr (high) */
  731. };
  732. enum {
  733. SMB_CFG = 0x0e40, /* 32 bit SMBus Config Register */
  734. SMB_CSR = 0x0e44, /* 32 bit SMBus Control/Status Register */
  735. };
  736. enum {
  737. CPU_WDOG = 0x0e48, /* 32 bit Watchdog Register */
  738. CPU_CNTR = 0x0e4C, /* 32 bit Counter Register */
  739. CPU_TIM = 0x0e50,/* 32 bit Timer Compare Register */
  740. CPU_AHB_ADDR = 0x0e54, /* 32 bit CPU AHB Debug Register */
  741. CPU_AHB_WDATA = 0x0e58, /* 32 bit CPU AHB Debug Register */
  742. CPU_AHB_RDATA = 0x0e5C, /* 32 bit CPU AHB Debug Register */
  743. HCU_MAP_BASE = 0x0e60, /* 32 bit Reset Mapping Base */
  744. CPU_AHB_CTRL = 0x0e64, /* 32 bit CPU AHB Debug Register */
  745. HCU_CCSR = 0x0e68, /* 32 bit CPU Control and Status Register */
  746. HCU_HCSR = 0x0e6C, /* 32 bit Host Control and Status Register */
  747. };
  748. /* ASF Subsystem Registers (Yukon-2 only) */
  749. enum {
  750. B28_Y2_SMB_CONFIG = 0x0e40,/* 32 bit ASF SMBus Config Register */
  751. B28_Y2_SMB_CSD_REG = 0x0e44,/* 32 bit ASF SMB Control/Status/Data */
  752. B28_Y2_ASF_IRQ_V_BASE=0x0e60,/* 32 bit ASF IRQ Vector Base */
  753. B28_Y2_ASF_STAT_CMD= 0x0e68,/* 32 bit ASF Status and Command Reg */
  754. B28_Y2_ASF_HOST_COM= 0x0e6c,/* 32 bit ASF Host Communication Reg */
  755. B28_Y2_DATA_REG_1 = 0x0e70,/* 32 bit ASF/Host Data Register 1 */
  756. B28_Y2_DATA_REG_2 = 0x0e74,/* 32 bit ASF/Host Data Register 2 */
  757. B28_Y2_DATA_REG_3 = 0x0e78,/* 32 bit ASF/Host Data Register 3 */
  758. B28_Y2_DATA_REG_4 = 0x0e7c,/* 32 bit ASF/Host Data Register 4 */
  759. };
  760. /* Status BMU Registers (Yukon-2 only)*/
  761. enum {
  762. STAT_CTRL = 0x0e80,/* 32 bit Status BMU Control Reg */
  763. STAT_LAST_IDX = 0x0e84,/* 16 bit Status BMU Last Index */
  764. STAT_LIST_ADDR_LO= 0x0e88,/* 32 bit Status List Start Addr (low) */
  765. STAT_LIST_ADDR_HI= 0x0e8c,/* 32 bit Status List Start Addr (high) */
  766. STAT_TXA1_RIDX = 0x0e90,/* 16 bit Status TxA1 Report Index Reg */
  767. STAT_TXS1_RIDX = 0x0e92,/* 16 bit Status TxS1 Report Index Reg */
  768. STAT_TXA2_RIDX = 0x0e94,/* 16 bit Status TxA2 Report Index Reg */
  769. STAT_TXS2_RIDX = 0x0e96,/* 16 bit Status TxS2 Report Index Reg */
  770. STAT_TX_IDX_TH = 0x0e98,/* 16 bit Status Tx Index Threshold Reg */
  771. STAT_PUT_IDX = 0x0e9c,/* 16 bit Status Put Index Reg */
  772. /* FIFO Control/Status Registers (Yukon-2 only)*/
  773. STAT_FIFO_WP = 0x0ea0,/* 8 bit Status FIFO Write Pointer Reg */
  774. STAT_FIFO_RP = 0x0ea4,/* 8 bit Status FIFO Read Pointer Reg */
  775. STAT_FIFO_RSP = 0x0ea6,/* 8 bit Status FIFO Read Shadow Ptr */
  776. STAT_FIFO_LEVEL = 0x0ea8,/* 8 bit Status FIFO Level Reg */
  777. STAT_FIFO_SHLVL = 0x0eaa,/* 8 bit Status FIFO Shadow Level Reg */
  778. STAT_FIFO_WM = 0x0eac,/* 8 bit Status FIFO Watermark Reg */
  779. STAT_FIFO_ISR_WM= 0x0ead,/* 8 bit Status FIFO ISR Watermark Reg */
  780. /* Level and ISR Timer Registers (Yukon-2 only)*/
  781. STAT_LEV_TIMER_INI= 0x0eb0,/* 32 bit Level Timer Init. Value Reg */
  782. STAT_LEV_TIMER_CNT= 0x0eb4,/* 32 bit Level Timer Counter Reg */
  783. STAT_LEV_TIMER_CTRL= 0x0eb8,/* 8 bit Level Timer Control Reg */
  784. STAT_LEV_TIMER_TEST= 0x0eb9,/* 8 bit Level Timer Test Reg */
  785. STAT_TX_TIMER_INI = 0x0ec0,/* 32 bit Tx Timer Init. Value Reg */
  786. STAT_TX_TIMER_CNT = 0x0ec4,/* 32 bit Tx Timer Counter Reg */
  787. STAT_TX_TIMER_CTRL = 0x0ec8,/* 8 bit Tx Timer Control Reg */
  788. STAT_TX_TIMER_TEST = 0x0ec9,/* 8 bit Tx Timer Test Reg */
  789. STAT_ISR_TIMER_INI = 0x0ed0,/* 32 bit ISR Timer Init. Value Reg */
  790. STAT_ISR_TIMER_CNT = 0x0ed4,/* 32 bit ISR Timer Counter Reg */
  791. STAT_ISR_TIMER_CTRL= 0x0ed8,/* 8 bit ISR Timer Control Reg */
  792. STAT_ISR_TIMER_TEST= 0x0ed9,/* 8 bit ISR Timer Test Reg */
  793. };
  794. enum {
  795. LINKLED_OFF = 0x01,
  796. LINKLED_ON = 0x02,
  797. LINKLED_LINKSYNC_OFF = 0x04,
  798. LINKLED_LINKSYNC_ON = 0x08,
  799. LINKLED_BLINK_OFF = 0x10,
  800. LINKLED_BLINK_ON = 0x20,
  801. };
  802. /* GMAC and GPHY Control Registers (YUKON only) */
  803. enum {
  804. GMAC_CTRL = 0x0f00,/* 32 bit GMAC Control Reg */
  805. GPHY_CTRL = 0x0f04,/* 32 bit GPHY Control Reg */
  806. GMAC_IRQ_SRC = 0x0f08,/* 8 bit GMAC Interrupt Source Reg */
  807. GMAC_IRQ_MSK = 0x0f0c,/* 8 bit GMAC Interrupt Mask Reg */
  808. GMAC_LINK_CTRL = 0x0f10,/* 16 bit Link Control Reg */
  809. /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
  810. WOL_CTRL_STAT = 0x0f20,/* 16 bit WOL Control/Status Reg */
  811. WOL_MATCH_CTL = 0x0f22,/* 8 bit WOL Match Control Reg */
  812. WOL_MATCH_RES = 0x0f23,/* 8 bit WOL Match Result Reg */
  813. WOL_MAC_ADDR = 0x0f24,/* 32 bit WOL MAC Address */
  814. WOL_PATT_RPTR = 0x0f2c,/* 8 bit WOL Pattern Read Pointer */
  815. /* WOL Pattern Length Registers (YUKON only) */
  816. WOL_PATT_LEN_LO = 0x0f30,/* 32 bit WOL Pattern Length 3..0 */
  817. WOL_PATT_LEN_HI = 0x0f34,/* 24 bit WOL Pattern Length 6..4 */
  818. /* WOL Pattern Counter Registers (YUKON only) */
  819. WOL_PATT_CNT_0 = 0x0f38,/* 32 bit WOL Pattern Counter 3..0 */
  820. WOL_PATT_CNT_4 = 0x0f3c,/* 24 bit WOL Pattern Counter 6..4 */
  821. };
  822. #define WOL_REGS(port, x) (x + (port)*0x80)
  823. enum {
  824. WOL_PATT_RAM_1 = 0x1000,/* WOL Pattern RAM Link 1 */
  825. WOL_PATT_RAM_2 = 0x1400,/* WOL Pattern RAM Link 2 */
  826. };
  827. #define WOL_PATT_RAM_BASE(port) (WOL_PATT_RAM_1 + (port)*0x400)
  828. enum {
  829. BASE_GMAC_1 = 0x2800,/* GMAC 1 registers */
  830. BASE_GMAC_2 = 0x3800,/* GMAC 2 registers */
  831. };
  832. /*
  833. * Marvel-PHY Registers, indirect addressed over GMAC
  834. */
  835. enum {
  836. PHY_MARV_CTRL = 0x00,/* 16 bit r/w PHY Control Register */
  837. PHY_MARV_STAT = 0x01,/* 16 bit r/o PHY Status Register */
  838. PHY_MARV_ID0 = 0x02,/* 16 bit r/o PHY ID0 Register */
  839. PHY_MARV_ID1 = 0x03,/* 16 bit r/o PHY ID1 Register */
  840. PHY_MARV_AUNE_ADV = 0x04,/* 16 bit r/w Auto-Neg. Advertisement */
  841. PHY_MARV_AUNE_LP = 0x05,/* 16 bit r/o Link Part Ability Reg */
  842. PHY_MARV_AUNE_EXP = 0x06,/* 16 bit r/o Auto-Neg. Expansion Reg */
  843. PHY_MARV_NEPG = 0x07,/* 16 bit r/w Next Page Register */
  844. PHY_MARV_NEPG_LP = 0x08,/* 16 bit r/o Next Page Link Partner */
  845. /* Marvel-specific registers */
  846. PHY_MARV_1000T_CTRL = 0x09,/* 16 bit r/w 1000Base-T Control Reg */
  847. PHY_MARV_1000T_STAT = 0x0a,/* 16 bit r/o 1000Base-T Status Reg */
  848. PHY_MARV_EXT_STAT = 0x0f,/* 16 bit r/o Extended Status Reg */
  849. PHY_MARV_PHY_CTRL = 0x10,/* 16 bit r/w PHY Specific Ctrl Reg */
  850. PHY_MARV_PHY_STAT = 0x11,/* 16 bit r/o PHY Specific Stat Reg */
  851. PHY_MARV_INT_MASK = 0x12,/* 16 bit r/w Interrupt Mask Reg */
  852. PHY_MARV_INT_STAT = 0x13,/* 16 bit r/o Interrupt Status Reg */
  853. PHY_MARV_EXT_CTRL = 0x14,/* 16 bit r/w Ext. PHY Specific Ctrl */
  854. PHY_MARV_RXE_CNT = 0x15,/* 16 bit r/w Receive Error Counter */
  855. PHY_MARV_EXT_ADR = 0x16,/* 16 bit r/w Ext. Ad. for Cable Diag. */
  856. PHY_MARV_PORT_IRQ = 0x17,/* 16 bit r/o Port 0 IRQ (88E1111 only) */
  857. PHY_MARV_LED_CTRL = 0x18,/* 16 bit r/w LED Control Reg */
  858. PHY_MARV_LED_OVER = 0x19,/* 16 bit r/w Manual LED Override Reg */
  859. PHY_MARV_EXT_CTRL_2 = 0x1a,/* 16 bit r/w Ext. PHY Specific Ctrl 2 */
  860. PHY_MARV_EXT_P_STAT = 0x1b,/* 16 bit r/w Ext. PHY Spec. Stat Reg */
  861. PHY_MARV_CABLE_DIAG = 0x1c,/* 16 bit r/o Cable Diagnostic Reg */
  862. PHY_MARV_PAGE_ADDR = 0x1d,/* 16 bit r/w Extended Page Address Reg */
  863. PHY_MARV_PAGE_DATA = 0x1e,/* 16 bit r/w Extended Page Data Reg */
  864. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  865. PHY_MARV_FE_LED_PAR = 0x16,/* 16 bit r/w LED Parallel Select Reg. */
  866. PHY_MARV_FE_LED_SER = 0x17,/* 16 bit r/w LED Stream Select S. LED */
  867. PHY_MARV_FE_VCT_TX = 0x1a,/* 16 bit r/w VCT Reg. for TXP/N Pins */
  868. PHY_MARV_FE_VCT_RX = 0x1b,/* 16 bit r/o VCT Reg. for RXP/N Pins */
  869. PHY_MARV_FE_SPEC_2 = 0x1c,/* 16 bit r/w Specific Control Reg. 2 */
  870. };
  871. enum {
  872. PHY_CT_RESET = 1<<15, /* Bit 15: (sc) clear all PHY related regs */
  873. PHY_CT_LOOP = 1<<14, /* Bit 14: enable Loopback over PHY */
  874. PHY_CT_SPS_LSB = 1<<13, /* Bit 13: Speed select, lower bit */
  875. PHY_CT_ANE = 1<<12, /* Bit 12: Auto-Negotiation Enabled */
  876. PHY_CT_PDOWN = 1<<11, /* Bit 11: Power Down Mode */
  877. PHY_CT_ISOL = 1<<10, /* Bit 10: Isolate Mode */
  878. PHY_CT_RE_CFG = 1<<9, /* Bit 9: (sc) Restart Auto-Negotiation */
  879. PHY_CT_DUP_MD = 1<<8, /* Bit 8: Duplex Mode */
  880. PHY_CT_COL_TST = 1<<7, /* Bit 7: Collision Test enabled */
  881. PHY_CT_SPS_MSB = 1<<6, /* Bit 6: Speed select, upper bit */
  882. };
  883. enum {
  884. PHY_CT_SP1000 = PHY_CT_SPS_MSB, /* enable speed of 1000 Mbps */
  885. PHY_CT_SP100 = PHY_CT_SPS_LSB, /* enable speed of 100 Mbps */
  886. PHY_CT_SP10 = 0, /* enable speed of 10 Mbps */
  887. };
  888. enum {
  889. PHY_ST_EXT_ST = 1<<8, /* Bit 8: Extended Status Present */
  890. PHY_ST_PRE_SUP = 1<<6, /* Bit 6: Preamble Suppression */
  891. PHY_ST_AN_OVER = 1<<5, /* Bit 5: Auto-Negotiation Over */
  892. PHY_ST_REM_FLT = 1<<4, /* Bit 4: Remote Fault Condition Occured */
  893. PHY_ST_AN_CAP = 1<<3, /* Bit 3: Auto-Negotiation Capability */
  894. PHY_ST_LSYNC = 1<<2, /* Bit 2: Link Synchronized */
  895. PHY_ST_JAB_DET = 1<<1, /* Bit 1: Jabber Detected */
  896. PHY_ST_EXT_REG = 1<<0, /* Bit 0: Extended Register available */
  897. };
  898. enum {
  899. PHY_I1_OUI_MSK = 0x3f<<10, /* Bit 15..10: Organization Unique ID */
  900. PHY_I1_MOD_NUM = 0x3f<<4, /* Bit 9.. 4: Model Number */
  901. PHY_I1_REV_MSK = 0xf, /* Bit 3.. 0: Revision Number */
  902. };
  903. /* different Marvell PHY Ids */
  904. enum {
  905. PHY_MARV_ID0_VAL= 0x0141, /* Marvell Unique Identifier */
  906. PHY_BCOM_ID1_A1 = 0x6041,
  907. PHY_BCOM_ID1_B2 = 0x6043,
  908. PHY_BCOM_ID1_C0 = 0x6044,
  909. PHY_BCOM_ID1_C5 = 0x6047,
  910. PHY_MARV_ID1_B0 = 0x0C23, /* Yukon (PHY 88E1011) */
  911. PHY_MARV_ID1_B2 = 0x0C25, /* Yukon-Plus (PHY 88E1011) */
  912. PHY_MARV_ID1_C2 = 0x0CC2, /* Yukon-EC (PHY 88E1111) */
  913. PHY_MARV_ID1_Y2 = 0x0C91, /* Yukon-2 (PHY 88E1112) */
  914. PHY_MARV_ID1_FE = 0x0C83, /* Yukon-FE (PHY 88E3082 Rev.A1) */
  915. PHY_MARV_ID1_ECU= 0x0CB0, /* Yukon-ECU (PHY 88E1149 Rev.B2?) */
  916. };
  917. /* Advertisement register bits */
  918. enum {
  919. PHY_AN_NXT_PG = 1<<15, /* Bit 15: Request Next Page */
  920. PHY_AN_ACK = 1<<14, /* Bit 14: (ro) Acknowledge Received */
  921. PHY_AN_RF = 1<<13, /* Bit 13: Remote Fault Bits */
  922. PHY_AN_PAUSE_ASYM = 1<<11,/* Bit 11: Try for asymmetric */
  923. PHY_AN_PAUSE_CAP = 1<<10, /* Bit 10: Try for pause */
  924. PHY_AN_100BASE4 = 1<<9, /* Bit 9: Try for 100mbps 4k packets */
  925. PHY_AN_100FULL = 1<<8, /* Bit 8: Try for 100mbps full-duplex */
  926. PHY_AN_100HALF = 1<<7, /* Bit 7: Try for 100mbps half-duplex */
  927. PHY_AN_10FULL = 1<<6, /* Bit 6: Try for 10mbps full-duplex */
  928. PHY_AN_10HALF = 1<<5, /* Bit 5: Try for 10mbps half-duplex */
  929. PHY_AN_CSMA = 1<<0, /* Bit 0: Only selector supported */
  930. PHY_AN_SEL = 0x1f, /* Bit 4..0: Selector Field, 00001=Ethernet*/
  931. PHY_AN_FULL = PHY_AN_100FULL | PHY_AN_10FULL | PHY_AN_CSMA,
  932. PHY_AN_ALL = PHY_AN_10HALF | PHY_AN_10FULL |
  933. PHY_AN_100HALF | PHY_AN_100FULL,
  934. };
  935. /***** PHY_BCOM_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  936. /***** PHY_MARV_1000T_STAT 16 bit r/o 1000Base-T Status Reg *****/
  937. enum {
  938. PHY_B_1000S_MSF = 1<<15, /* Bit 15: Master/Slave Fault */
  939. PHY_B_1000S_MSR = 1<<14, /* Bit 14: Master/Slave Result */
  940. PHY_B_1000S_LRS = 1<<13, /* Bit 13: Local Receiver Status */
  941. PHY_B_1000S_RRS = 1<<12, /* Bit 12: Remote Receiver Status */
  942. PHY_B_1000S_LP_FD = 1<<11, /* Bit 11: Link Partner can FD */
  943. PHY_B_1000S_LP_HD = 1<<10, /* Bit 10: Link Partner can HD */
  944. /* Bit 9..8: reserved */
  945. PHY_B_1000S_IEC = 0xff, /* Bit 7..0: Idle Error Count */
  946. };
  947. /** Marvell-Specific */
  948. enum {
  949. PHY_M_AN_NXT_PG = 1<<15, /* Request Next Page */
  950. PHY_M_AN_ACK = 1<<14, /* (ro) Acknowledge Received */
  951. PHY_M_AN_RF = 1<<13, /* Remote Fault */
  952. PHY_M_AN_ASP = 1<<11, /* Asymmetric Pause */
  953. PHY_M_AN_PC = 1<<10, /* MAC Pause implemented */
  954. PHY_M_AN_100_T4 = 1<<9, /* Not cap. 100Base-T4 (always 0) */
  955. PHY_M_AN_100_FD = 1<<8, /* Advertise 100Base-TX Full Duplex */
  956. PHY_M_AN_100_HD = 1<<7, /* Advertise 100Base-TX Half Duplex */
  957. PHY_M_AN_10_FD = 1<<6, /* Advertise 10Base-TX Full Duplex */
  958. PHY_M_AN_10_HD = 1<<5, /* Advertise 10Base-TX Half Duplex */
  959. PHY_M_AN_SEL_MSK =0x1f<<4, /* Bit 4.. 0: Selector Field Mask */
  960. };
  961. /* special defines for FIBER (88E1011S only) */
  962. enum {
  963. PHY_M_AN_ASP_X = 1<<8, /* Asymmetric Pause */
  964. PHY_M_AN_PC_X = 1<<7, /* MAC Pause implemented */
  965. PHY_M_AN_1000X_AHD = 1<<6, /* Advertise 10000Base-X Half Duplex */
  966. PHY_M_AN_1000X_AFD = 1<<5, /* Advertise 10000Base-X Full Duplex */
  967. };
  968. /* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
  969. enum {
  970. PHY_M_P_NO_PAUSE_X = 0<<7,/* Bit 8.. 7: no Pause Mode */
  971. PHY_M_P_SYM_MD_X = 1<<7, /* Bit 8.. 7: symmetric Pause Mode */
  972. PHY_M_P_ASYM_MD_X = 2<<7,/* Bit 8.. 7: asymmetric Pause Mode */
  973. PHY_M_P_BOTH_MD_X = 3<<7,/* Bit 8.. 7: both Pause Mode */
  974. };
  975. /***** PHY_MARV_1000T_CTRL 16 bit r/w 1000Base-T Control Reg *****/
  976. enum {
  977. PHY_M_1000C_TEST = 7<<13,/* Bit 15..13: Test Modes */
  978. PHY_M_1000C_MSE = 1<<12, /* Manual Master/Slave Enable */
  979. PHY_M_1000C_MSC = 1<<11, /* M/S Configuration (1=Master) */
  980. PHY_M_1000C_MPD = 1<<10, /* Multi-Port Device */
  981. PHY_M_1000C_AFD = 1<<9, /* Advertise Full Duplex */
  982. PHY_M_1000C_AHD = 1<<8, /* Advertise Half Duplex */
  983. };
  984. /***** PHY_MARV_PHY_CTRL 16 bit r/w PHY Specific Ctrl Reg *****/
  985. enum {
  986. PHY_M_PC_TX_FFD_MSK = 3<<14,/* Bit 15..14: Tx FIFO Depth Mask */
  987. PHY_M_PC_RX_FFD_MSK = 3<<12,/* Bit 13..12: Rx FIFO Depth Mask */
  988. PHY_M_PC_ASS_CRS_TX = 1<<11, /* Assert CRS on Transmit */
  989. PHY_M_PC_FL_GOOD = 1<<10, /* Force Link Good */
  990. PHY_M_PC_EN_DET_MSK = 3<<8,/* Bit 9.. 8: Energy Detect Mask */
  991. PHY_M_PC_ENA_EXT_D = 1<<7, /* Enable Ext. Distance (10BT) */
  992. PHY_M_PC_MDIX_MSK = 3<<5,/* Bit 6.. 5: MDI/MDIX Config. Mask */
  993. PHY_M_PC_DIS_125CLK = 1<<4, /* Disable 125 CLK */
  994. PHY_M_PC_MAC_POW_UP = 1<<3, /* MAC Power up */
  995. PHY_M_PC_SQE_T_ENA = 1<<2, /* SQE Test Enabled */
  996. PHY_M_PC_POL_R_DIS = 1<<1, /* Polarity Reversal Disabled */
  997. PHY_M_PC_DIS_JABBER = 1<<0, /* Disable Jabber */
  998. };
  999. enum {
  1000. PHY_M_PC_EN_DET = 2<<8, /* Energy Detect (Mode 1) */
  1001. PHY_M_PC_EN_DET_PLUS = 3<<8, /* Energy Detect Plus (Mode 2) */
  1002. };
  1003. #define PHY_M_PC_MDI_XMODE(x) (((u16)(x)<<5) & PHY_M_PC_MDIX_MSK)
  1004. enum {
  1005. PHY_M_PC_MAN_MDI = 0, /* 00 = Manual MDI configuration */
  1006. PHY_M_PC_MAN_MDIX = 1, /* 01 = Manual MDIX configuration */
  1007. PHY_M_PC_ENA_AUTO = 3, /* 11 = Enable Automatic Crossover */
  1008. };
  1009. /* for Yukon-EC Ultra Gigabit Ethernet PHY (88E1149 only) */
  1010. enum {
  1011. PHY_M_PC_COP_TX_DIS = 1<<3, /* Copper Transmitter Disable */
  1012. PHY_M_PC_POW_D_ENA = 1<<2, /* Power Down Enable */
  1013. };
  1014. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1015. enum {
  1016. PHY_M_PC_ENA_DTE_DT = 1<<15, /* Enable Data Terminal Equ. (DTE) Detect */
  1017. PHY_M_PC_ENA_ENE_DT = 1<<14, /* Enable Energy Detect (sense & pulse) */
  1018. PHY_M_PC_DIS_NLP_CK = 1<<13, /* Disable Normal Link Puls (NLP) Check */
  1019. PHY_M_PC_ENA_LIP_NP = 1<<12, /* Enable Link Partner Next Page Reg. */
  1020. PHY_M_PC_DIS_NLP_GN = 1<<11, /* Disable Normal Link Puls Generation */
  1021. PHY_M_PC_DIS_SCRAMB = 1<<9, /* Disable Scrambler */
  1022. PHY_M_PC_DIS_FEFI = 1<<8, /* Disable Far End Fault Indic. (FEFI) */
  1023. PHY_M_PC_SH_TP_SEL = 1<<6, /* Shielded Twisted Pair Select */
  1024. PHY_M_PC_RX_FD_MSK = 3<<2,/* Bit 3.. 2: Rx FIFO Depth Mask */
  1025. };
  1026. /***** PHY_MARV_PHY_STAT 16 bit r/o PHY Specific Status Reg *****/
  1027. enum {
  1028. PHY_M_PS_SPEED_MSK = 3<<14, /* Bit 15..14: Speed Mask */
  1029. PHY_M_PS_SPEED_1000 = 1<<15, /* 10 = 1000 Mbps */
  1030. PHY_M_PS_SPEED_100 = 1<<14, /* 01 = 100 Mbps */
  1031. PHY_M_PS_SPEED_10 = 0, /* 00 = 10 Mbps */
  1032. PHY_M_PS_FULL_DUP = 1<<13, /* Full Duplex */
  1033. PHY_M_PS_PAGE_REC = 1<<12, /* Page Received */
  1034. PHY_M_PS_SPDUP_RES = 1<<11, /* Speed & Duplex Resolved */
  1035. PHY_M_PS_LINK_UP = 1<<10, /* Link Up */
  1036. PHY_M_PS_CABLE_MSK = 7<<7, /* Bit 9.. 7: Cable Length Mask */
  1037. PHY_M_PS_MDI_X_STAT = 1<<6, /* MDI Crossover Stat (1=MDIX) */
  1038. PHY_M_PS_DOWNS_STAT = 1<<5, /* Downshift Status (1=downsh.) */
  1039. PHY_M_PS_ENDET_STAT = 1<<4, /* Energy Detect Status (1=act) */
  1040. PHY_M_PS_TX_P_EN = 1<<3, /* Tx Pause Enabled */
  1041. PHY_M_PS_RX_P_EN = 1<<2, /* Rx Pause Enabled */
  1042. PHY_M_PS_POL_REV = 1<<1, /* Polarity Reversed */
  1043. PHY_M_PS_JABBER = 1<<0, /* Jabber */
  1044. };
  1045. #define PHY_M_PS_PAUSE_MSK (PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
  1046. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1047. enum {
  1048. PHY_M_PS_DTE_DETECT = 1<<15, /* Data Terminal Equipment (DTE) Detected */
  1049. PHY_M_PS_RES_SPEED = 1<<14, /* Resolved Speed (1=100 Mbps, 0=10 Mbps */
  1050. };
  1051. enum {
  1052. PHY_M_IS_AN_ERROR = 1<<15, /* Auto-Negotiation Error */
  1053. PHY_M_IS_LSP_CHANGE = 1<<14, /* Link Speed Changed */
  1054. PHY_M_IS_DUP_CHANGE = 1<<13, /* Duplex Mode Changed */
  1055. PHY_M_IS_AN_PR = 1<<12, /* Page Received */
  1056. PHY_M_IS_AN_COMPL = 1<<11, /* Auto-Negotiation Completed */
  1057. PHY_M_IS_LST_CHANGE = 1<<10, /* Link Status Changed */
  1058. PHY_M_IS_SYMB_ERROR = 1<<9, /* Symbol Error */
  1059. PHY_M_IS_FALSE_CARR = 1<<8, /* False Carrier */
  1060. PHY_M_IS_FIFO_ERROR = 1<<7, /* FIFO Overflow/Underrun Error */
  1061. PHY_M_IS_MDI_CHANGE = 1<<6, /* MDI Crossover Changed */
  1062. PHY_M_IS_DOWNSH_DET = 1<<5, /* Downshift Detected */
  1063. PHY_M_IS_END_CHANGE = 1<<4, /* Energy Detect Changed */
  1064. PHY_M_IS_DTE_CHANGE = 1<<2, /* DTE Power Det. Status Changed */
  1065. PHY_M_IS_POL_CHANGE = 1<<1, /* Polarity Changed */
  1066. PHY_M_IS_JABBER = 1<<0, /* Jabber */
  1067. PHY_M_DEF_MSK = PHY_M_IS_LSP_CHANGE | PHY_M_IS_LST_CHANGE
  1068. | PHY_M_IS_DUP_CHANGE,
  1069. PHY_M_AN_MSK = PHY_M_IS_AN_ERROR | PHY_M_IS_AN_COMPL,
  1070. };
  1071. /***** PHY_MARV_EXT_CTRL 16 bit r/w Ext. PHY Specific Ctrl *****/
  1072. enum {
  1073. PHY_M_EC_ENA_BC_EXT = 1<<15, /* Enable Block Carr. Ext. (88E1111 only) */
  1074. PHY_M_EC_ENA_LIN_LB = 1<<14, /* Enable Line Loopback (88E1111 only) */
  1075. PHY_M_EC_DIS_LINK_P = 1<<12, /* Disable Link Pulses (88E1111 only) */
  1076. PHY_M_EC_M_DSC_MSK = 3<<10, /* Bit 11..10: Master Downshift Counter */
  1077. /* (88E1011 only) */
  1078. PHY_M_EC_S_DSC_MSK = 3<<8,/* Bit 9.. 8: Slave Downshift Counter */
  1079. /* (88E1011 only) */
  1080. PHY_M_EC_M_DSC_MSK2 = 7<<9,/* Bit 11.. 9: Master Downshift Counter */
  1081. /* (88E1111 only) */
  1082. PHY_M_EC_DOWN_S_ENA = 1<<8, /* Downshift Enable (88E1111 only) */
  1083. /* !!! Errata in spec. (1 = disable) */
  1084. PHY_M_EC_RX_TIM_CT = 1<<7, /* RGMII Rx Timing Control*/
  1085. PHY_M_EC_MAC_S_MSK = 7<<4,/* Bit 6.. 4: Def. MAC interface speed */
  1086. PHY_M_EC_FIB_AN_ENA = 1<<3, /* Fiber Auto-Neg. Enable (88E1011S only) */
  1087. PHY_M_EC_DTE_D_ENA = 1<<2, /* DTE Detect Enable (88E1111 only) */
  1088. PHY_M_EC_TX_TIM_CT = 1<<1, /* RGMII Tx Timing Control */
  1089. PHY_M_EC_TRANS_DIS = 1<<0, /* Transmitter Disable (88E1111 only) */};
  1090. #define PHY_M_EC_M_DSC(x) ((u16)(x)<<10 & PHY_M_EC_M_DSC_MSK)
  1091. /* 00=1x; 01=2x; 10=3x; 11=4x */
  1092. #define PHY_M_EC_S_DSC(x) ((u16)(x)<<8 & PHY_M_EC_S_DSC_MSK)
  1093. /* 00=dis; 01=1x; 10=2x; 11=3x */
  1094. #define PHY_M_EC_DSC_2(x) ((u16)(x)<<9 & PHY_M_EC_M_DSC_MSK2)
  1095. /* 000=1x; 001=2x; 010=3x; 011=4x */
  1096. #define PHY_M_EC_MAC_S(x) ((u16)(x)<<4 & PHY_M_EC_MAC_S_MSK)
  1097. /* 01X=0; 110=2.5; 111=25 (MHz) */
  1098. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1099. enum {
  1100. PHY_M_PC_DIS_LINK_Pa = 1<<15,/* Disable Link Pulses */
  1101. PHY_M_PC_DSC_MSK = 7<<12,/* Bit 14..12: Downshift Counter */
  1102. PHY_M_PC_DOWN_S_ENA = 1<<11,/* Downshift Enable */
  1103. };
  1104. /* !!! Errata in spec. (1 = disable) */
  1105. #define PHY_M_PC_DSC(x) (((u16)(x)<<12) & PHY_M_PC_DSC_MSK)
  1106. /* 100=5x; 101=6x; 110=7x; 111=8x */
  1107. enum {
  1108. MAC_TX_CLK_0_MHZ = 2,
  1109. MAC_TX_CLK_2_5_MHZ = 6,
  1110. MAC_TX_CLK_25_MHZ = 7,
  1111. };
  1112. /***** PHY_MARV_LED_CTRL 16 bit r/w LED Control Reg *****/
  1113. enum {
  1114. PHY_M_LEDC_DIS_LED = 1<<15, /* Disable LED */
  1115. PHY_M_LEDC_PULS_MSK = 7<<12,/* Bit 14..12: Pulse Stretch Mask */
  1116. PHY_M_LEDC_F_INT = 1<<11, /* Force Interrupt */
  1117. PHY_M_LEDC_BL_R_MSK = 7<<8,/* Bit 10.. 8: Blink Rate Mask */
  1118. PHY_M_LEDC_DP_C_LSB = 1<<7, /* Duplex Control (LSB, 88E1111 only) */
  1119. PHY_M_LEDC_TX_C_LSB = 1<<6, /* Tx Control (LSB, 88E1111 only) */
  1120. PHY_M_LEDC_LK_C_MSK = 7<<3,/* Bit 5.. 3: Link Control Mask */
  1121. /* (88E1111 only) */
  1122. };
  1123. enum {
  1124. PHY_M_LEDC_LINK_MSK = 3<<3,/* Bit 4.. 3: Link Control Mask */
  1125. /* (88E1011 only) */
  1126. PHY_M_LEDC_DP_CTRL = 1<<2, /* Duplex Control */
  1127. PHY_M_LEDC_DP_C_MSB = 1<<2, /* Duplex Control (MSB, 88E1111 only) */
  1128. PHY_M_LEDC_RX_CTRL = 1<<1, /* Rx Activity / Link */
  1129. PHY_M_LEDC_TX_CTRL = 1<<0, /* Tx Activity / Link */
  1130. PHY_M_LEDC_TX_C_MSB = 1<<0, /* Tx Control (MSB, 88E1111 only) */
  1131. };
  1132. #define PHY_M_LED_PULS_DUR(x) (((u16)(x)<<12) & PHY_M_LEDC_PULS_MSK)
  1133. /***** PHY_MARV_PHY_STAT (page 3)16 bit r/w Polarity Control Reg. *****/
  1134. enum {
  1135. PHY_M_POLC_LS1M_MSK = 0xf<<12, /* Bit 15..12: LOS,STAT1 Mix % Mask */
  1136. PHY_M_POLC_IS0M_MSK = 0xf<<8, /* Bit 11.. 8: INIT,STAT0 Mix % Mask */
  1137. PHY_M_POLC_LOS_MSK = 0x3<<6, /* Bit 7.. 6: LOS Pol. Ctrl. Mask */
  1138. PHY_M_POLC_INIT_MSK = 0x3<<4, /* Bit 5.. 4: INIT Pol. Ctrl. Mask */
  1139. PHY_M_POLC_STA1_MSK = 0x3<<2, /* Bit 3.. 2: STAT1 Pol. Ctrl. Mask */
  1140. PHY_M_POLC_STA0_MSK = 0x3, /* Bit 1.. 0: STAT0 Pol. Ctrl. Mask */
  1141. };
  1142. #define PHY_M_POLC_LS1_P_MIX(x) (((x)<<12) & PHY_M_POLC_LS1M_MSK)
  1143. #define PHY_M_POLC_IS0_P_MIX(x) (((x)<<8) & PHY_M_POLC_IS0M_MSK)
  1144. #define PHY_M_POLC_LOS_CTRL(x) (((x)<<6) & PHY_M_POLC_LOS_MSK)
  1145. #define PHY_M_POLC_INIT_CTRL(x) (((x)<<4) & PHY_M_POLC_INIT_MSK)
  1146. #define PHY_M_POLC_STA1_CTRL(x) (((x)<<2) & PHY_M_POLC_STA1_MSK)
  1147. #define PHY_M_POLC_STA0_CTRL(x) (((x)<<0) & PHY_M_POLC_STA0_MSK)
  1148. enum {
  1149. PULS_NO_STR = 0,/* no pulse stretching */
  1150. PULS_21MS = 1,/* 21 ms to 42 ms */
  1151. PULS_42MS = 2,/* 42 ms to 84 ms */
  1152. PULS_84MS = 3,/* 84 ms to 170 ms */
  1153. PULS_170MS = 4,/* 170 ms to 340 ms */
  1154. PULS_340MS = 5,/* 340 ms to 670 ms */
  1155. PULS_670MS = 6,/* 670 ms to 1.3 s */
  1156. PULS_1300MS = 7,/* 1.3 s to 2.7 s */
  1157. };
  1158. #define PHY_M_LED_BLINK_RT(x) (((u16)(x)<<8) & PHY_M_LEDC_BL_R_MSK)
  1159. enum {
  1160. BLINK_42MS = 0,/* 42 ms */
  1161. BLINK_84MS = 1,/* 84 ms */
  1162. BLINK_170MS = 2,/* 170 ms */
  1163. BLINK_340MS = 3,/* 340 ms */
  1164. BLINK_670MS = 4,/* 670 ms */
  1165. };
  1166. /***** PHY_MARV_LED_OVER 16 bit r/w Manual LED Override Reg *****/
  1167. #define PHY_M_LED_MO_SGMII(x) ((x)<<14) /* Bit 15..14: SGMII AN Timer */
  1168. #define PHY_M_LED_MO_DUP(x) ((x)<<10) /* Bit 11..10: Duplex */
  1169. #define PHY_M_LED_MO_10(x) ((x)<<8) /* Bit 9.. 8: Link 10 */
  1170. #define PHY_M_LED_MO_100(x) ((x)<<6) /* Bit 7.. 6: Link 100 */
  1171. #define PHY_M_LED_MO_1000(x) ((x)<<4) /* Bit 5.. 4: Link 1000 */
  1172. #define PHY_M_LED_MO_RX(x) ((x)<<2) /* Bit 3.. 2: Rx */
  1173. #define PHY_M_LED_MO_TX(x) ((x)<<0) /* Bit 1.. 0: Tx */
  1174. enum led_mode {
  1175. MO_LED_NORM = 0,
  1176. MO_LED_BLINK = 1,
  1177. MO_LED_OFF = 2,
  1178. MO_LED_ON = 3,
  1179. };
  1180. /***** PHY_MARV_EXT_CTRL_2 16 bit r/w Ext. PHY Specific Ctrl 2 *****/
  1181. enum {
  1182. PHY_M_EC2_FI_IMPED = 1<<6, /* Fiber Input Impedance */
  1183. PHY_M_EC2_FO_IMPED = 1<<5, /* Fiber Output Impedance */
  1184. PHY_M_EC2_FO_M_CLK = 1<<4, /* Fiber Mode Clock Enable */
  1185. PHY_M_EC2_FO_BOOST = 1<<3, /* Fiber Output Boost */
  1186. PHY_M_EC2_FO_AM_MSK = 7,/* Bit 2.. 0: Fiber Output Amplitude */
  1187. };
  1188. /***** PHY_MARV_EXT_P_STAT 16 bit r/w Ext. PHY Specific Status *****/
  1189. enum {
  1190. PHY_M_FC_AUTO_SEL = 1<<15, /* Fiber/Copper Auto Sel. Dis. */
  1191. PHY_M_FC_AN_REG_ACC = 1<<14, /* Fiber/Copper AN Reg. Access */
  1192. PHY_M_FC_RESOLUTION = 1<<13, /* Fiber/Copper Resolution */
  1193. PHY_M_SER_IF_AN_BP = 1<<12, /* Ser. IF AN Bypass Enable */
  1194. PHY_M_SER_IF_BP_ST = 1<<11, /* Ser. IF AN Bypass Status */
  1195. PHY_M_IRQ_POLARITY = 1<<10, /* IRQ polarity */
  1196. PHY_M_DIS_AUT_MED = 1<<9, /* Disable Aut. Medium Reg. Selection */
  1197. /* (88E1111 only) */
  1198. PHY_M_UNDOC1 = 1<<7, /* undocumented bit !! */
  1199. PHY_M_DTE_POW_STAT = 1<<4, /* DTE Power Status (88E1111 only) */
  1200. PHY_M_MODE_MASK = 0xf, /* Bit 3.. 0: copy of HWCFG MODE[3:0] */
  1201. };
  1202. /* for 10/100 Fast Ethernet PHY (88E3082 only) */
  1203. /***** PHY_MARV_FE_LED_PAR 16 bit r/w LED Parallel Select Reg. *****/
  1204. /* Bit 15..12: reserved (used internally) */
  1205. enum {
  1206. PHY_M_FELP_LED2_MSK = 0xf<<8, /* Bit 11.. 8: LED2 Mask (LINK) */
  1207. PHY_M_FELP_LED1_MSK = 0xf<<4, /* Bit 7.. 4: LED1 Mask (ACT) */
  1208. PHY_M_FELP_LED0_MSK = 0xf, /* Bit 3.. 0: LED0 Mask (SPEED) */
  1209. };
  1210. #define PHY_M_FELP_LED2_CTRL(x) (((u16)(x)<<8) & PHY_M_FELP_LED2_MSK)
  1211. #define PHY_M_FELP_LED1_CTRL(x) (((u16)(x)<<4) & PHY_M_FELP_LED1_MSK)
  1212. #define PHY_M_FELP_LED0_CTRL(x) (((u16)(x)<<0) & PHY_M_FELP_LED0_MSK)
  1213. enum {
  1214. LED_PAR_CTRL_COLX = 0x00,
  1215. LED_PAR_CTRL_ERROR = 0x01,
  1216. LED_PAR_CTRL_DUPLEX = 0x02,
  1217. LED_PAR_CTRL_DP_COL = 0x03,
  1218. LED_PAR_CTRL_SPEED = 0x04,
  1219. LED_PAR_CTRL_LINK = 0x05,
  1220. LED_PAR_CTRL_TX = 0x06,
  1221. LED_PAR_CTRL_RX = 0x07,
  1222. LED_PAR_CTRL_ACT = 0x08,
  1223. LED_PAR_CTRL_LNK_RX = 0x09,
  1224. LED_PAR_CTRL_LNK_AC = 0x0a,
  1225. LED_PAR_CTRL_ACT_BL = 0x0b,
  1226. LED_PAR_CTRL_TX_BL = 0x0c,
  1227. LED_PAR_CTRL_RX_BL = 0x0d,
  1228. LED_PAR_CTRL_COL_BL = 0x0e,
  1229. LED_PAR_CTRL_INACT = 0x0f
  1230. };
  1231. /*****,PHY_MARV_FE_SPEC_2 16 bit r/w Specific Control Reg. 2 *****/
  1232. enum {
  1233. PHY_M_FESC_DIS_WAIT = 1<<2, /* Disable TDR Waiting Period */
  1234. PHY_M_FESC_ENA_MCLK = 1<<1, /* Enable MAC Rx Clock in sleep mode */
  1235. PHY_M_FESC_SEL_CL_A = 1<<0, /* Select Class A driver (100B-TX) */
  1236. };
  1237. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1238. /***** PHY_MARV_PHY_CTRL (page 1) 16 bit r/w Fiber Specific Ctrl *****/
  1239. enum {
  1240. PHY_M_FIB_FORCE_LNK = 1<<10,/* Force Link Good */
  1241. PHY_M_FIB_SIGD_POL = 1<<9, /* SIGDET Polarity */
  1242. PHY_M_FIB_TX_DIS = 1<<3, /* Transmitter Disable */
  1243. };
  1244. /* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
  1245. /***** PHY_MARV_PHY_CTRL (page 2) 16 bit r/w MAC Specific Ctrl *****/
  1246. enum {
  1247. PHY_M_MAC_MD_MSK = 7<<7, /* Bit 9.. 7: Mode Select Mask */
  1248. PHY_M_MAC_GMIF_PUP = 1<<3, /* GMII Power Up (88E1149 only) */
  1249. PHY_M_MAC_MD_AUTO = 3,/* Auto Copper/1000Base-X */
  1250. PHY_M_MAC_MD_COPPER = 5,/* Copper only */
  1251. PHY_M_MAC_MD_1000BX = 7,/* 1000Base-X only */
  1252. };
  1253. #define PHY_M_MAC_MODE_SEL(x) (((x)<<7) & PHY_M_MAC_MD_MSK)
  1254. /***** PHY_MARV_PHY_CTRL (page 3) 16 bit r/w LED Control Reg. *****/
  1255. enum {
  1256. PHY_M_LEDC_LOS_MSK = 0xf<<12,/* Bit 15..12: LOS LED Ctrl. Mask */
  1257. PHY_M_LEDC_INIT_MSK = 0xf<<8, /* Bit 11.. 8: INIT LED Ctrl. Mask */
  1258. PHY_M_LEDC_STA1_MSK = 0xf<<4,/* Bit 7.. 4: STAT1 LED Ctrl. Mask */
  1259. PHY_M_LEDC_STA0_MSK = 0xf, /* Bit 3.. 0: STAT0 LED Ctrl. Mask */
  1260. };
  1261. #define PHY_M_LEDC_LOS_CTRL(x) (((x)<<12) & PHY_M_LEDC_LOS_MSK)
  1262. #define PHY_M_LEDC_INIT_CTRL(x) (((x)<<8) & PHY_M_LEDC_INIT_MSK)
  1263. #define PHY_M_LEDC_STA1_CTRL(x) (((x)<<4) & PHY_M_LEDC_STA1_MSK)
  1264. #define PHY_M_LEDC_STA0_CTRL(x) (((x)<<0) & PHY_M_LEDC_STA0_MSK)
  1265. /* GMAC registers */
  1266. /* Port Registers */
  1267. enum {
  1268. GM_GP_STAT = 0x0000, /* 16 bit r/o General Purpose Status */
  1269. GM_GP_CTRL = 0x0004, /* 16 bit r/w General Purpose Control */
  1270. GM_TX_CTRL = 0x0008, /* 16 bit r/w Transmit Control Reg. */
  1271. GM_RX_CTRL = 0x000c, /* 16 bit r/w Receive Control Reg. */
  1272. GM_TX_FLOW_CTRL = 0x0010, /* 16 bit r/w Transmit Flow-Control */
  1273. GM_TX_PARAM = 0x0014, /* 16 bit r/w Transmit Parameter Reg. */
  1274. GM_SERIAL_MODE = 0x0018, /* 16 bit r/w Serial Mode Register */
  1275. /* Source Address Registers */
  1276. GM_SRC_ADDR_1L = 0x001c, /* 16 bit r/w Source Address 1 (low) */
  1277. GM_SRC_ADDR_1M = 0x0020, /* 16 bit r/w Source Address 1 (middle) */
  1278. GM_SRC_ADDR_1H = 0x0024, /* 16 bit r/w Source Address 1 (high) */
  1279. GM_SRC_ADDR_2L = 0x0028, /* 16 bit r/w Source Address 2 (low) */
  1280. GM_SRC_ADDR_2M = 0x002c, /* 16 bit r/w Source Address 2 (middle) */
  1281. GM_SRC_ADDR_2H = 0x0030, /* 16 bit r/w Source Address 2 (high) */
  1282. /* Multicast Address Hash Registers */
  1283. GM_MC_ADDR_H1 = 0x0034, /* 16 bit r/w Multicast Address Hash 1 */
  1284. GM_MC_ADDR_H2 = 0x0038, /* 16 bit r/w Multicast Address Hash 2 */
  1285. GM_MC_ADDR_H3 = 0x003c, /* 16 bit r/w Multicast Address Hash 3 */
  1286. GM_MC_ADDR_H4 = 0x0040, /* 16 bit r/w Multicast Address Hash 4 */
  1287. /* Interrupt Source Registers */
  1288. GM_TX_IRQ_SRC = 0x0044, /* 16 bit r/o Tx Overflow IRQ Source */
  1289. GM_RX_IRQ_SRC = 0x0048, /* 16 bit r/o Rx Overflow IRQ Source */
  1290. GM_TR_IRQ_SRC = 0x004c, /* 16 bit r/o Tx/Rx Over. IRQ Source */
  1291. /* Interrupt Mask Registers */
  1292. GM_TX_IRQ_MSK = 0x0050, /* 16 bit r/w Tx Overflow IRQ Mask */
  1293. GM_RX_IRQ_MSK = 0x0054, /* 16 bit r/w Rx Overflow IRQ Mask */
  1294. GM_TR_IRQ_MSK = 0x0058, /* 16 bit r/w Tx/Rx Over. IRQ Mask */
  1295. /* Serial Management Interface (SMI) Registers */
  1296. GM_SMI_CTRL = 0x0080, /* 16 bit r/w SMI Control Register */
  1297. GM_SMI_DATA = 0x0084, /* 16 bit r/w SMI Data Register */
  1298. GM_PHY_ADDR = 0x0088, /* 16 bit r/w GPHY Address Register */
  1299. /* MIB Counters */
  1300. GM_MIB_CNT_BASE = 0x0100, /* Base Address of MIB Counters */
  1301. GM_MIB_CNT_END = 0x025C, /* Last MIB counter */
  1302. };
  1303. /*
  1304. * MIB Counters base address definitions (low word) -
  1305. * use offset 4 for access to high word (32 bit r/o)
  1306. */
  1307. enum {
  1308. GM_RXF_UC_OK = GM_MIB_CNT_BASE + 0, /* Unicast Frames Received OK */
  1309. GM_RXF_BC_OK = GM_MIB_CNT_BASE + 8, /* Broadcast Frames Received OK */
  1310. GM_RXF_MPAUSE = GM_MIB_CNT_BASE + 16, /* Pause MAC Ctrl Frames Received */
  1311. GM_RXF_MC_OK = GM_MIB_CNT_BASE + 24, /* Multicast Frames Received OK */
  1312. GM_RXF_FCS_ERR = GM_MIB_CNT_BASE + 32, /* Rx Frame Check Seq. Error */
  1313. GM_RXO_OK_LO = GM_MIB_CNT_BASE + 48, /* Octets Received OK Low */
  1314. GM_RXO_OK_HI = GM_MIB_CNT_BASE + 56, /* Octets Received OK High */
  1315. GM_RXO_ERR_LO = GM_MIB_CNT_BASE + 64, /* Octets Received Invalid Low */
  1316. GM_RXO_ERR_HI = GM_MIB_CNT_BASE + 72, /* Octets Received Invalid High */
  1317. GM_RXF_SHT = GM_MIB_CNT_BASE + 80, /* Frames <64 Byte Received OK */
  1318. GM_RXE_FRAG = GM_MIB_CNT_BASE + 88, /* Frames <64 Byte Received with FCS Err */
  1319. GM_RXF_64B = GM_MIB_CNT_BASE + 96, /* 64 Byte Rx Frame */
  1320. GM_RXF_127B = GM_MIB_CNT_BASE + 104,/* 65-127 Byte Rx Frame */
  1321. GM_RXF_255B = GM_MIB_CNT_BASE + 112,/* 128-255 Byte Rx Frame */
  1322. GM_RXF_511B = GM_MIB_CNT_BASE + 120,/* 256-511 Byte Rx Frame */
  1323. GM_RXF_1023B = GM_MIB_CNT_BASE + 128,/* 512-1023 Byte Rx Frame */
  1324. GM_RXF_1518B = GM_MIB_CNT_BASE + 136,/* 1024-1518 Byte Rx Frame */
  1325. GM_RXF_MAX_SZ = GM_MIB_CNT_BASE + 144,/* 1519-MaxSize Byte Rx Frame */
  1326. GM_RXF_LNG_ERR = GM_MIB_CNT_BASE + 152,/* Rx Frame too Long Error */
  1327. GM_RXF_JAB_PKT = GM_MIB_CNT_BASE + 160,/* Rx Jabber Packet Frame */
  1328. GM_RXE_FIFO_OV = GM_MIB_CNT_BASE + 176,/* Rx FIFO overflow Event */
  1329. GM_TXF_UC_OK = GM_MIB_CNT_BASE + 192,/* Unicast Frames Xmitted OK */
  1330. GM_TXF_BC_OK = GM_MIB_CNT_BASE + 200,/* Broadcast Frames Xmitted OK */
  1331. GM_TXF_MPAUSE = GM_MIB_CNT_BASE + 208,/* Pause MAC Ctrl Frames Xmitted */
  1332. GM_TXF_MC_OK = GM_MIB_CNT_BASE + 216,/* Multicast Frames Xmitted OK */
  1333. GM_TXO_OK_LO = GM_MIB_CNT_BASE + 224,/* Octets Transmitted OK Low */
  1334. GM_TXO_OK_HI = GM_MIB_CNT_BASE + 232,/* Octets Transmitted OK High */
  1335. GM_TXF_64B = GM_MIB_CNT_BASE + 240,/* 64 Byte Tx Frame */
  1336. GM_TXF_127B = GM_MIB_CNT_BASE + 248,/* 65-127 Byte Tx Frame */
  1337. GM_TXF_255B = GM_MIB_CNT_BASE + 256,/* 128-255 Byte Tx Frame */
  1338. GM_TXF_511B = GM_MIB_CNT_BASE + 264,/* 256-511 Byte Tx Frame */
  1339. GM_TXF_1023B = GM_MIB_CNT_BASE + 272,/* 512-1023 Byte Tx Frame */
  1340. GM_TXF_1518B = GM_MIB_CNT_BASE + 280,/* 1024-1518 Byte Tx Frame */
  1341. GM_TXF_MAX_SZ = GM_MIB_CNT_BASE + 288,/* 1519-MaxSize Byte Tx Frame */
  1342. GM_TXF_COL = GM_MIB_CNT_BASE + 304,/* Tx Collision */
  1343. GM_TXF_LAT_COL = GM_MIB_CNT_BASE + 312,/* Tx Late Collision */
  1344. GM_TXF_ABO_COL = GM_MIB_CNT_BASE + 320,/* Tx aborted due to Exces. Col. */
  1345. GM_TXF_MUL_COL = GM_MIB_CNT_BASE + 328,/* Tx Multiple Collision */
  1346. GM_TXF_SNG_COL = GM_MIB_CNT_BASE + 336,/* Tx Single Collision */
  1347. GM_TXE_FIFO_UR = GM_MIB_CNT_BASE + 344,/* Tx FIFO Underrun Event */
  1348. };
  1349. /* GMAC Bit Definitions */
  1350. /* GM_GP_STAT 16 bit r/o General Purpose Status Register */
  1351. enum {
  1352. GM_GPSR_SPEED = 1<<15, /* Bit 15: Port Speed (1 = 100 Mbps) */
  1353. GM_GPSR_DUPLEX = 1<<14, /* Bit 14: Duplex Mode (1 = Full) */
  1354. GM_GPSR_FC_TX_DIS = 1<<13, /* Bit 13: Tx Flow-Control Mode Disabled */
  1355. GM_GPSR_LINK_UP = 1<<12, /* Bit 12: Link Up Status */
  1356. GM_GPSR_PAUSE = 1<<11, /* Bit 11: Pause State */
  1357. GM_GPSR_TX_ACTIVE = 1<<10, /* Bit 10: Tx in Progress */
  1358. GM_GPSR_EXC_COL = 1<<9, /* Bit 9: Excessive Collisions Occured */
  1359. GM_GPSR_LAT_COL = 1<<8, /* Bit 8: Late Collisions Occured */
  1360. GM_GPSR_PHY_ST_CH = 1<<5, /* Bit 5: PHY Status Change */
  1361. GM_GPSR_GIG_SPEED = 1<<4, /* Bit 4: Gigabit Speed (1 = 1000 Mbps) */
  1362. GM_GPSR_PART_MODE = 1<<3, /* Bit 3: Partition mode */
  1363. GM_GPSR_FC_RX_DIS = 1<<2, /* Bit 2: Rx Flow-Control Mode Disabled */
  1364. GM_GPSR_PROM_EN = 1<<1, /* Bit 1: Promiscuous Mode Enabled */
  1365. };
  1366. /* GM_GP_CTRL 16 bit r/w General Purpose Control Register */
  1367. enum {
  1368. GM_GPCR_PROM_ENA = 1<<14, /* Bit 14: Enable Promiscuous Mode */
  1369. GM_GPCR_FC_TX_DIS = 1<<13, /* Bit 13: Disable Tx Flow-Control Mode */
  1370. GM_GPCR_TX_ENA = 1<<12, /* Bit 12: Enable Transmit */
  1371. GM_GPCR_RX_ENA = 1<<11, /* Bit 11: Enable Receive */
  1372. GM_GPCR_BURST_ENA = 1<<10, /* Bit 10: Enable Burst Mode */
  1373. GM_GPCR_LOOP_ENA = 1<<9, /* Bit 9: Enable MAC Loopback Mode */
  1374. GM_GPCR_PART_ENA = 1<<8, /* Bit 8: Enable Partition Mode */
  1375. GM_GPCR_GIGS_ENA = 1<<7, /* Bit 7: Gigabit Speed (1000 Mbps) */
  1376. GM_GPCR_FL_PASS = 1<<6, /* Bit 6: Force Link Pass */
  1377. GM_GPCR_DUP_FULL = 1<<5, /* Bit 5: Full Duplex Mode */
  1378. GM_GPCR_FC_RX_DIS = 1<<4, /* Bit 4: Disable Rx Flow-Control Mode */
  1379. GM_GPCR_SPEED_100 = 1<<3, /* Bit 3: Port Speed 100 Mbps */
  1380. GM_GPCR_AU_DUP_DIS = 1<<2, /* Bit 2: Disable Auto-Update Duplex */
  1381. GM_GPCR_AU_FCT_DIS = 1<<1, /* Bit 1: Disable Auto-Update Flow-C. */
  1382. GM_GPCR_AU_SPD_DIS = 1<<0, /* Bit 0: Disable Auto-Update Speed */
  1383. };
  1384. #define GM_GPCR_SPEED_1000 (GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
  1385. #define GM_GPCR_AU_ALL_DIS (GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS|GM_GPCR_AU_SPD_DIS)
  1386. /* GM_TX_CTRL 16 bit r/w Transmit Control Register */
  1387. enum {
  1388. GM_TXCR_FORCE_JAM = 1<<15, /* Bit 15: Force Jam / Flow-Control */
  1389. GM_TXCR_CRC_DIS = 1<<14, /* Bit 14: Disable insertion of CRC */
  1390. GM_TXCR_PAD_DIS = 1<<13, /* Bit 13: Disable padding of packets */
  1391. GM_TXCR_COL_THR_MSK = 7<<10, /* Bit 12..10: Collision Threshold */
  1392. };
  1393. #define TX_COL_THR(x) (((x)<<10) & GM_TXCR_COL_THR_MSK)
  1394. #define TX_COL_DEF 0x04
  1395. /* GM_RX_CTRL 16 bit r/w Receive Control Register */
  1396. enum {
  1397. GM_RXCR_UCF_ENA = 1<<15, /* Bit 15: Enable Unicast filtering */
  1398. GM_RXCR_MCF_ENA = 1<<14, /* Bit 14: Enable Multicast filtering */
  1399. GM_RXCR_CRC_DIS = 1<<13, /* Bit 13: Remove 4-byte CRC */
  1400. GM_RXCR_PASS_FC = 1<<12, /* Bit 12: Pass FC packets to FIFO */
  1401. };
  1402. /* GM_TX_PARAM 16 bit r/w Transmit Parameter Register */
  1403. enum {
  1404. GM_TXPA_JAMLEN_MSK = 0x03<<14, /* Bit 15..14: Jam Length */
  1405. GM_TXPA_JAMIPG_MSK = 0x1f<<9, /* Bit 13..9: Jam IPG */
  1406. GM_TXPA_JAMDAT_MSK = 0x1f<<4, /* Bit 8..4: IPG Jam to Data */
  1407. GM_TXPA_BO_LIM_MSK = 0x0f, /* Bit 3.. 0: Backoff Limit Mask */
  1408. TX_JAM_LEN_DEF = 0x03,
  1409. TX_JAM_IPG_DEF = 0x0b,
  1410. TX_IPG_JAM_DEF = 0x1c,
  1411. TX_BOF_LIM_DEF = 0x04,
  1412. };
  1413. #define TX_JAM_LEN_VAL(x) (((x)<<14) & GM_TXPA_JAMLEN_MSK)
  1414. #define TX_JAM_IPG_VAL(x) (((x)<<9) & GM_TXPA_JAMIPG_MSK)
  1415. #define TX_IPG_JAM_DATA(x) (((x)<<4) & GM_TXPA_JAMDAT_MSK)
  1416. #define TX_BACK_OFF_LIM(x) ((x) & GM_TXPA_BO_LIM_MSK)
  1417. /* GM_SERIAL_MODE 16 bit r/w Serial Mode Register */
  1418. enum {
  1419. GM_SMOD_DATABL_MSK = 0x1f<<11, /* Bit 15..11: Data Blinder (r/o) */
  1420. GM_SMOD_LIMIT_4 = 1<<10, /* Bit 10: 4 consecutive Tx trials */
  1421. GM_SMOD_VLAN_ENA = 1<<9, /* Bit 9: Enable VLAN (Max. Frame Len) */
  1422. GM_SMOD_JUMBO_ENA = 1<<8, /* Bit 8: Enable Jumbo (Max. Frame Len) */
  1423. GM_SMOD_IPG_MSK = 0x1f /* Bit 4..0: Inter-Packet Gap (IPG) */
  1424. };
  1425. #define DATA_BLIND_VAL(x) (((x)<<11) & GM_SMOD_DATABL_MSK)
  1426. #define DATA_BLIND_DEF 0x04
  1427. #define IPG_DATA_VAL(x) (x & GM_SMOD_IPG_MSK)
  1428. #define IPG_DATA_DEF 0x1e
  1429. /* GM_SMI_CTRL 16 bit r/w SMI Control Register */
  1430. enum {
  1431. GM_SMI_CT_PHY_A_MSK = 0x1f<<11,/* Bit 15..11: PHY Device Address */
  1432. GM_SMI_CT_REG_A_MSK = 0x1f<<6,/* Bit 10.. 6: PHY Register Address */
  1433. GM_SMI_CT_OP_RD = 1<<5, /* Bit 5: OpCode Read (0=Write)*/
  1434. GM_SMI_CT_RD_VAL = 1<<4, /* Bit 4: Read Valid (Read completed) */
  1435. GM_SMI_CT_BUSY = 1<<3, /* Bit 3: Busy (Operation in progress) */
  1436. };
  1437. #define GM_SMI_CT_PHY_AD(x) (((u16)(x)<<11) & GM_SMI_CT_PHY_A_MSK)
  1438. #define GM_SMI_CT_REG_AD(x) (((u16)(x)<<6) & GM_SMI_CT_REG_A_MSK)
  1439. /* GM_PHY_ADDR 16 bit r/w GPHY Address Register */
  1440. enum {
  1441. GM_PAR_MIB_CLR = 1<<5, /* Bit 5: Set MIB Clear Counter Mode */
  1442. GM_PAR_MIB_TST = 1<<4, /* Bit 4: MIB Load Counter (Test Mode) */
  1443. };
  1444. /* Receive Frame Status Encoding */
  1445. enum {
  1446. GMR_FS_LEN = 0x7fff<<16, /* Bit 30..16: Rx Frame Length */
  1447. GMR_FS_VLAN = 1<<13, /* VLAN Packet */
  1448. GMR_FS_JABBER = 1<<12, /* Jabber Packet */
  1449. GMR_FS_UN_SIZE = 1<<11, /* Undersize Packet */
  1450. GMR_FS_MC = 1<<10, /* Multicast Packet */
  1451. GMR_FS_BC = 1<<9, /* Broadcast Packet */
  1452. GMR_FS_RX_OK = 1<<8, /* Receive OK (Good Packet) */
  1453. GMR_FS_GOOD_FC = 1<<7, /* Good Flow-Control Packet */
  1454. GMR_FS_BAD_FC = 1<<6, /* Bad Flow-Control Packet */
  1455. GMR_FS_MII_ERR = 1<<5, /* MII Error */
  1456. GMR_FS_LONG_ERR = 1<<4, /* Too Long Packet */
  1457. GMR_FS_FRAGMENT = 1<<3, /* Fragment */
  1458. GMR_FS_CRC_ERR = 1<<1, /* CRC Error */
  1459. GMR_FS_RX_FF_OV = 1<<0, /* Rx FIFO Overflow */
  1460. GMR_FS_ANY_ERR = GMR_FS_RX_FF_OV | GMR_FS_CRC_ERR |
  1461. GMR_FS_FRAGMENT | GMR_FS_LONG_ERR |
  1462. GMR_FS_MII_ERR | GMR_FS_BAD_FC |
  1463. GMR_FS_UN_SIZE | GMR_FS_JABBER,
  1464. };
  1465. /* RX_GMF_CTRL_T 32 bit Rx GMAC FIFO Control/Test */
  1466. enum {
  1467. RX_TRUNC_ON = 1<<27, /* enable packet truncation */
  1468. RX_TRUNC_OFF = 1<<26, /* disable packet truncation */
  1469. RX_VLAN_STRIP_ON = 1<<25, /* enable VLAN stripping */
  1470. RX_VLAN_STRIP_OFF = 1<<24, /* disable VLAN stripping */
  1471. RX_MACSEC_FLUSH_ON = 1<<23,
  1472. RX_MACSEC_FLUSH_OFF = 1<<22,
  1473. RX_MACSEC_ASF_FLUSH_ON = 1<<21,
  1474. RX_MACSEC_ASF_FLUSH_OFF = 1<<20,
  1475. GMF_RX_OVER_ON = 1<<19, /* enable flushing on receive overrun */
  1476. GMF_RX_OVER_OFF = 1<<18, /* disable flushing on receive overrun */
  1477. GMF_ASF_RX_OVER_ON = 1<<17, /* enable flushing of ASF when overrun */
  1478. GMF_ASF_RX_OVER_OFF = 1<<16, /* disable flushing of ASF when overrun */
  1479. GMF_WP_TST_ON = 1<<14, /* Write Pointer Test On */
  1480. GMF_WP_TST_OFF = 1<<13, /* Write Pointer Test Off */
  1481. GMF_WP_STEP = 1<<12, /* Write Pointer Step/Increment */
  1482. GMF_RP_TST_ON = 1<<10, /* Read Pointer Test On */
  1483. GMF_RP_TST_OFF = 1<<9, /* Read Pointer Test Off */
  1484. GMF_RP_STEP = 1<<8, /* Read Pointer Step/Increment */
  1485. GMF_RX_F_FL_ON = 1<<7, /* Rx FIFO Flush Mode On */
  1486. GMF_RX_F_FL_OFF = 1<<6, /* Rx FIFO Flush Mode Off */
  1487. GMF_CLI_RX_FO = 1<<5, /* Clear IRQ Rx FIFO Overrun */
  1488. GMF_CLI_RX_C = 1<<4, /* Clear IRQ Rx Frame Complete */
  1489. GMF_OPER_ON = 1<<3, /* Operational Mode On */
  1490. GMF_OPER_OFF = 1<<2, /* Operational Mode Off */
  1491. GMF_RST_CLR = 1<<1, /* Clear GMAC FIFO Reset */
  1492. GMF_RST_SET = 1<<0, /* Set GMAC FIFO Reset */
  1493. RX_GMF_FL_THR_DEF = 0xa, /* flush threshold (default) */
  1494. GMF_RX_CTRL_DEF = GMF_OPER_ON | GMF_RX_F_FL_ON,
  1495. };
  1496. /* TX_GMF_EA 32 bit Tx GMAC FIFO End Address */
  1497. enum {
  1498. TX_DYN_WM_ENA = 3, /* Yukon-FE+ specific */
  1499. };
  1500. /* TX_GMF_CTRL_T 32 bit Tx GMAC FIFO Control/Test */
  1501. enum {
  1502. TX_STFW_DIS = 1<<31,/* Disable Store & Forward (Yukon-EC Ultra) */
  1503. TX_STFW_ENA = 1<<30,/* Enable Store & Forward (Yukon-EC Ultra) */
  1504. TX_VLAN_TAG_ON = 1<<25,/* enable VLAN tagging */
  1505. TX_VLAN_TAG_OFF = 1<<24,/* disable VLAN tagging */
  1506. TX_JUMBO_ENA = 1<<23,/* PCI Jumbo Mode enable (Yukon-EC Ultra) */
  1507. TX_JUMBO_DIS = 1<<22,/* PCI Jumbo Mode enable (Yukon-EC Ultra) */
  1508. GMF_WSP_TST_ON = 1<<18,/* Write Shadow Pointer Test On */
  1509. GMF_WSP_TST_OFF = 1<<17,/* Write Shadow Pointer Test Off */
  1510. GMF_WSP_STEP = 1<<16,/* Write Shadow Pointer Step/Increment */
  1511. GMF_CLI_TX_FU = 1<<6, /* Clear IRQ Tx FIFO Underrun */
  1512. GMF_CLI_TX_FC = 1<<5, /* Clear IRQ Tx Frame Complete */
  1513. GMF_CLI_TX_PE = 1<<4, /* Clear IRQ Tx Parity Error */
  1514. };
  1515. /* GMAC_TI_ST_CTRL 8 bit Time Stamp Timer Ctrl Reg (YUKON only) */
  1516. enum {
  1517. GMT_ST_START = 1<<2, /* Start Time Stamp Timer */
  1518. GMT_ST_STOP = 1<<1, /* Stop Time Stamp Timer */
  1519. GMT_ST_CLR_IRQ = 1<<0, /* Clear Time Stamp Timer IRQ */
  1520. };
  1521. /* B28_Y2_ASF_STAT_CMD 32 bit ASF Status and Command Reg */
  1522. enum {
  1523. Y2_ASF_OS_PRES = 1<<4, /* ASF operation system present */
  1524. Y2_ASF_RESET = 1<<3, /* ASF system in reset state */
  1525. Y2_ASF_RUNNING = 1<<2, /* ASF system operational */
  1526. Y2_ASF_CLR_HSTI = 1<<1, /* Clear ASF IRQ */
  1527. Y2_ASF_IRQ = 1<<0, /* Issue an IRQ to ASF system */
  1528. Y2_ASF_UC_STATE = 3<<2, /* ASF uC State */
  1529. Y2_ASF_CLK_HALT = 0, /* ASF system clock stopped */
  1530. };
  1531. /* B28_Y2_ASF_HOST_COM 32 bit ASF Host Communication Reg */
  1532. enum {
  1533. Y2_ASF_CLR_ASFI = 1<<1, /* Clear host IRQ */
  1534. Y2_ASF_HOST_IRQ = 1<<0, /* Issue an IRQ to HOST system */
  1535. };
  1536. /* HCU_CCSR CPU Control and Status Register */
  1537. enum {
  1538. HCU_CCSR_SMBALERT_MONITOR= 1<<27, /* SMBALERT pin monitor */
  1539. HCU_CCSR_CPU_SLEEP = 1<<26, /* CPU sleep status */
  1540. /* Clock Stretching Timeout */
  1541. HCU_CCSR_CS_TO = 1<<25,
  1542. HCU_CCSR_WDOG = 1<<24, /* Watchdog Reset */
  1543. HCU_CCSR_CLR_IRQ_HOST = 1<<17, /* Clear IRQ_HOST */
  1544. HCU_CCSR_SET_IRQ_HCU = 1<<16, /* Set IRQ_HCU */
  1545. HCU_CCSR_AHB_RST = 1<<9, /* Reset AHB bridge */
  1546. HCU_CCSR_CPU_RST_MODE = 1<<8, /* CPU Reset Mode */
  1547. HCU_CCSR_SET_SYNC_CPU = 1<<5,
  1548. HCU_CCSR_CPU_CLK_DIVIDE_MSK = 3<<3,/* CPU Clock Divide */
  1549. HCU_CCSR_CPU_CLK_DIVIDE_BASE= 1<<3,
  1550. HCU_CCSR_OS_PRSNT = 1<<2, /* ASF OS Present */
  1551. /* Microcontroller State */
  1552. HCU_CCSR_UC_STATE_MSK = 3,
  1553. HCU_CCSR_UC_STATE_BASE = 1<<0,
  1554. HCU_CCSR_ASF_RESET = 0,
  1555. HCU_CCSR_ASF_HALTED = 1<<1,
  1556. HCU_CCSR_ASF_RUNNING = 1<<0,
  1557. };
  1558. /* HCU_HCSR Host Control and Status Register */
  1559. enum {
  1560. HCU_HCSR_SET_IRQ_CPU = 1<<16, /* Set IRQ_CPU */
  1561. HCU_HCSR_CLR_IRQ_HCU = 1<<1, /* Clear IRQ_HCU */
  1562. HCU_HCSR_SET_IRQ_HOST = 1<<0, /* Set IRQ_HOST */
  1563. };
  1564. /* STAT_CTRL 32 bit Status BMU control register (Yukon-2 only) */
  1565. enum {
  1566. SC_STAT_CLR_IRQ = 1<<4, /* Status Burst IRQ clear */
  1567. SC_STAT_OP_ON = 1<<3, /* Operational Mode On */
  1568. SC_STAT_OP_OFF = 1<<2, /* Operational Mode Off */
  1569. SC_STAT_RST_CLR = 1<<1, /* Clear Status Unit Reset (Enable) */
  1570. SC_STAT_RST_SET = 1<<0, /* Set Status Unit Reset */
  1571. };
  1572. /* GMAC_CTRL 32 bit GMAC Control Reg (YUKON only) */
  1573. enum {
  1574. GMC_SET_RST = 1<<15,/* MAC SEC RST */
  1575. GMC_SEC_RST_OFF = 1<<14,/* MAC SEC RSt OFF */
  1576. GMC_BYP_MACSECRX_ON = 1<<13,/* Bypass macsec RX */
  1577. GMC_BYP_MACSECRX_OFF= 1<<12,/* Bypass macsec RX off */
  1578. GMC_BYP_MACSECTX_ON = 1<<11,/* Bypass macsec TX */
  1579. GMC_BYP_MACSECTX_OFF= 1<<10,/* Bypass macsec TX off*/
  1580. GMC_BYP_RETR_ON = 1<<9, /* Bypass retransmit FIFO On */
  1581. GMC_BYP_RETR_OFF= 1<<8, /* Bypass retransmit FIFO Off */
  1582. GMC_H_BURST_ON = 1<<7, /* Half Duplex Burst Mode On */
  1583. GMC_H_BURST_OFF = 1<<6, /* Half Duplex Burst Mode Off */
  1584. GMC_F_LOOPB_ON = 1<<5, /* FIFO Loopback On */
  1585. GMC_F_LOOPB_OFF = 1<<4, /* FIFO Loopback Off */
  1586. GMC_PAUSE_ON = 1<<3, /* Pause On */
  1587. GMC_PAUSE_OFF = 1<<2, /* Pause Off */
  1588. GMC_RST_CLR = 1<<1, /* Clear GMAC Reset */
  1589. GMC_RST_SET = 1<<0, /* Set GMAC Reset */
  1590. };
  1591. /* GPHY_CTRL 32 bit GPHY Control Reg (YUKON only) */
  1592. enum {
  1593. GPC_TX_PAUSE = 1<<30, /* Tx pause enabled (ro) */
  1594. GPC_RX_PAUSE = 1<<29, /* Rx pause enabled (ro) */
  1595. GPC_SPEED = 3<<27, /* PHY speed (ro) */
  1596. GPC_LINK = 1<<26, /* Link up (ro) */
  1597. GPC_DUPLEX = 1<<25, /* Duplex (ro) */
  1598. GPC_CLOCK = 1<<24, /* 125Mhz clock stable (ro) */
  1599. GPC_PDOWN = 1<<23, /* Internal regulator 2.5 power down */
  1600. GPC_TSTMODE = 1<<22, /* Test mode */
  1601. GPC_REG18 = 1<<21, /* Reg18 Power down */
  1602. GPC_REG12SEL = 3<<19, /* Reg12 power setting */
  1603. GPC_REG18SEL = 3<<17, /* Reg18 power setting */
  1604. GPC_SPILOCK = 1<<16, /* SPI lock (ASF) */
  1605. GPC_LEDMUX = 3<<14, /* LED Mux */
  1606. GPC_INTPOL = 1<<13, /* Interrupt polarity */
  1607. GPC_DETECT = 1<<12, /* Energy detect */
  1608. GPC_1000HD = 1<<11, /* Enable 1000Mbit HD */
  1609. GPC_SLAVE = 1<<10, /* Slave mode */
  1610. GPC_PAUSE = 1<<9, /* Pause enable */
  1611. GPC_LEDCTL = 3<<6, /* GPHY Leds */
  1612. GPC_RST_CLR = 1<<1, /* Clear GPHY Reset */
  1613. GPC_RST_SET = 1<<0, /* Set GPHY Reset */
  1614. };
  1615. /* GMAC_IRQ_SRC 8 bit GMAC Interrupt Source Reg (YUKON only) */
  1616. /* GMAC_IRQ_MSK 8 bit GMAC Interrupt Mask Reg (YUKON only) */
  1617. enum {
  1618. GM_IS_TX_CO_OV = 1<<5, /* Transmit Counter Overflow IRQ */
  1619. GM_IS_RX_CO_OV = 1<<4, /* Receive Counter Overflow IRQ */
  1620. GM_IS_TX_FF_UR = 1<<3, /* Transmit FIFO Underrun */
  1621. GM_IS_TX_COMPL = 1<<2, /* Frame Transmission Complete */
  1622. GM_IS_RX_FF_OR = 1<<1, /* Receive FIFO Overrun */
  1623. GM_IS_RX_COMPL = 1<<0, /* Frame Reception Complete */
  1624. #define GMAC_DEF_MSK GM_IS_TX_FF_UR
  1625. };
  1626. /* GMAC_LINK_CTRL 16 bit GMAC Link Control Reg (YUKON only) */
  1627. enum { /* Bits 15.. 2: reserved */
  1628. GMLC_RST_CLR = 1<<1, /* Clear GMAC Link Reset */
  1629. GMLC_RST_SET = 1<<0, /* Set GMAC Link Reset */
  1630. };
  1631. /* WOL_CTRL_STAT 16 bit WOL Control/Status Reg */
  1632. enum {
  1633. WOL_CTL_LINK_CHG_OCC = 1<<15,
  1634. WOL_CTL_MAGIC_PKT_OCC = 1<<14,
  1635. WOL_CTL_PATTERN_OCC = 1<<13,
  1636. WOL_CTL_CLEAR_RESULT = 1<<12,
  1637. WOL_CTL_ENA_PME_ON_LINK_CHG = 1<<11,
  1638. WOL_CTL_DIS_PME_ON_LINK_CHG = 1<<10,
  1639. WOL_CTL_ENA_PME_ON_MAGIC_PKT = 1<<9,
  1640. WOL_CTL_DIS_PME_ON_MAGIC_PKT = 1<<8,
  1641. WOL_CTL_ENA_PME_ON_PATTERN = 1<<7,
  1642. WOL_CTL_DIS_PME_ON_PATTERN = 1<<6,
  1643. WOL_CTL_ENA_LINK_CHG_UNIT = 1<<5,
  1644. WOL_CTL_DIS_LINK_CHG_UNIT = 1<<4,
  1645. WOL_CTL_ENA_MAGIC_PKT_UNIT = 1<<3,
  1646. WOL_CTL_DIS_MAGIC_PKT_UNIT = 1<<2,
  1647. WOL_CTL_ENA_PATTERN_UNIT = 1<<1,
  1648. WOL_CTL_DIS_PATTERN_UNIT = 1<<0,
  1649. };
  1650. /* Control flags */
  1651. enum {
  1652. UDPTCP = 1<<0,
  1653. CALSUM = 1<<1,
  1654. WR_SUM = 1<<2,
  1655. INIT_SUM= 1<<3,
  1656. LOCK_SUM= 1<<4,
  1657. INS_VLAN= 1<<5,
  1658. EOP = 1<<7,
  1659. };
  1660. enum {
  1661. HW_OWNER = 1<<7,
  1662. OP_TCPWRITE = 0x11,
  1663. OP_TCPSTART = 0x12,
  1664. OP_TCPINIT = 0x14,
  1665. OP_TCPLCK = 0x18,
  1666. OP_TCPCHKSUM = OP_TCPSTART,
  1667. OP_TCPIS = OP_TCPINIT | OP_TCPSTART,
  1668. OP_TCPLW = OP_TCPLCK | OP_TCPWRITE,
  1669. OP_TCPLSW = OP_TCPLCK | OP_TCPSTART | OP_TCPWRITE,
  1670. OP_TCPLISW = OP_TCPLCK | OP_TCPINIT | OP_TCPSTART | OP_TCPWRITE,
  1671. OP_ADDR64 = 0x21,
  1672. OP_VLAN = 0x22,
  1673. OP_ADDR64VLAN = OP_ADDR64 | OP_VLAN,
  1674. OP_LRGLEN = 0x24,
  1675. OP_LRGLENVLAN = OP_LRGLEN | OP_VLAN,
  1676. OP_MSS = 0x28,
  1677. OP_MSSVLAN = OP_MSS | OP_VLAN,
  1678. OP_BUFFER = 0x40,
  1679. OP_PACKET = 0x41,
  1680. OP_LARGESEND = 0x43,
  1681. OP_LSOV2 = 0x45,
  1682. /* YUKON-2 STATUS opcodes defines */
  1683. OP_RXSTAT = 0x60,
  1684. OP_RXTIMESTAMP = 0x61,
  1685. OP_RXVLAN = 0x62,
  1686. OP_RXCHKS = 0x64,
  1687. OP_RXCHKSVLAN = OP_RXCHKS | OP_RXVLAN,
  1688. OP_RXTIMEVLAN = OP_RXTIMESTAMP | OP_RXVLAN,
  1689. OP_RSS_HASH = 0x65,
  1690. OP_TXINDEXLE = 0x68,
  1691. OP_MACSEC = 0x6c,
  1692. OP_PUTIDX = 0x70,
  1693. };
  1694. enum status_css {
  1695. CSS_TCPUDPCSOK = 1<<7, /* TCP / UDP checksum is ok */
  1696. CSS_ISUDP = 1<<6, /* packet is a UDP packet */
  1697. CSS_ISTCP = 1<<5, /* packet is a TCP packet */
  1698. CSS_ISIPFRAG = 1<<4, /* packet is a TCP/UDP frag, CS calc not done */
  1699. CSS_ISIPV6 = 1<<3, /* packet is a IPv6 packet */
  1700. CSS_IPV4CSUMOK = 1<<2, /* IP v4: TCP header checksum is ok */
  1701. CSS_ISIPV4 = 1<<1, /* packet is a IPv4 packet */
  1702. CSS_LINK_BIT = 1<<0, /* port number (legacy) */
  1703. };
  1704. /* Yukon 2 hardware interface */
  1705. struct sky2_tx_le {
  1706. __le32 addr;
  1707. __le16 length; /* also vlan tag or checksum start */
  1708. u8 ctrl;
  1709. u8 opcode;
  1710. } __attribute((packed));
  1711. struct sky2_rx_le {
  1712. __le32 addr;
  1713. __le16 length;
  1714. u8 ctrl;
  1715. u8 opcode;
  1716. } __attribute((packed));
  1717. struct sky2_status_le {
  1718. __le32 status; /* also checksum */
  1719. __le16 length; /* also vlan tag */
  1720. u8 css;
  1721. u8 opcode;
  1722. } __attribute((packed));
  1723. struct tx_ring_info {
  1724. struct sk_buff *skb;
  1725. DECLARE_PCI_UNMAP_ADDR(mapaddr);
  1726. DECLARE_PCI_UNMAP_LEN(maplen);
  1727. };
  1728. struct rx_ring_info {
  1729. struct sk_buff *skb;
  1730. dma_addr_t data_addr;
  1731. DECLARE_PCI_UNMAP_LEN(data_size);
  1732. dma_addr_t frag_addr[ETH_JUMBO_MTU >> PAGE_SHIFT];
  1733. };
  1734. enum flow_control {
  1735. FC_NONE = 0,
  1736. FC_TX = 1,
  1737. FC_RX = 2,
  1738. FC_BOTH = 3,
  1739. };
  1740. struct sky2_port {
  1741. struct sky2_hw *hw;
  1742. struct net_device *netdev;
  1743. unsigned port;
  1744. u32 msg_enable;
  1745. spinlock_t phy_lock;
  1746. struct tx_ring_info *tx_ring;
  1747. struct sky2_tx_le *tx_le;
  1748. u16 tx_cons; /* next le to check */
  1749. u16 tx_prod; /* next le to use */
  1750. u16 tx_next; /* debug only */
  1751. u16 tx_pending;
  1752. u16 tx_last_mss;
  1753. u32 tx_tcpsum;
  1754. struct rx_ring_info *rx_ring ____cacheline_aligned_in_smp;
  1755. struct sky2_rx_le *rx_le;
  1756. u16 rx_next; /* next re to check */
  1757. u16 rx_put; /* next le index to use */
  1758. u16 rx_pending;
  1759. u16 rx_data_size;
  1760. u16 rx_nfrags;
  1761. #ifdef SKY2_VLAN_TAG_USED
  1762. u16 rx_tag;
  1763. struct vlan_group *vlgrp;
  1764. #endif
  1765. struct {
  1766. unsigned long last;
  1767. u32 mac_rp;
  1768. u8 mac_lev;
  1769. u8 fifo_rp;
  1770. u8 fifo_lev;
  1771. } check;
  1772. dma_addr_t rx_le_map;
  1773. dma_addr_t tx_le_map;
  1774. u16 advertising; /* ADVERTISED_ bits */
  1775. u16 speed; /* SPEED_1000, SPEED_100, ... */
  1776. u8 autoneg; /* AUTONEG_ENABLE, AUTONEG_DISABLE */
  1777. u8 duplex; /* DUPLEX_HALF, DUPLEX_FULL */
  1778. u8 rx_csum;
  1779. u8 wol;
  1780. enum flow_control flow_mode;
  1781. enum flow_control flow_status;
  1782. #ifdef CONFIG_SKY2_DEBUG
  1783. struct dentry *debugfs;
  1784. #endif
  1785. };
  1786. struct sky2_hw {
  1787. void __iomem *regs;
  1788. struct pci_dev *pdev;
  1789. struct napi_struct napi;
  1790. struct net_device *dev[2];
  1791. unsigned long flags;
  1792. #define SKY2_HW_USE_MSI 0x00000001
  1793. #define SKY2_HW_FIBRE_PHY 0x00000002
  1794. #define SKY2_HW_GIGABIT 0x00000004
  1795. #define SKY2_HW_NEWER_PHY 0x00000008
  1796. #define SKY2_HW_RAM_BUFFER 0x00000010
  1797. #define SKY2_HW_NEW_LE 0x00000020 /* new LSOv2 format */
  1798. #define SKY2_HW_AUTO_TX_SUM 0x00000040 /* new IP decode for Tx */
  1799. #define SKY2_HW_ADV_POWER_CTL 0x00000080 /* additional PHY power regs */
  1800. u8 chip_id;
  1801. u8 chip_rev;
  1802. u8 pmd_type;
  1803. u8 ports;
  1804. struct sky2_status_le *st_le;
  1805. u32 st_idx;
  1806. dma_addr_t st_dma;
  1807. struct timer_list watchdog_timer;
  1808. struct work_struct restart_work;
  1809. wait_queue_head_t msi_wait;
  1810. };
  1811. static inline int sky2_is_copper(const struct sky2_hw *hw)
  1812. {
  1813. return !(hw->flags & SKY2_HW_FIBRE_PHY);
  1814. }
  1815. /* Register accessor for memory mapped device */
  1816. static inline u32 sky2_read32(const struct sky2_hw *hw, unsigned reg)
  1817. {
  1818. return readl(hw->regs + reg);
  1819. }
  1820. static inline u16 sky2_read16(const struct sky2_hw *hw, unsigned reg)
  1821. {
  1822. return readw(hw->regs + reg);
  1823. }
  1824. static inline u8 sky2_read8(const struct sky2_hw *hw, unsigned reg)
  1825. {
  1826. return readb(hw->regs + reg);
  1827. }
  1828. static inline void sky2_write32(const struct sky2_hw *hw, unsigned reg, u32 val)
  1829. {
  1830. writel(val, hw->regs + reg);
  1831. }
  1832. static inline void sky2_write16(const struct sky2_hw *hw, unsigned reg, u16 val)
  1833. {
  1834. writew(val, hw->regs + reg);
  1835. }
  1836. static inline void sky2_write8(const struct sky2_hw *hw, unsigned reg, u8 val)
  1837. {
  1838. writeb(val, hw->regs + reg);
  1839. }
  1840. /* Yukon PHY related registers */
  1841. #define SK_GMAC_REG(port,reg) \
  1842. (BASE_GMAC_1 + (port) * (BASE_GMAC_2-BASE_GMAC_1) + (reg))
  1843. #define GM_PHY_RETRIES 100
  1844. static inline u16 gma_read16(const struct sky2_hw *hw, unsigned port, unsigned reg)
  1845. {
  1846. return sky2_read16(hw, SK_GMAC_REG(port,reg));
  1847. }
  1848. static inline u32 gma_read32(struct sky2_hw *hw, unsigned port, unsigned reg)
  1849. {
  1850. unsigned base = SK_GMAC_REG(port, reg);
  1851. return (u32) sky2_read16(hw, base)
  1852. | (u32) sky2_read16(hw, base+4) << 16;
  1853. }
  1854. static inline void gma_write16(const struct sky2_hw *hw, unsigned port, int r, u16 v)
  1855. {
  1856. sky2_write16(hw, SK_GMAC_REG(port,r), v);
  1857. }
  1858. static inline void gma_set_addr(struct sky2_hw *hw, unsigned port, unsigned reg,
  1859. const u8 *addr)
  1860. {
  1861. gma_write16(hw, port, reg, (u16) addr[0] | ((u16) addr[1] << 8));
  1862. gma_write16(hw, port, reg+4,(u16) addr[2] | ((u16) addr[3] << 8));
  1863. gma_write16(hw, port, reg+8,(u16) addr[4] | ((u16) addr[5] << 8));
  1864. }
  1865. /* PCI config space access */
  1866. static inline u32 sky2_pci_read32(const struct sky2_hw *hw, unsigned reg)
  1867. {
  1868. return sky2_read32(hw, Y2_CFG_SPC + reg);
  1869. }
  1870. static inline u16 sky2_pci_read16(const struct sky2_hw *hw, unsigned reg)
  1871. {
  1872. return sky2_read16(hw, Y2_CFG_SPC + reg);
  1873. }
  1874. static inline void sky2_pci_write32(struct sky2_hw *hw, unsigned reg, u32 val)
  1875. {
  1876. sky2_write32(hw, Y2_CFG_SPC + reg, val);
  1877. }
  1878. static inline void sky2_pci_write16(struct sky2_hw *hw, unsigned reg, u16 val)
  1879. {
  1880. sky2_write16(hw, Y2_CFG_SPC + reg, val);
  1881. }
  1882. #endif