sky2.c 122 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.22"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. #define TX_RING_SIZE 512
  60. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  61. #define TX_MIN_PENDING 64
  62. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  63. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  64. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  65. #define TX_WATCHDOG (5 * HZ)
  66. #define NAPI_WEIGHT 64
  67. #define PHY_RETRIES 1000
  68. #define SKY2_EEPROM_MAGIC 0x9955aabb
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { 0 }
  124. };
  125. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  126. /* Avoid conditionals by using array */
  127. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  128. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  129. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  130. static void sky2_set_multicast(struct net_device *dev);
  131. /* Access to PHY via serial interconnect */
  132. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  133. {
  134. int i;
  135. gma_write16(hw, port, GM_SMI_DATA, val);
  136. gma_write16(hw, port, GM_SMI_CTRL,
  137. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  138. for (i = 0; i < PHY_RETRIES; i++) {
  139. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  140. if (ctrl == 0xffff)
  141. goto io_error;
  142. if (!(ctrl & GM_SMI_CT_BUSY))
  143. return 0;
  144. udelay(10);
  145. }
  146. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  147. return -ETIMEDOUT;
  148. io_error:
  149. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  150. return -EIO;
  151. }
  152. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  153. {
  154. int i;
  155. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  156. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  157. for (i = 0; i < PHY_RETRIES; i++) {
  158. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  159. if (ctrl == 0xffff)
  160. goto io_error;
  161. if (ctrl & GM_SMI_CT_RD_VAL) {
  162. *val = gma_read16(hw, port, GM_SMI_DATA);
  163. return 0;
  164. }
  165. udelay(10);
  166. }
  167. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  168. return -ETIMEDOUT;
  169. io_error:
  170. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  171. return -EIO;
  172. }
  173. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  174. {
  175. u16 v;
  176. __gm_phy_read(hw, port, reg, &v);
  177. return v;
  178. }
  179. static void sky2_power_on(struct sky2_hw *hw)
  180. {
  181. /* switch power to VCC (WA for VAUX problem) */
  182. sky2_write8(hw, B0_POWER_CTRL,
  183. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  184. /* disable Core Clock Division, */
  185. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  186. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  187. /* enable bits are inverted */
  188. sky2_write8(hw, B2_Y2_CLK_GATE,
  189. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  190. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  191. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  192. else
  193. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  194. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  195. u32 reg;
  196. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  197. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  198. /* set all bits to 0 except bits 15..12 and 8 */
  199. reg &= P_ASPM_CONTROL_MSK;
  200. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  201. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  202. /* set all bits to 0 except bits 28 & 27 */
  203. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  204. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  205. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  206. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  207. reg = sky2_read32(hw, B2_GP_IO);
  208. reg |= GLB_GPIO_STAT_RACE_DIS;
  209. sky2_write32(hw, B2_GP_IO, reg);
  210. sky2_read32(hw, B2_GP_IO);
  211. }
  212. }
  213. static void sky2_power_aux(struct sky2_hw *hw)
  214. {
  215. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  216. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  217. else
  218. /* enable bits are inverted */
  219. sky2_write8(hw, B2_Y2_CLK_GATE,
  220. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  221. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  222. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  223. /* switch power to VAUX */
  224. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  225. sky2_write8(hw, B0_POWER_CTRL,
  226. (PC_VAUX_ENA | PC_VCC_ENA |
  227. PC_VAUX_ON | PC_VCC_OFF));
  228. }
  229. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  230. {
  231. u16 reg;
  232. /* disable all GMAC IRQ's */
  233. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  234. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  235. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  237. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  238. reg = gma_read16(hw, port, GM_RX_CTRL);
  239. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  240. gma_write16(hw, port, GM_RX_CTRL, reg);
  241. }
  242. /* flow control to advertise bits */
  243. static const u16 copper_fc_adv[] = {
  244. [FC_NONE] = 0,
  245. [FC_TX] = PHY_M_AN_ASP,
  246. [FC_RX] = PHY_M_AN_PC,
  247. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  248. };
  249. /* flow control to advertise bits when using 1000BaseX */
  250. static const u16 fiber_fc_adv[] = {
  251. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  252. [FC_TX] = PHY_M_P_ASYM_MD_X,
  253. [FC_RX] = PHY_M_P_SYM_MD_X,
  254. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  255. };
  256. /* flow control to GMA disable bits */
  257. static const u16 gm_fc_disable[] = {
  258. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  259. [FC_TX] = GM_GPCR_FC_RX_DIS,
  260. [FC_RX] = GM_GPCR_FC_TX_DIS,
  261. [FC_BOTH] = 0,
  262. };
  263. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  264. {
  265. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  266. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  267. if (sky2->autoneg == AUTONEG_ENABLE &&
  268. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  269. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  270. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  271. PHY_M_EC_MAC_S_MSK);
  272. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  273. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  274. if (hw->chip_id == CHIP_ID_YUKON_EC)
  275. /* set downshift counter to 3x and enable downshift */
  276. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  277. else
  278. /* set master & slave downshift counter to 1x */
  279. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  280. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  281. }
  282. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  283. if (sky2_is_copper(hw)) {
  284. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  285. /* enable automatic crossover */
  286. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  287. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  288. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  289. u16 spec;
  290. /* Enable Class A driver for FE+ A0 */
  291. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  292. spec |= PHY_M_FESC_SEL_CL_A;
  293. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  294. }
  295. } else {
  296. /* disable energy detect */
  297. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  298. /* enable automatic crossover */
  299. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  300. /* downshift on PHY 88E1112 and 88E1149 is changed */
  301. if (sky2->autoneg == AUTONEG_ENABLE
  302. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  303. /* set downshift counter to 3x and enable downshift */
  304. ctrl &= ~PHY_M_PC_DSC_MSK;
  305. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  306. }
  307. }
  308. } else {
  309. /* workaround for deviation #4.88 (CRC errors) */
  310. /* disable Automatic Crossover */
  311. ctrl &= ~PHY_M_PC_MDIX_MSK;
  312. }
  313. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  314. /* special setup for PHY 88E1112 Fiber */
  315. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  316. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  317. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  318. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  319. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  320. ctrl &= ~PHY_M_MAC_MD_MSK;
  321. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  322. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  323. if (hw->pmd_type == 'P') {
  324. /* select page 1 to access Fiber registers */
  325. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  326. /* for SFP-module set SIGDET polarity to low */
  327. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  328. ctrl |= PHY_M_FIB_SIGD_POL;
  329. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  330. }
  331. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  332. }
  333. ctrl = PHY_CT_RESET;
  334. ct1000 = 0;
  335. adv = PHY_AN_CSMA;
  336. reg = 0;
  337. if (sky2->autoneg == AUTONEG_ENABLE) {
  338. if (sky2_is_copper(hw)) {
  339. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  340. ct1000 |= PHY_M_1000C_AFD;
  341. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  342. ct1000 |= PHY_M_1000C_AHD;
  343. if (sky2->advertising & ADVERTISED_100baseT_Full)
  344. adv |= PHY_M_AN_100_FD;
  345. if (sky2->advertising & ADVERTISED_100baseT_Half)
  346. adv |= PHY_M_AN_100_HD;
  347. if (sky2->advertising & ADVERTISED_10baseT_Full)
  348. adv |= PHY_M_AN_10_FD;
  349. if (sky2->advertising & ADVERTISED_10baseT_Half)
  350. adv |= PHY_M_AN_10_HD;
  351. adv |= copper_fc_adv[sky2->flow_mode];
  352. } else { /* special defines for FIBER (88E1040S only) */
  353. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  354. adv |= PHY_M_AN_1000X_AFD;
  355. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  356. adv |= PHY_M_AN_1000X_AHD;
  357. adv |= fiber_fc_adv[sky2->flow_mode];
  358. }
  359. /* Restart Auto-negotiation */
  360. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  361. } else {
  362. /* forced speed/duplex settings */
  363. ct1000 = PHY_M_1000C_MSE;
  364. /* Disable auto update for duplex flow control and speed */
  365. reg |= GM_GPCR_AU_ALL_DIS;
  366. switch (sky2->speed) {
  367. case SPEED_1000:
  368. ctrl |= PHY_CT_SP1000;
  369. reg |= GM_GPCR_SPEED_1000;
  370. break;
  371. case SPEED_100:
  372. ctrl |= PHY_CT_SP100;
  373. reg |= GM_GPCR_SPEED_100;
  374. break;
  375. }
  376. if (sky2->duplex == DUPLEX_FULL) {
  377. reg |= GM_GPCR_DUP_FULL;
  378. ctrl |= PHY_CT_DUP_MD;
  379. } else if (sky2->speed < SPEED_1000)
  380. sky2->flow_mode = FC_NONE;
  381. reg |= gm_fc_disable[sky2->flow_mode];
  382. /* Forward pause packets to GMAC? */
  383. if (sky2->flow_mode & FC_RX)
  384. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  385. else
  386. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  387. }
  388. gma_write16(hw, port, GM_GP_CTRL, reg);
  389. if (hw->flags & SKY2_HW_GIGABIT)
  390. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  391. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  392. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  393. /* Setup Phy LED's */
  394. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  395. ledover = 0;
  396. switch (hw->chip_id) {
  397. case CHIP_ID_YUKON_FE:
  398. /* on 88E3082 these bits are at 11..9 (shifted left) */
  399. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  400. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  401. /* delete ACT LED control bits */
  402. ctrl &= ~PHY_M_FELP_LED1_MSK;
  403. /* change ACT LED control to blink mode */
  404. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  405. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  406. break;
  407. case CHIP_ID_YUKON_FE_P:
  408. /* Enable Link Partner Next Page */
  409. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  410. ctrl |= PHY_M_PC_ENA_LIP_NP;
  411. /* disable Energy Detect and enable scrambler */
  412. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  413. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  414. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  415. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  416. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  417. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  418. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  419. break;
  420. case CHIP_ID_YUKON_XL:
  421. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  422. /* select page 3 to access LED control register */
  423. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  424. /* set LED Function Control register */
  425. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  426. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  427. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  428. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  429. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  430. /* set Polarity Control register */
  431. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  432. (PHY_M_POLC_LS1_P_MIX(4) |
  433. PHY_M_POLC_IS0_P_MIX(4) |
  434. PHY_M_POLC_LOS_CTRL(2) |
  435. PHY_M_POLC_INIT_CTRL(2) |
  436. PHY_M_POLC_STA1_CTRL(2) |
  437. PHY_M_POLC_STA0_CTRL(2)));
  438. /* restore page register */
  439. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  440. break;
  441. case CHIP_ID_YUKON_EC_U:
  442. case CHIP_ID_YUKON_EX:
  443. case CHIP_ID_YUKON_SUPR:
  444. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  445. /* select page 3 to access LED control register */
  446. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  447. /* set LED Function Control register */
  448. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  449. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  450. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  451. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  452. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  453. /* set Blink Rate in LED Timer Control Register */
  454. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  455. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  456. /* restore page register */
  457. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  458. break;
  459. default:
  460. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  461. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  462. /* turn off the Rx LED (LED_RX) */
  463. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  464. }
  465. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  466. /* apply fixes in PHY AFE */
  467. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  468. /* increase differential signal amplitude in 10BASE-T */
  469. gm_phy_write(hw, port, 0x18, 0xaa99);
  470. gm_phy_write(hw, port, 0x17, 0x2011);
  471. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  472. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  473. gm_phy_write(hw, port, 0x18, 0xa204);
  474. gm_phy_write(hw, port, 0x17, 0x2002);
  475. }
  476. /* set page register to 0 */
  477. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  478. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  479. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  480. /* apply workaround for integrated resistors calibration */
  481. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  482. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  483. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  484. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  485. /* no effect on Yukon-XL */
  486. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  487. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  488. /* turn on 100 Mbps LED (LED_LINK100) */
  489. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  490. }
  491. if (ledover)
  492. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  493. }
  494. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  495. if (sky2->autoneg == AUTONEG_ENABLE)
  496. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  497. else
  498. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  499. }
  500. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  501. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  502. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  503. {
  504. u32 reg1;
  505. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  506. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  507. reg1 &= ~phy_power[port];
  508. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  509. reg1 |= coma_mode[port];
  510. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  511. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  512. sky2_pci_read32(hw, PCI_DEV_REG1);
  513. if (hw->chip_id == CHIP_ID_YUKON_FE)
  514. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  515. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  516. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  517. }
  518. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  519. {
  520. u32 reg1;
  521. u16 ctrl;
  522. /* release GPHY Control reset */
  523. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  524. /* release GMAC reset */
  525. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  526. if (hw->flags & SKY2_HW_NEWER_PHY) {
  527. /* select page 2 to access MAC control register */
  528. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  529. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  530. /* allow GMII Power Down */
  531. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  532. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  533. /* set page register back to 0 */
  534. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  535. }
  536. /* setup General Purpose Control Register */
  537. gma_write16(hw, port, GM_GP_CTRL,
  538. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  539. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  540. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  541. /* select page 2 to access MAC control register */
  542. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  543. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  544. /* enable Power Down */
  545. ctrl |= PHY_M_PC_POW_D_ENA;
  546. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  547. /* set page register back to 0 */
  548. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  549. }
  550. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  551. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  552. }
  553. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  554. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  555. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  556. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  557. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  558. }
  559. /* Force a renegotiation */
  560. static void sky2_phy_reinit(struct sky2_port *sky2)
  561. {
  562. spin_lock_bh(&sky2->phy_lock);
  563. sky2_phy_init(sky2->hw, sky2->port);
  564. spin_unlock_bh(&sky2->phy_lock);
  565. }
  566. /* Put device in state to listen for Wake On Lan */
  567. static void sky2_wol_init(struct sky2_port *sky2)
  568. {
  569. struct sky2_hw *hw = sky2->hw;
  570. unsigned port = sky2->port;
  571. enum flow_control save_mode;
  572. u16 ctrl;
  573. u32 reg1;
  574. /* Bring hardware out of reset */
  575. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  576. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  577. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  578. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  579. /* Force to 10/100
  580. * sky2_reset will re-enable on resume
  581. */
  582. save_mode = sky2->flow_mode;
  583. ctrl = sky2->advertising;
  584. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  585. sky2->flow_mode = FC_NONE;
  586. spin_lock_bh(&sky2->phy_lock);
  587. sky2_phy_power_up(hw, port);
  588. sky2_phy_init(hw, port);
  589. spin_unlock_bh(&sky2->phy_lock);
  590. sky2->flow_mode = save_mode;
  591. sky2->advertising = ctrl;
  592. /* Set GMAC to no flow control and auto update for speed/duplex */
  593. gma_write16(hw, port, GM_GP_CTRL,
  594. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  595. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  596. /* Set WOL address */
  597. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  598. sky2->netdev->dev_addr, ETH_ALEN);
  599. /* Turn on appropriate WOL control bits */
  600. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  601. ctrl = 0;
  602. if (sky2->wol & WAKE_PHY)
  603. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  604. else
  605. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  606. if (sky2->wol & WAKE_MAGIC)
  607. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  608. else
  609. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  610. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  611. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  612. /* Turn on legacy PCI-Express PME mode */
  613. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  614. reg1 |= PCI_Y2_PME_LEGACY;
  615. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  616. /* block receiver */
  617. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  618. }
  619. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  620. {
  621. struct net_device *dev = hw->dev[port];
  622. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  623. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  624. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  625. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  626. /* Yukon-Extreme B0 and further Extreme devices */
  627. /* enable Store & Forward mode for TX */
  628. if (dev->mtu <= ETH_DATA_LEN)
  629. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  630. TX_JUMBO_DIS | TX_STFW_ENA);
  631. else
  632. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  633. TX_JUMBO_ENA| TX_STFW_ENA);
  634. } else {
  635. if (dev->mtu <= ETH_DATA_LEN)
  636. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  637. else {
  638. /* set Tx GMAC FIFO Almost Empty Threshold */
  639. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  640. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  641. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  642. /* Can't do offload because of lack of store/forward */
  643. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  644. }
  645. }
  646. }
  647. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  648. {
  649. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  650. u16 reg;
  651. u32 rx_reg;
  652. int i;
  653. const u8 *addr = hw->dev[port]->dev_addr;
  654. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  655. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  656. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  657. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  658. /* WA DEV_472 -- looks like crossed wires on port 2 */
  659. /* clear GMAC 1 Control reset */
  660. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  661. do {
  662. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  663. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  664. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  665. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  666. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  667. }
  668. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  669. /* Enable Transmit FIFO Underrun */
  670. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  671. spin_lock_bh(&sky2->phy_lock);
  672. sky2_phy_power_up(hw, port);
  673. sky2_phy_init(hw, port);
  674. spin_unlock_bh(&sky2->phy_lock);
  675. /* MIB clear */
  676. reg = gma_read16(hw, port, GM_PHY_ADDR);
  677. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  678. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  679. gma_read16(hw, port, i);
  680. gma_write16(hw, port, GM_PHY_ADDR, reg);
  681. /* transmit control */
  682. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  683. /* receive control reg: unicast + multicast + no FCS */
  684. gma_write16(hw, port, GM_RX_CTRL,
  685. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  686. /* transmit flow control */
  687. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  688. /* transmit parameter */
  689. gma_write16(hw, port, GM_TX_PARAM,
  690. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  691. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  692. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  693. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  694. /* serial mode register */
  695. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  696. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  697. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  698. reg |= GM_SMOD_JUMBO_ENA;
  699. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  700. /* virtual address for data */
  701. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  702. /* physical address: used for pause frames */
  703. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  704. /* ignore counter overflows */
  705. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  706. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  707. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  708. /* Configure Rx MAC FIFO */
  709. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  710. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  711. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  712. hw->chip_id == CHIP_ID_YUKON_FE_P)
  713. rx_reg |= GMF_RX_OVER_ON;
  714. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  715. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  716. /* Hardware errata - clear flush mask */
  717. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  718. } else {
  719. /* Flush Rx MAC FIFO on any flow control or error */
  720. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  721. }
  722. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  723. reg = RX_GMF_FL_THR_DEF + 1;
  724. /* Another magic mystery workaround from sk98lin */
  725. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  726. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  727. reg = 0x178;
  728. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  729. /* Configure Tx MAC FIFO */
  730. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  731. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  732. /* On chips without ram buffer, pause is controled by MAC level */
  733. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  734. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  735. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  736. sky2_set_tx_stfwd(hw, port);
  737. }
  738. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  739. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  740. /* disable dynamic watermark */
  741. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  742. reg &= ~TX_DYN_WM_ENA;
  743. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  744. }
  745. }
  746. /* Assign Ram Buffer allocation to queue */
  747. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  748. {
  749. u32 end;
  750. /* convert from K bytes to qwords used for hw register */
  751. start *= 1024/8;
  752. space *= 1024/8;
  753. end = start + space - 1;
  754. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  755. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  756. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  757. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  758. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  759. if (q == Q_R1 || q == Q_R2) {
  760. u32 tp = space - space/4;
  761. /* On receive queue's set the thresholds
  762. * give receiver priority when > 3/4 full
  763. * send pause when down to 2K
  764. */
  765. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  766. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  767. tp = space - 2048/8;
  768. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  769. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  770. } else {
  771. /* Enable store & forward on Tx queue's because
  772. * Tx FIFO is only 1K on Yukon
  773. */
  774. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  775. }
  776. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  777. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  778. }
  779. /* Setup Bus Memory Interface */
  780. static void sky2_qset(struct sky2_hw *hw, u16 q)
  781. {
  782. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  783. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  784. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  785. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  786. }
  787. /* Setup prefetch unit registers. This is the interface between
  788. * hardware and driver list elements
  789. */
  790. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  791. u64 addr, u32 last)
  792. {
  793. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  794. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  795. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  796. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  797. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  798. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  799. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  800. }
  801. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  802. {
  803. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  804. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  805. le->ctrl = 0;
  806. return le;
  807. }
  808. static void tx_init(struct sky2_port *sky2)
  809. {
  810. struct sky2_tx_le *le;
  811. sky2->tx_prod = sky2->tx_cons = 0;
  812. sky2->tx_tcpsum = 0;
  813. sky2->tx_last_mss = 0;
  814. le = get_tx_le(sky2);
  815. le->addr = 0;
  816. le->opcode = OP_ADDR64 | HW_OWNER;
  817. }
  818. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  819. struct sky2_tx_le *le)
  820. {
  821. return sky2->tx_ring + (le - sky2->tx_le);
  822. }
  823. /* Update chip's next pointer */
  824. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  825. {
  826. /* Make sure write' to descriptors are complete before we tell hardware */
  827. wmb();
  828. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  829. /* Synchronize I/O on since next processor may write to tail */
  830. mmiowb();
  831. }
  832. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  833. {
  834. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  835. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  836. le->ctrl = 0;
  837. return le;
  838. }
  839. /* Build description to hardware for one receive segment */
  840. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  841. dma_addr_t map, unsigned len)
  842. {
  843. struct sky2_rx_le *le;
  844. if (sizeof(dma_addr_t) > sizeof(u32)) {
  845. le = sky2_next_rx(sky2);
  846. le->addr = cpu_to_le32(upper_32_bits(map));
  847. le->opcode = OP_ADDR64 | HW_OWNER;
  848. }
  849. le = sky2_next_rx(sky2);
  850. le->addr = cpu_to_le32((u32) map);
  851. le->length = cpu_to_le16(len);
  852. le->opcode = op | HW_OWNER;
  853. }
  854. /* Build description to hardware for one possibly fragmented skb */
  855. static void sky2_rx_submit(struct sky2_port *sky2,
  856. const struct rx_ring_info *re)
  857. {
  858. int i;
  859. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  860. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  861. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  862. }
  863. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  864. unsigned size)
  865. {
  866. struct sk_buff *skb = re->skb;
  867. int i;
  868. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  869. if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
  870. return -EIO;
  871. pci_unmap_len_set(re, data_size, size);
  872. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  873. re->frag_addr[i] = pci_map_page(pdev,
  874. skb_shinfo(skb)->frags[i].page,
  875. skb_shinfo(skb)->frags[i].page_offset,
  876. skb_shinfo(skb)->frags[i].size,
  877. PCI_DMA_FROMDEVICE);
  878. return 0;
  879. }
  880. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  881. {
  882. struct sk_buff *skb = re->skb;
  883. int i;
  884. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  885. PCI_DMA_FROMDEVICE);
  886. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  887. pci_unmap_page(pdev, re->frag_addr[i],
  888. skb_shinfo(skb)->frags[i].size,
  889. PCI_DMA_FROMDEVICE);
  890. }
  891. /* Tell chip where to start receive checksum.
  892. * Actually has two checksums, but set both same to avoid possible byte
  893. * order problems.
  894. */
  895. static void rx_set_checksum(struct sky2_port *sky2)
  896. {
  897. struct sky2_rx_le *le = sky2_next_rx(sky2);
  898. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  899. le->ctrl = 0;
  900. le->opcode = OP_TCPSTART | HW_OWNER;
  901. sky2_write32(sky2->hw,
  902. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  903. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  904. }
  905. /*
  906. * The RX Stop command will not work for Yukon-2 if the BMU does not
  907. * reach the end of packet and since we can't make sure that we have
  908. * incoming data, we must reset the BMU while it is not doing a DMA
  909. * transfer. Since it is possible that the RX path is still active,
  910. * the RX RAM buffer will be stopped first, so any possible incoming
  911. * data will not trigger a DMA. After the RAM buffer is stopped, the
  912. * BMU is polled until any DMA in progress is ended and only then it
  913. * will be reset.
  914. */
  915. static void sky2_rx_stop(struct sky2_port *sky2)
  916. {
  917. struct sky2_hw *hw = sky2->hw;
  918. unsigned rxq = rxqaddr[sky2->port];
  919. int i;
  920. /* disable the RAM Buffer receive queue */
  921. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  922. for (i = 0; i < 0xffff; i++)
  923. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  924. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  925. goto stopped;
  926. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  927. sky2->netdev->name);
  928. stopped:
  929. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  930. /* reset the Rx prefetch unit */
  931. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  932. mmiowb();
  933. }
  934. /* Clean out receive buffer area, assumes receiver hardware stopped */
  935. static void sky2_rx_clean(struct sky2_port *sky2)
  936. {
  937. unsigned i;
  938. memset(sky2->rx_le, 0, RX_LE_BYTES);
  939. for (i = 0; i < sky2->rx_pending; i++) {
  940. struct rx_ring_info *re = sky2->rx_ring + i;
  941. if (re->skb) {
  942. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  943. kfree_skb(re->skb);
  944. re->skb = NULL;
  945. }
  946. }
  947. }
  948. /* Basic MII support */
  949. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  950. {
  951. struct mii_ioctl_data *data = if_mii(ifr);
  952. struct sky2_port *sky2 = netdev_priv(dev);
  953. struct sky2_hw *hw = sky2->hw;
  954. int err = -EOPNOTSUPP;
  955. if (!netif_running(dev))
  956. return -ENODEV; /* Phy still in reset */
  957. switch (cmd) {
  958. case SIOCGMIIPHY:
  959. data->phy_id = PHY_ADDR_MARV;
  960. /* fallthru */
  961. case SIOCGMIIREG: {
  962. u16 val = 0;
  963. spin_lock_bh(&sky2->phy_lock);
  964. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  965. spin_unlock_bh(&sky2->phy_lock);
  966. data->val_out = val;
  967. break;
  968. }
  969. case SIOCSMIIREG:
  970. if (!capable(CAP_NET_ADMIN))
  971. return -EPERM;
  972. spin_lock_bh(&sky2->phy_lock);
  973. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  974. data->val_in);
  975. spin_unlock_bh(&sky2->phy_lock);
  976. break;
  977. }
  978. return err;
  979. }
  980. #ifdef SKY2_VLAN_TAG_USED
  981. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  982. {
  983. if (onoff) {
  984. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  985. RX_VLAN_STRIP_ON);
  986. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  987. TX_VLAN_TAG_ON);
  988. } else {
  989. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  990. RX_VLAN_STRIP_OFF);
  991. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  992. TX_VLAN_TAG_OFF);
  993. }
  994. }
  995. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  996. {
  997. struct sky2_port *sky2 = netdev_priv(dev);
  998. struct sky2_hw *hw = sky2->hw;
  999. u16 port = sky2->port;
  1000. netif_tx_lock_bh(dev);
  1001. napi_disable(&hw->napi);
  1002. sky2->vlgrp = grp;
  1003. sky2_set_vlan_mode(hw, port, grp != NULL);
  1004. sky2_read32(hw, B0_Y2_SP_LISR);
  1005. napi_enable(&hw->napi);
  1006. netif_tx_unlock_bh(dev);
  1007. }
  1008. #endif
  1009. /*
  1010. * Allocate an skb for receiving. If the MTU is large enough
  1011. * make the skb non-linear with a fragment list of pages.
  1012. */
  1013. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1014. {
  1015. struct sk_buff *skb;
  1016. int i;
  1017. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1018. unsigned char *start;
  1019. /*
  1020. * Workaround for a bug in FIFO that cause hang
  1021. * if the FIFO if the receive buffer is not 64 byte aligned.
  1022. * The buffer returned from netdev_alloc_skb is
  1023. * aligned except if slab debugging is enabled.
  1024. */
  1025. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  1026. if (!skb)
  1027. goto nomem;
  1028. start = PTR_ALIGN(skb->data, 8);
  1029. skb_reserve(skb, start - skb->data);
  1030. } else {
  1031. skb = netdev_alloc_skb(sky2->netdev,
  1032. sky2->rx_data_size + NET_IP_ALIGN);
  1033. if (!skb)
  1034. goto nomem;
  1035. skb_reserve(skb, NET_IP_ALIGN);
  1036. }
  1037. for (i = 0; i < sky2->rx_nfrags; i++) {
  1038. struct page *page = alloc_page(GFP_ATOMIC);
  1039. if (!page)
  1040. goto free_partial;
  1041. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1042. }
  1043. return skb;
  1044. free_partial:
  1045. kfree_skb(skb);
  1046. nomem:
  1047. return NULL;
  1048. }
  1049. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1050. {
  1051. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1052. }
  1053. /*
  1054. * Allocate and setup receiver buffer pool.
  1055. * Normal case this ends up creating one list element for skb
  1056. * in the receive ring. Worst case if using large MTU and each
  1057. * allocation falls on a different 64 bit region, that results
  1058. * in 6 list elements per ring entry.
  1059. * One element is used for checksum enable/disable, and one
  1060. * extra to avoid wrap.
  1061. */
  1062. static int sky2_rx_start(struct sky2_port *sky2)
  1063. {
  1064. struct sky2_hw *hw = sky2->hw;
  1065. struct rx_ring_info *re;
  1066. unsigned rxq = rxqaddr[sky2->port];
  1067. unsigned i, size, thresh;
  1068. sky2->rx_put = sky2->rx_next = 0;
  1069. sky2_qset(hw, rxq);
  1070. /* On PCI express lowering the watermark gives better performance */
  1071. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1072. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1073. /* These chips have no ram buffer?
  1074. * MAC Rx RAM Read is controlled by hardware */
  1075. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1076. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1077. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1078. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1079. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1080. if (!(hw->flags & SKY2_HW_NEW_LE))
  1081. rx_set_checksum(sky2);
  1082. /* Space needed for frame data + headers rounded up */
  1083. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1084. /* Stopping point for hardware truncation */
  1085. thresh = (size - 8) / sizeof(u32);
  1086. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1087. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1088. /* Compute residue after pages */
  1089. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1090. /* Optimize to handle small packets and headers */
  1091. if (size < copybreak)
  1092. size = copybreak;
  1093. if (size < ETH_HLEN)
  1094. size = ETH_HLEN;
  1095. sky2->rx_data_size = size;
  1096. /* Fill Rx ring */
  1097. for (i = 0; i < sky2->rx_pending; i++) {
  1098. re = sky2->rx_ring + i;
  1099. re->skb = sky2_rx_alloc(sky2);
  1100. if (!re->skb)
  1101. goto nomem;
  1102. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1103. dev_kfree_skb(re->skb);
  1104. re->skb = NULL;
  1105. goto nomem;
  1106. }
  1107. sky2_rx_submit(sky2, re);
  1108. }
  1109. /*
  1110. * The receiver hangs if it receives frames larger than the
  1111. * packet buffer. As a workaround, truncate oversize frames, but
  1112. * the register is limited to 9 bits, so if you do frames > 2052
  1113. * you better get the MTU right!
  1114. */
  1115. if (thresh > 0x1ff)
  1116. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1117. else {
  1118. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1119. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1120. }
  1121. /* Tell chip about available buffers */
  1122. sky2_rx_update(sky2, rxq);
  1123. return 0;
  1124. nomem:
  1125. sky2_rx_clean(sky2);
  1126. return -ENOMEM;
  1127. }
  1128. /* Bring up network interface. */
  1129. static int sky2_up(struct net_device *dev)
  1130. {
  1131. struct sky2_port *sky2 = netdev_priv(dev);
  1132. struct sky2_hw *hw = sky2->hw;
  1133. unsigned port = sky2->port;
  1134. u32 imask, ramsize;
  1135. int cap, err = -ENOMEM;
  1136. struct net_device *otherdev = hw->dev[sky2->port^1];
  1137. /*
  1138. * On dual port PCI-X card, there is an problem where status
  1139. * can be received out of order due to split transactions
  1140. */
  1141. if (otherdev && netif_running(otherdev) &&
  1142. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1143. u16 cmd;
  1144. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1145. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1146. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1147. }
  1148. netif_carrier_off(dev);
  1149. /* must be power of 2 */
  1150. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1151. TX_RING_SIZE *
  1152. sizeof(struct sky2_tx_le),
  1153. &sky2->tx_le_map);
  1154. if (!sky2->tx_le)
  1155. goto err_out;
  1156. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1157. GFP_KERNEL);
  1158. if (!sky2->tx_ring)
  1159. goto err_out;
  1160. tx_init(sky2);
  1161. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1162. &sky2->rx_le_map);
  1163. if (!sky2->rx_le)
  1164. goto err_out;
  1165. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1166. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1167. GFP_KERNEL);
  1168. if (!sky2->rx_ring)
  1169. goto err_out;
  1170. sky2_mac_init(hw, port);
  1171. /* Register is number of 4K blocks on internal RAM buffer. */
  1172. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1173. if (ramsize > 0) {
  1174. u32 rxspace;
  1175. hw->flags |= SKY2_HW_RAM_BUFFER;
  1176. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1177. if (ramsize < 16)
  1178. rxspace = ramsize / 2;
  1179. else
  1180. rxspace = 8 + (2*(ramsize - 16))/3;
  1181. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1182. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1183. /* Make sure SyncQ is disabled */
  1184. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1185. RB_RST_SET);
  1186. }
  1187. sky2_qset(hw, txqaddr[port]);
  1188. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1189. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1190. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1191. /* Set almost empty threshold */
  1192. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1193. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1194. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1195. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1196. TX_RING_SIZE - 1);
  1197. #ifdef SKY2_VLAN_TAG_USED
  1198. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1199. #endif
  1200. err = sky2_rx_start(sky2);
  1201. if (err)
  1202. goto err_out;
  1203. /* Enable interrupts from phy/mac for port */
  1204. imask = sky2_read32(hw, B0_IMSK);
  1205. imask |= portirq_msk[port];
  1206. sky2_write32(hw, B0_IMSK, imask);
  1207. sky2_set_multicast(dev);
  1208. if (netif_msg_ifup(sky2))
  1209. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1210. return 0;
  1211. err_out:
  1212. if (sky2->rx_le) {
  1213. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1214. sky2->rx_le, sky2->rx_le_map);
  1215. sky2->rx_le = NULL;
  1216. }
  1217. if (sky2->tx_le) {
  1218. pci_free_consistent(hw->pdev,
  1219. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1220. sky2->tx_le, sky2->tx_le_map);
  1221. sky2->tx_le = NULL;
  1222. }
  1223. kfree(sky2->tx_ring);
  1224. kfree(sky2->rx_ring);
  1225. sky2->tx_ring = NULL;
  1226. sky2->rx_ring = NULL;
  1227. return err;
  1228. }
  1229. /* Modular subtraction in ring */
  1230. static inline int tx_dist(unsigned tail, unsigned head)
  1231. {
  1232. return (head - tail) & (TX_RING_SIZE - 1);
  1233. }
  1234. /* Number of list elements available for next tx */
  1235. static inline int tx_avail(const struct sky2_port *sky2)
  1236. {
  1237. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1238. }
  1239. /* Estimate of number of transmit list elements required */
  1240. static unsigned tx_le_req(const struct sk_buff *skb)
  1241. {
  1242. unsigned count;
  1243. count = sizeof(dma_addr_t) / sizeof(u32);
  1244. count += skb_shinfo(skb)->nr_frags * count;
  1245. if (skb_is_gso(skb))
  1246. ++count;
  1247. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1248. ++count;
  1249. return count;
  1250. }
  1251. /*
  1252. * Put one packet in ring for transmit.
  1253. * A single packet can generate multiple list elements, and
  1254. * the number of ring elements will probably be less than the number
  1255. * of list elements used.
  1256. */
  1257. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1258. {
  1259. struct sky2_port *sky2 = netdev_priv(dev);
  1260. struct sky2_hw *hw = sky2->hw;
  1261. struct sky2_tx_le *le = NULL;
  1262. struct tx_ring_info *re;
  1263. unsigned i, len, first_slot;
  1264. dma_addr_t mapping;
  1265. u16 mss;
  1266. u8 ctrl;
  1267. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1268. return NETDEV_TX_BUSY;
  1269. len = skb_headlen(skb);
  1270. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1271. if (pci_dma_mapping_error(hw->pdev, mapping))
  1272. goto mapping_error;
  1273. first_slot = sky2->tx_prod;
  1274. if (unlikely(netif_msg_tx_queued(sky2)))
  1275. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1276. dev->name, first_slot, skb->len);
  1277. /* Send high bits if needed */
  1278. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1279. le = get_tx_le(sky2);
  1280. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1281. le->opcode = OP_ADDR64 | HW_OWNER;
  1282. }
  1283. /* Check for TCP Segmentation Offload */
  1284. mss = skb_shinfo(skb)->gso_size;
  1285. if (mss != 0) {
  1286. if (!(hw->flags & SKY2_HW_NEW_LE))
  1287. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1288. if (mss != sky2->tx_last_mss) {
  1289. le = get_tx_le(sky2);
  1290. le->addr = cpu_to_le32(mss);
  1291. if (hw->flags & SKY2_HW_NEW_LE)
  1292. le->opcode = OP_MSS | HW_OWNER;
  1293. else
  1294. le->opcode = OP_LRGLEN | HW_OWNER;
  1295. sky2->tx_last_mss = mss;
  1296. }
  1297. }
  1298. ctrl = 0;
  1299. #ifdef SKY2_VLAN_TAG_USED
  1300. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1301. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1302. if (!le) {
  1303. le = get_tx_le(sky2);
  1304. le->addr = 0;
  1305. le->opcode = OP_VLAN|HW_OWNER;
  1306. } else
  1307. le->opcode |= OP_VLAN;
  1308. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1309. ctrl |= INS_VLAN;
  1310. }
  1311. #endif
  1312. /* Handle TCP checksum offload */
  1313. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1314. /* On Yukon EX (some versions) encoding change. */
  1315. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1316. ctrl |= CALSUM; /* auto checksum */
  1317. else {
  1318. const unsigned offset = skb_transport_offset(skb);
  1319. u32 tcpsum;
  1320. tcpsum = offset << 16; /* sum start */
  1321. tcpsum |= offset + skb->csum_offset; /* sum write */
  1322. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1323. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1324. ctrl |= UDPTCP;
  1325. if (tcpsum != sky2->tx_tcpsum) {
  1326. sky2->tx_tcpsum = tcpsum;
  1327. le = get_tx_le(sky2);
  1328. le->addr = cpu_to_le32(tcpsum);
  1329. le->length = 0; /* initial checksum value */
  1330. le->ctrl = 1; /* one packet */
  1331. le->opcode = OP_TCPLISW | HW_OWNER;
  1332. }
  1333. }
  1334. }
  1335. le = get_tx_le(sky2);
  1336. le->addr = cpu_to_le32((u32) mapping);
  1337. le->length = cpu_to_le16(len);
  1338. le->ctrl = ctrl;
  1339. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1340. re = tx_le_re(sky2, le);
  1341. re->skb = skb;
  1342. pci_unmap_addr_set(re, mapaddr, mapping);
  1343. pci_unmap_len_set(re, maplen, len);
  1344. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1345. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1346. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1347. frag->size, PCI_DMA_TODEVICE);
  1348. if (pci_dma_mapping_error(hw->pdev, mapping))
  1349. goto mapping_unwind;
  1350. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1351. le = get_tx_le(sky2);
  1352. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1353. le->ctrl = 0;
  1354. le->opcode = OP_ADDR64 | HW_OWNER;
  1355. }
  1356. le = get_tx_le(sky2);
  1357. le->addr = cpu_to_le32((u32) mapping);
  1358. le->length = cpu_to_le16(frag->size);
  1359. le->ctrl = ctrl;
  1360. le->opcode = OP_BUFFER | HW_OWNER;
  1361. re = tx_le_re(sky2, le);
  1362. re->skb = skb;
  1363. pci_unmap_addr_set(re, mapaddr, mapping);
  1364. pci_unmap_len_set(re, maplen, frag->size);
  1365. }
  1366. le->ctrl |= EOP;
  1367. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1368. netif_stop_queue(dev);
  1369. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1370. dev->trans_start = jiffies;
  1371. return NETDEV_TX_OK;
  1372. mapping_unwind:
  1373. for (i = first_slot; i != sky2->tx_prod; i = RING_NEXT(i, TX_RING_SIZE)) {
  1374. le = sky2->tx_le + i;
  1375. re = sky2->tx_ring + i;
  1376. switch(le->opcode & ~HW_OWNER) {
  1377. case OP_LARGESEND:
  1378. case OP_PACKET:
  1379. pci_unmap_single(hw->pdev,
  1380. pci_unmap_addr(re, mapaddr),
  1381. pci_unmap_len(re, maplen),
  1382. PCI_DMA_TODEVICE);
  1383. break;
  1384. case OP_BUFFER:
  1385. pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
  1386. pci_unmap_len(re, maplen),
  1387. PCI_DMA_TODEVICE);
  1388. break;
  1389. }
  1390. }
  1391. sky2->tx_prod = first_slot;
  1392. mapping_error:
  1393. if (net_ratelimit())
  1394. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1395. dev_kfree_skb(skb);
  1396. return NETDEV_TX_OK;
  1397. }
  1398. /*
  1399. * Free ring elements from starting at tx_cons until "done"
  1400. *
  1401. * NB: the hardware will tell us about partial completion of multi-part
  1402. * buffers so make sure not to free skb to early.
  1403. */
  1404. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1405. {
  1406. struct net_device *dev = sky2->netdev;
  1407. struct pci_dev *pdev = sky2->hw->pdev;
  1408. unsigned idx;
  1409. BUG_ON(done >= TX_RING_SIZE);
  1410. for (idx = sky2->tx_cons; idx != done;
  1411. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1412. struct sky2_tx_le *le = sky2->tx_le + idx;
  1413. struct tx_ring_info *re = sky2->tx_ring + idx;
  1414. switch(le->opcode & ~HW_OWNER) {
  1415. case OP_LARGESEND:
  1416. case OP_PACKET:
  1417. pci_unmap_single(pdev,
  1418. pci_unmap_addr(re, mapaddr),
  1419. pci_unmap_len(re, maplen),
  1420. PCI_DMA_TODEVICE);
  1421. break;
  1422. case OP_BUFFER:
  1423. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1424. pci_unmap_len(re, maplen),
  1425. PCI_DMA_TODEVICE);
  1426. break;
  1427. }
  1428. if (le->ctrl & EOP) {
  1429. if (unlikely(netif_msg_tx_done(sky2)))
  1430. printk(KERN_DEBUG "%s: tx done %u\n",
  1431. dev->name, idx);
  1432. dev->stats.tx_packets++;
  1433. dev->stats.tx_bytes += re->skb->len;
  1434. dev_kfree_skb_any(re->skb);
  1435. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1436. }
  1437. }
  1438. sky2->tx_cons = idx;
  1439. smp_mb();
  1440. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1441. netif_wake_queue(dev);
  1442. }
  1443. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1444. static void sky2_tx_clean(struct net_device *dev)
  1445. {
  1446. struct sky2_port *sky2 = netdev_priv(dev);
  1447. netif_tx_lock_bh(dev);
  1448. sky2_tx_complete(sky2, sky2->tx_prod);
  1449. netif_tx_unlock_bh(dev);
  1450. }
  1451. /* Network shutdown */
  1452. static int sky2_down(struct net_device *dev)
  1453. {
  1454. struct sky2_port *sky2 = netdev_priv(dev);
  1455. struct sky2_hw *hw = sky2->hw;
  1456. unsigned port = sky2->port;
  1457. u16 ctrl;
  1458. u32 imask;
  1459. /* Never really got started! */
  1460. if (!sky2->tx_le)
  1461. return 0;
  1462. if (netif_msg_ifdown(sky2))
  1463. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1464. /* Disable port IRQ */
  1465. imask = sky2_read32(hw, B0_IMSK);
  1466. imask &= ~portirq_msk[port];
  1467. sky2_write32(hw, B0_IMSK, imask);
  1468. synchronize_irq(hw->pdev->irq);
  1469. sky2_gmac_reset(hw, port);
  1470. /* Stop transmitter */
  1471. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1472. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1473. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1474. RB_RST_SET | RB_DIS_OP_MD);
  1475. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1476. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1477. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1478. /* Make sure no packets are pending */
  1479. napi_synchronize(&hw->napi);
  1480. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1481. /* Workaround shared GMAC reset */
  1482. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1483. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1484. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1485. /* Disable Force Sync bit and Enable Alloc bit */
  1486. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1487. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1488. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1489. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1490. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1491. /* Reset the PCI FIFO of the async Tx queue */
  1492. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1493. BMU_RST_SET | BMU_FIFO_RST);
  1494. /* Reset the Tx prefetch units */
  1495. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1496. PREF_UNIT_RST_SET);
  1497. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1498. sky2_rx_stop(sky2);
  1499. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1500. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1501. sky2_phy_power_down(hw, port);
  1502. /* turn off LED's */
  1503. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1504. sky2_tx_clean(dev);
  1505. sky2_rx_clean(sky2);
  1506. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1507. sky2->rx_le, sky2->rx_le_map);
  1508. kfree(sky2->rx_ring);
  1509. pci_free_consistent(hw->pdev,
  1510. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1511. sky2->tx_le, sky2->tx_le_map);
  1512. kfree(sky2->tx_ring);
  1513. sky2->tx_le = NULL;
  1514. sky2->rx_le = NULL;
  1515. sky2->rx_ring = NULL;
  1516. sky2->tx_ring = NULL;
  1517. return 0;
  1518. }
  1519. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1520. {
  1521. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1522. return SPEED_1000;
  1523. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1524. if (aux & PHY_M_PS_SPEED_100)
  1525. return SPEED_100;
  1526. else
  1527. return SPEED_10;
  1528. }
  1529. switch (aux & PHY_M_PS_SPEED_MSK) {
  1530. case PHY_M_PS_SPEED_1000:
  1531. return SPEED_1000;
  1532. case PHY_M_PS_SPEED_100:
  1533. return SPEED_100;
  1534. default:
  1535. return SPEED_10;
  1536. }
  1537. }
  1538. static void sky2_link_up(struct sky2_port *sky2)
  1539. {
  1540. struct sky2_hw *hw = sky2->hw;
  1541. unsigned port = sky2->port;
  1542. u16 reg;
  1543. static const char *fc_name[] = {
  1544. [FC_NONE] = "none",
  1545. [FC_TX] = "tx",
  1546. [FC_RX] = "rx",
  1547. [FC_BOTH] = "both",
  1548. };
  1549. /* enable Rx/Tx */
  1550. reg = gma_read16(hw, port, GM_GP_CTRL);
  1551. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1552. gma_write16(hw, port, GM_GP_CTRL, reg);
  1553. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1554. netif_carrier_on(sky2->netdev);
  1555. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1556. /* Turn on link LED */
  1557. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1558. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1559. if (netif_msg_link(sky2))
  1560. printk(KERN_INFO PFX
  1561. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1562. sky2->netdev->name, sky2->speed,
  1563. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1564. fc_name[sky2->flow_status]);
  1565. }
  1566. static void sky2_link_down(struct sky2_port *sky2)
  1567. {
  1568. struct sky2_hw *hw = sky2->hw;
  1569. unsigned port = sky2->port;
  1570. u16 reg;
  1571. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1572. reg = gma_read16(hw, port, GM_GP_CTRL);
  1573. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1574. gma_write16(hw, port, GM_GP_CTRL, reg);
  1575. netif_carrier_off(sky2->netdev);
  1576. /* Turn on link LED */
  1577. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1578. if (netif_msg_link(sky2))
  1579. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1580. sky2_phy_init(hw, port);
  1581. }
  1582. static enum flow_control sky2_flow(int rx, int tx)
  1583. {
  1584. if (rx)
  1585. return tx ? FC_BOTH : FC_RX;
  1586. else
  1587. return tx ? FC_TX : FC_NONE;
  1588. }
  1589. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1590. {
  1591. struct sky2_hw *hw = sky2->hw;
  1592. unsigned port = sky2->port;
  1593. u16 advert, lpa;
  1594. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1595. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1596. if (lpa & PHY_M_AN_RF) {
  1597. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1598. return -1;
  1599. }
  1600. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1601. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1602. sky2->netdev->name);
  1603. return -1;
  1604. }
  1605. sky2->speed = sky2_phy_speed(hw, aux);
  1606. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1607. /* Since the pause result bits seem to in different positions on
  1608. * different chips. look at registers.
  1609. */
  1610. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1611. /* Shift for bits in fiber PHY */
  1612. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1613. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1614. if (advert & ADVERTISE_1000XPAUSE)
  1615. advert |= ADVERTISE_PAUSE_CAP;
  1616. if (advert & ADVERTISE_1000XPSE_ASYM)
  1617. advert |= ADVERTISE_PAUSE_ASYM;
  1618. if (lpa & LPA_1000XPAUSE)
  1619. lpa |= LPA_PAUSE_CAP;
  1620. if (lpa & LPA_1000XPAUSE_ASYM)
  1621. lpa |= LPA_PAUSE_ASYM;
  1622. }
  1623. sky2->flow_status = FC_NONE;
  1624. if (advert & ADVERTISE_PAUSE_CAP) {
  1625. if (lpa & LPA_PAUSE_CAP)
  1626. sky2->flow_status = FC_BOTH;
  1627. else if (advert & ADVERTISE_PAUSE_ASYM)
  1628. sky2->flow_status = FC_RX;
  1629. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1630. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1631. sky2->flow_status = FC_TX;
  1632. }
  1633. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1634. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1635. sky2->flow_status = FC_NONE;
  1636. if (sky2->flow_status & FC_TX)
  1637. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1638. else
  1639. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1640. return 0;
  1641. }
  1642. /* Interrupt from PHY */
  1643. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1644. {
  1645. struct net_device *dev = hw->dev[port];
  1646. struct sky2_port *sky2 = netdev_priv(dev);
  1647. u16 istatus, phystat;
  1648. if (!netif_running(dev))
  1649. return;
  1650. spin_lock(&sky2->phy_lock);
  1651. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1652. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1653. if (netif_msg_intr(sky2))
  1654. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1655. sky2->netdev->name, istatus, phystat);
  1656. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1657. if (sky2_autoneg_done(sky2, phystat) == 0)
  1658. sky2_link_up(sky2);
  1659. goto out;
  1660. }
  1661. if (istatus & PHY_M_IS_LSP_CHANGE)
  1662. sky2->speed = sky2_phy_speed(hw, phystat);
  1663. if (istatus & PHY_M_IS_DUP_CHANGE)
  1664. sky2->duplex =
  1665. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1666. if (istatus & PHY_M_IS_LST_CHANGE) {
  1667. if (phystat & PHY_M_PS_LINK_UP)
  1668. sky2_link_up(sky2);
  1669. else
  1670. sky2_link_down(sky2);
  1671. }
  1672. out:
  1673. spin_unlock(&sky2->phy_lock);
  1674. }
  1675. /* Transmit timeout is only called if we are running, carrier is up
  1676. * and tx queue is full (stopped).
  1677. */
  1678. static void sky2_tx_timeout(struct net_device *dev)
  1679. {
  1680. struct sky2_port *sky2 = netdev_priv(dev);
  1681. struct sky2_hw *hw = sky2->hw;
  1682. if (netif_msg_timer(sky2))
  1683. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1684. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1685. dev->name, sky2->tx_cons, sky2->tx_prod,
  1686. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1687. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1688. /* can't restart safely under softirq */
  1689. schedule_work(&hw->restart_work);
  1690. }
  1691. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1692. {
  1693. struct sky2_port *sky2 = netdev_priv(dev);
  1694. struct sky2_hw *hw = sky2->hw;
  1695. unsigned port = sky2->port;
  1696. int err;
  1697. u16 ctl, mode;
  1698. u32 imask;
  1699. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1700. return -EINVAL;
  1701. if (new_mtu > ETH_DATA_LEN &&
  1702. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1703. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1704. return -EINVAL;
  1705. if (!netif_running(dev)) {
  1706. dev->mtu = new_mtu;
  1707. return 0;
  1708. }
  1709. imask = sky2_read32(hw, B0_IMSK);
  1710. sky2_write32(hw, B0_IMSK, 0);
  1711. dev->trans_start = jiffies; /* prevent tx timeout */
  1712. netif_stop_queue(dev);
  1713. napi_disable(&hw->napi);
  1714. synchronize_irq(hw->pdev->irq);
  1715. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1716. sky2_set_tx_stfwd(hw, port);
  1717. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1718. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1719. sky2_rx_stop(sky2);
  1720. sky2_rx_clean(sky2);
  1721. dev->mtu = new_mtu;
  1722. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1723. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1724. if (dev->mtu > ETH_DATA_LEN)
  1725. mode |= GM_SMOD_JUMBO_ENA;
  1726. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1727. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1728. err = sky2_rx_start(sky2);
  1729. sky2_write32(hw, B0_IMSK, imask);
  1730. sky2_read32(hw, B0_Y2_SP_LISR);
  1731. napi_enable(&hw->napi);
  1732. if (err)
  1733. dev_close(dev);
  1734. else {
  1735. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1736. netif_wake_queue(dev);
  1737. }
  1738. return err;
  1739. }
  1740. /* For small just reuse existing skb for next receive */
  1741. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1742. const struct rx_ring_info *re,
  1743. unsigned length)
  1744. {
  1745. struct sk_buff *skb;
  1746. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1747. if (likely(skb)) {
  1748. skb_reserve(skb, 2);
  1749. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1750. length, PCI_DMA_FROMDEVICE);
  1751. skb_copy_from_linear_data(re->skb, skb->data, length);
  1752. skb->ip_summed = re->skb->ip_summed;
  1753. skb->csum = re->skb->csum;
  1754. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1755. length, PCI_DMA_FROMDEVICE);
  1756. re->skb->ip_summed = CHECKSUM_NONE;
  1757. skb_put(skb, length);
  1758. }
  1759. return skb;
  1760. }
  1761. /* Adjust length of skb with fragments to match received data */
  1762. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1763. unsigned int length)
  1764. {
  1765. int i, num_frags;
  1766. unsigned int size;
  1767. /* put header into skb */
  1768. size = min(length, hdr_space);
  1769. skb->tail += size;
  1770. skb->len += size;
  1771. length -= size;
  1772. num_frags = skb_shinfo(skb)->nr_frags;
  1773. for (i = 0; i < num_frags; i++) {
  1774. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1775. if (length == 0) {
  1776. /* don't need this page */
  1777. __free_page(frag->page);
  1778. --skb_shinfo(skb)->nr_frags;
  1779. } else {
  1780. size = min(length, (unsigned) PAGE_SIZE);
  1781. frag->size = size;
  1782. skb->data_len += size;
  1783. skb->truesize += size;
  1784. skb->len += size;
  1785. length -= size;
  1786. }
  1787. }
  1788. }
  1789. /* Normal packet - take skb from ring element and put in a new one */
  1790. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1791. struct rx_ring_info *re,
  1792. unsigned int length)
  1793. {
  1794. struct sk_buff *skb, *nskb;
  1795. unsigned hdr_space = sky2->rx_data_size;
  1796. /* Don't be tricky about reusing pages (yet) */
  1797. nskb = sky2_rx_alloc(sky2);
  1798. if (unlikely(!nskb))
  1799. return NULL;
  1800. skb = re->skb;
  1801. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1802. prefetch(skb->data);
  1803. re->skb = nskb;
  1804. if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
  1805. dev_kfree_skb(nskb);
  1806. re->skb = skb;
  1807. return NULL;
  1808. }
  1809. if (skb_shinfo(skb)->nr_frags)
  1810. skb_put_frags(skb, hdr_space, length);
  1811. else
  1812. skb_put(skb, length);
  1813. return skb;
  1814. }
  1815. /*
  1816. * Receive one packet.
  1817. * For larger packets, get new buffer.
  1818. */
  1819. static struct sk_buff *sky2_receive(struct net_device *dev,
  1820. u16 length, u32 status)
  1821. {
  1822. struct sky2_port *sky2 = netdev_priv(dev);
  1823. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1824. struct sk_buff *skb = NULL;
  1825. u16 count = (status & GMR_FS_LEN) >> 16;
  1826. #ifdef SKY2_VLAN_TAG_USED
  1827. /* Account for vlan tag */
  1828. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1829. count -= VLAN_HLEN;
  1830. #endif
  1831. if (unlikely(netif_msg_rx_status(sky2)))
  1832. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1833. dev->name, sky2->rx_next, status, length);
  1834. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1835. prefetch(sky2->rx_ring + sky2->rx_next);
  1836. /* This chip has hardware problems that generates bogus status.
  1837. * So do only marginal checking and expect higher level protocols
  1838. * to handle crap frames.
  1839. */
  1840. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1841. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1842. length != count)
  1843. goto okay;
  1844. if (status & GMR_FS_ANY_ERR)
  1845. goto error;
  1846. if (!(status & GMR_FS_RX_OK))
  1847. goto resubmit;
  1848. /* if length reported by DMA does not match PHY, packet was truncated */
  1849. if (length != count)
  1850. goto len_error;
  1851. okay:
  1852. if (length < copybreak)
  1853. skb = receive_copy(sky2, re, length);
  1854. else
  1855. skb = receive_new(sky2, re, length);
  1856. resubmit:
  1857. sky2_rx_submit(sky2, re);
  1858. return skb;
  1859. len_error:
  1860. /* Truncation of overlength packets
  1861. causes PHY length to not match MAC length */
  1862. ++dev->stats.rx_length_errors;
  1863. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1864. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1865. dev->name, status, length);
  1866. goto resubmit;
  1867. error:
  1868. ++dev->stats.rx_errors;
  1869. if (status & GMR_FS_RX_FF_OV) {
  1870. dev->stats.rx_over_errors++;
  1871. goto resubmit;
  1872. }
  1873. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1874. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1875. dev->name, status, length);
  1876. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1877. dev->stats.rx_length_errors++;
  1878. if (status & GMR_FS_FRAGMENT)
  1879. dev->stats.rx_frame_errors++;
  1880. if (status & GMR_FS_CRC_ERR)
  1881. dev->stats.rx_crc_errors++;
  1882. goto resubmit;
  1883. }
  1884. /* Transmit complete */
  1885. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1886. {
  1887. struct sky2_port *sky2 = netdev_priv(dev);
  1888. if (netif_running(dev)) {
  1889. netif_tx_lock(dev);
  1890. sky2_tx_complete(sky2, last);
  1891. netif_tx_unlock(dev);
  1892. }
  1893. }
  1894. /* Process status response ring */
  1895. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1896. {
  1897. int work_done = 0;
  1898. unsigned rx[2] = { 0, 0 };
  1899. rmb();
  1900. do {
  1901. struct sky2_port *sky2;
  1902. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1903. unsigned port;
  1904. struct net_device *dev;
  1905. struct sk_buff *skb;
  1906. u32 status;
  1907. u16 length;
  1908. u8 opcode = le->opcode;
  1909. if (!(opcode & HW_OWNER))
  1910. break;
  1911. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1912. port = le->css & CSS_LINK_BIT;
  1913. dev = hw->dev[port];
  1914. sky2 = netdev_priv(dev);
  1915. length = le16_to_cpu(le->length);
  1916. status = le32_to_cpu(le->status);
  1917. le->opcode = 0;
  1918. switch (opcode & ~HW_OWNER) {
  1919. case OP_RXSTAT:
  1920. ++rx[port];
  1921. skb = sky2_receive(dev, length, status);
  1922. if (unlikely(!skb)) {
  1923. dev->stats.rx_dropped++;
  1924. break;
  1925. }
  1926. /* This chip reports checksum status differently */
  1927. if (hw->flags & SKY2_HW_NEW_LE) {
  1928. if (sky2->rx_csum &&
  1929. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1930. (le->css & CSS_TCPUDPCSOK))
  1931. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1932. else
  1933. skb->ip_summed = CHECKSUM_NONE;
  1934. }
  1935. skb->protocol = eth_type_trans(skb, dev);
  1936. dev->stats.rx_packets++;
  1937. dev->stats.rx_bytes += skb->len;
  1938. dev->last_rx = jiffies;
  1939. #ifdef SKY2_VLAN_TAG_USED
  1940. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1941. vlan_hwaccel_receive_skb(skb,
  1942. sky2->vlgrp,
  1943. be16_to_cpu(sky2->rx_tag));
  1944. } else
  1945. #endif
  1946. netif_receive_skb(skb);
  1947. /* Stop after net poll weight */
  1948. if (++work_done >= to_do)
  1949. goto exit_loop;
  1950. break;
  1951. #ifdef SKY2_VLAN_TAG_USED
  1952. case OP_RXVLAN:
  1953. sky2->rx_tag = length;
  1954. break;
  1955. case OP_RXCHKSVLAN:
  1956. sky2->rx_tag = length;
  1957. /* fall through */
  1958. #endif
  1959. case OP_RXCHKS:
  1960. if (!sky2->rx_csum)
  1961. break;
  1962. /* If this happens then driver assuming wrong format */
  1963. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1964. if (net_ratelimit())
  1965. printk(KERN_NOTICE "%s: unexpected"
  1966. " checksum status\n",
  1967. dev->name);
  1968. break;
  1969. }
  1970. /* Both checksum counters are programmed to start at
  1971. * the same offset, so unless there is a problem they
  1972. * should match. This failure is an early indication that
  1973. * hardware receive checksumming won't work.
  1974. */
  1975. if (likely(status >> 16 == (status & 0xffff))) {
  1976. skb = sky2->rx_ring[sky2->rx_next].skb;
  1977. skb->ip_summed = CHECKSUM_COMPLETE;
  1978. skb->csum = status & 0xffff;
  1979. } else {
  1980. printk(KERN_NOTICE PFX "%s: hardware receive "
  1981. "checksum problem (status = %#x)\n",
  1982. dev->name, status);
  1983. sky2->rx_csum = 0;
  1984. sky2_write32(sky2->hw,
  1985. Q_ADDR(rxqaddr[port], Q_CSR),
  1986. BMU_DIS_RX_CHKSUM);
  1987. }
  1988. break;
  1989. case OP_TXINDEXLE:
  1990. /* TX index reports status for both ports */
  1991. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1992. sky2_tx_done(hw->dev[0], status & 0xfff);
  1993. if (hw->dev[1])
  1994. sky2_tx_done(hw->dev[1],
  1995. ((status >> 24) & 0xff)
  1996. | (u16)(length & 0xf) << 8);
  1997. break;
  1998. default:
  1999. if (net_ratelimit())
  2000. printk(KERN_WARNING PFX
  2001. "unknown status opcode 0x%x\n", opcode);
  2002. }
  2003. } while (hw->st_idx != idx);
  2004. /* Fully processed status ring so clear irq */
  2005. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2006. exit_loop:
  2007. if (rx[0])
  2008. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  2009. if (rx[1])
  2010. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  2011. return work_done;
  2012. }
  2013. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2014. {
  2015. struct net_device *dev = hw->dev[port];
  2016. if (net_ratelimit())
  2017. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2018. dev->name, status);
  2019. if (status & Y2_IS_PAR_RD1) {
  2020. if (net_ratelimit())
  2021. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2022. dev->name);
  2023. /* Clear IRQ */
  2024. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2025. }
  2026. if (status & Y2_IS_PAR_WR1) {
  2027. if (net_ratelimit())
  2028. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2029. dev->name);
  2030. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2031. }
  2032. if (status & Y2_IS_PAR_MAC1) {
  2033. if (net_ratelimit())
  2034. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2035. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2036. }
  2037. if (status & Y2_IS_PAR_RX1) {
  2038. if (net_ratelimit())
  2039. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2040. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2041. }
  2042. if (status & Y2_IS_TCP_TXA1) {
  2043. if (net_ratelimit())
  2044. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2045. dev->name);
  2046. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2047. }
  2048. }
  2049. static void sky2_hw_intr(struct sky2_hw *hw)
  2050. {
  2051. struct pci_dev *pdev = hw->pdev;
  2052. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2053. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2054. status &= hwmsk;
  2055. if (status & Y2_IS_TIST_OV)
  2056. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2057. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2058. u16 pci_err;
  2059. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2060. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2061. if (net_ratelimit())
  2062. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2063. pci_err);
  2064. sky2_pci_write16(hw, PCI_STATUS,
  2065. pci_err | PCI_STATUS_ERROR_BITS);
  2066. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2067. }
  2068. if (status & Y2_IS_PCI_EXP) {
  2069. /* PCI-Express uncorrectable Error occurred */
  2070. u32 err;
  2071. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2072. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2073. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2074. 0xfffffffful);
  2075. if (net_ratelimit())
  2076. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2077. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2078. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2079. }
  2080. if (status & Y2_HWE_L1_MASK)
  2081. sky2_hw_error(hw, 0, status);
  2082. status >>= 8;
  2083. if (status & Y2_HWE_L1_MASK)
  2084. sky2_hw_error(hw, 1, status);
  2085. }
  2086. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2087. {
  2088. struct net_device *dev = hw->dev[port];
  2089. struct sky2_port *sky2 = netdev_priv(dev);
  2090. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2091. if (netif_msg_intr(sky2))
  2092. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2093. dev->name, status);
  2094. if (status & GM_IS_RX_CO_OV)
  2095. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2096. if (status & GM_IS_TX_CO_OV)
  2097. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2098. if (status & GM_IS_RX_FF_OR) {
  2099. ++dev->stats.rx_fifo_errors;
  2100. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2101. }
  2102. if (status & GM_IS_TX_FF_UR) {
  2103. ++dev->stats.tx_fifo_errors;
  2104. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2105. }
  2106. }
  2107. /* This should never happen it is a bug. */
  2108. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2109. u16 q, unsigned ring_size)
  2110. {
  2111. struct net_device *dev = hw->dev[port];
  2112. struct sky2_port *sky2 = netdev_priv(dev);
  2113. unsigned idx;
  2114. const u64 *le = (q == Q_R1 || q == Q_R2)
  2115. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2116. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2117. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2118. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2119. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2120. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2121. }
  2122. static int sky2_rx_hung(struct net_device *dev)
  2123. {
  2124. struct sky2_port *sky2 = netdev_priv(dev);
  2125. struct sky2_hw *hw = sky2->hw;
  2126. unsigned port = sky2->port;
  2127. unsigned rxq = rxqaddr[port];
  2128. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2129. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2130. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2131. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2132. /* If idle and MAC or PCI is stuck */
  2133. if (sky2->check.last == dev->last_rx &&
  2134. ((mac_rp == sky2->check.mac_rp &&
  2135. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2136. /* Check if the PCI RX hang */
  2137. (fifo_rp == sky2->check.fifo_rp &&
  2138. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2139. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2140. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2141. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2142. return 1;
  2143. } else {
  2144. sky2->check.last = dev->last_rx;
  2145. sky2->check.mac_rp = mac_rp;
  2146. sky2->check.mac_lev = mac_lev;
  2147. sky2->check.fifo_rp = fifo_rp;
  2148. sky2->check.fifo_lev = fifo_lev;
  2149. return 0;
  2150. }
  2151. }
  2152. static void sky2_watchdog(unsigned long arg)
  2153. {
  2154. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2155. /* Check for lost IRQ once a second */
  2156. if (sky2_read32(hw, B0_ISRC)) {
  2157. napi_schedule(&hw->napi);
  2158. } else {
  2159. int i, active = 0;
  2160. for (i = 0; i < hw->ports; i++) {
  2161. struct net_device *dev = hw->dev[i];
  2162. if (!netif_running(dev))
  2163. continue;
  2164. ++active;
  2165. /* For chips with Rx FIFO, check if stuck */
  2166. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2167. sky2_rx_hung(dev)) {
  2168. pr_info(PFX "%s: receiver hang detected\n",
  2169. dev->name);
  2170. schedule_work(&hw->restart_work);
  2171. return;
  2172. }
  2173. }
  2174. if (active == 0)
  2175. return;
  2176. }
  2177. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2178. }
  2179. /* Hardware/software error handling */
  2180. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2181. {
  2182. if (net_ratelimit())
  2183. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2184. if (status & Y2_IS_HW_ERR)
  2185. sky2_hw_intr(hw);
  2186. if (status & Y2_IS_IRQ_MAC1)
  2187. sky2_mac_intr(hw, 0);
  2188. if (status & Y2_IS_IRQ_MAC2)
  2189. sky2_mac_intr(hw, 1);
  2190. if (status & Y2_IS_CHK_RX1)
  2191. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2192. if (status & Y2_IS_CHK_RX2)
  2193. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2194. if (status & Y2_IS_CHK_TXA1)
  2195. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2196. if (status & Y2_IS_CHK_TXA2)
  2197. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2198. }
  2199. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2200. {
  2201. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2202. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2203. int work_done = 0;
  2204. u16 idx;
  2205. if (unlikely(status & Y2_IS_ERROR))
  2206. sky2_err_intr(hw, status);
  2207. if (status & Y2_IS_IRQ_PHY1)
  2208. sky2_phy_intr(hw, 0);
  2209. if (status & Y2_IS_IRQ_PHY2)
  2210. sky2_phy_intr(hw, 1);
  2211. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2212. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2213. if (work_done >= work_limit)
  2214. goto done;
  2215. }
  2216. napi_complete(napi);
  2217. sky2_read32(hw, B0_Y2_SP_LISR);
  2218. done:
  2219. return work_done;
  2220. }
  2221. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2222. {
  2223. struct sky2_hw *hw = dev_id;
  2224. u32 status;
  2225. /* Reading this mask interrupts as side effect */
  2226. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2227. if (status == 0 || status == ~0)
  2228. return IRQ_NONE;
  2229. prefetch(&hw->st_le[hw->st_idx]);
  2230. napi_schedule(&hw->napi);
  2231. return IRQ_HANDLED;
  2232. }
  2233. #ifdef CONFIG_NET_POLL_CONTROLLER
  2234. static void sky2_netpoll(struct net_device *dev)
  2235. {
  2236. struct sky2_port *sky2 = netdev_priv(dev);
  2237. napi_schedule(&sky2->hw->napi);
  2238. }
  2239. #endif
  2240. /* Chip internal frequency for clock calculations */
  2241. static u32 sky2_mhz(const struct sky2_hw *hw)
  2242. {
  2243. switch (hw->chip_id) {
  2244. case CHIP_ID_YUKON_EC:
  2245. case CHIP_ID_YUKON_EC_U:
  2246. case CHIP_ID_YUKON_EX:
  2247. case CHIP_ID_YUKON_SUPR:
  2248. case CHIP_ID_YUKON_UL_2:
  2249. return 125;
  2250. case CHIP_ID_YUKON_FE:
  2251. return 100;
  2252. case CHIP_ID_YUKON_FE_P:
  2253. return 50;
  2254. case CHIP_ID_YUKON_XL:
  2255. return 156;
  2256. default:
  2257. BUG();
  2258. }
  2259. }
  2260. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2261. {
  2262. return sky2_mhz(hw) * us;
  2263. }
  2264. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2265. {
  2266. return clk / sky2_mhz(hw);
  2267. }
  2268. static int __devinit sky2_init(struct sky2_hw *hw)
  2269. {
  2270. u8 t8;
  2271. /* Enable all clocks and check for bad PCI access */
  2272. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2273. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2274. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2275. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2276. switch(hw->chip_id) {
  2277. case CHIP_ID_YUKON_XL:
  2278. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2279. break;
  2280. case CHIP_ID_YUKON_EC_U:
  2281. hw->flags = SKY2_HW_GIGABIT
  2282. | SKY2_HW_NEWER_PHY
  2283. | SKY2_HW_ADV_POWER_CTL;
  2284. break;
  2285. case CHIP_ID_YUKON_EX:
  2286. hw->flags = SKY2_HW_GIGABIT
  2287. | SKY2_HW_NEWER_PHY
  2288. | SKY2_HW_NEW_LE
  2289. | SKY2_HW_ADV_POWER_CTL;
  2290. /* New transmit checksum */
  2291. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2292. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2293. break;
  2294. case CHIP_ID_YUKON_EC:
  2295. /* This rev is really old, and requires untested workarounds */
  2296. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2297. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2298. return -EOPNOTSUPP;
  2299. }
  2300. hw->flags = SKY2_HW_GIGABIT;
  2301. break;
  2302. case CHIP_ID_YUKON_FE:
  2303. break;
  2304. case CHIP_ID_YUKON_FE_P:
  2305. hw->flags = SKY2_HW_NEWER_PHY
  2306. | SKY2_HW_NEW_LE
  2307. | SKY2_HW_AUTO_TX_SUM
  2308. | SKY2_HW_ADV_POWER_CTL;
  2309. break;
  2310. case CHIP_ID_YUKON_SUPR:
  2311. hw->flags = SKY2_HW_GIGABIT
  2312. | SKY2_HW_NEWER_PHY
  2313. | SKY2_HW_NEW_LE
  2314. | SKY2_HW_AUTO_TX_SUM
  2315. | SKY2_HW_ADV_POWER_CTL;
  2316. break;
  2317. case CHIP_ID_YUKON_UL_2:
  2318. hw->flags = SKY2_HW_GIGABIT
  2319. | SKY2_HW_ADV_POWER_CTL;
  2320. break;
  2321. default:
  2322. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2323. hw->chip_id);
  2324. return -EOPNOTSUPP;
  2325. }
  2326. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2327. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2328. hw->flags |= SKY2_HW_FIBRE_PHY;
  2329. hw->ports = 1;
  2330. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2331. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2332. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2333. ++hw->ports;
  2334. }
  2335. return 0;
  2336. }
  2337. static void sky2_reset(struct sky2_hw *hw)
  2338. {
  2339. struct pci_dev *pdev = hw->pdev;
  2340. u16 status;
  2341. int i, cap;
  2342. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2343. /* disable ASF */
  2344. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2345. status = sky2_read16(hw, HCU_CCSR);
  2346. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2347. HCU_CCSR_UC_STATE_MSK);
  2348. sky2_write16(hw, HCU_CCSR, status);
  2349. } else
  2350. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2351. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2352. /* do a SW reset */
  2353. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2354. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2355. /* allow writes to PCI config */
  2356. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2357. /* clear PCI errors, if any */
  2358. status = sky2_pci_read16(hw, PCI_STATUS);
  2359. status |= PCI_STATUS_ERROR_BITS;
  2360. sky2_pci_write16(hw, PCI_STATUS, status);
  2361. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2362. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2363. if (cap) {
  2364. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2365. 0xfffffffful);
  2366. /* If error bit is stuck on ignore it */
  2367. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2368. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2369. else
  2370. hwe_mask |= Y2_IS_PCI_EXP;
  2371. }
  2372. sky2_power_on(hw);
  2373. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2374. for (i = 0; i < hw->ports; i++) {
  2375. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2376. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2377. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2378. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2379. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2380. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2381. | GMC_BYP_RETR_ON);
  2382. }
  2383. /* Clear I2C IRQ noise */
  2384. sky2_write32(hw, B2_I2C_IRQ, 1);
  2385. /* turn off hardware timer (unused) */
  2386. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2387. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2388. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2389. /* Turn off descriptor polling */
  2390. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2391. /* Turn off receive timestamp */
  2392. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2393. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2394. /* enable the Tx Arbiters */
  2395. for (i = 0; i < hw->ports; i++)
  2396. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2397. /* Initialize ram interface */
  2398. for (i = 0; i < hw->ports; i++) {
  2399. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2400. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2401. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2402. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2403. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2404. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2405. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2406. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2407. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2408. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2409. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2410. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2411. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2412. }
  2413. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2414. for (i = 0; i < hw->ports; i++)
  2415. sky2_gmac_reset(hw, i);
  2416. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2417. hw->st_idx = 0;
  2418. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2419. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2420. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2421. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2422. /* Set the list last index */
  2423. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2424. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2425. sky2_write8(hw, STAT_FIFO_WM, 16);
  2426. /* set Status-FIFO ISR watermark */
  2427. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2428. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2429. else
  2430. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2431. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2432. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2433. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2434. /* enable status unit */
  2435. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2436. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2437. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2438. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2439. }
  2440. static void sky2_restart(struct work_struct *work)
  2441. {
  2442. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2443. struct net_device *dev;
  2444. int i, err;
  2445. rtnl_lock();
  2446. for (i = 0; i < hw->ports; i++) {
  2447. dev = hw->dev[i];
  2448. if (netif_running(dev))
  2449. sky2_down(dev);
  2450. }
  2451. napi_disable(&hw->napi);
  2452. sky2_write32(hw, B0_IMSK, 0);
  2453. sky2_reset(hw);
  2454. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2455. napi_enable(&hw->napi);
  2456. for (i = 0; i < hw->ports; i++) {
  2457. dev = hw->dev[i];
  2458. if (netif_running(dev)) {
  2459. err = sky2_up(dev);
  2460. if (err) {
  2461. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2462. dev->name, err);
  2463. dev_close(dev);
  2464. }
  2465. }
  2466. }
  2467. rtnl_unlock();
  2468. }
  2469. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2470. {
  2471. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2472. }
  2473. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2474. {
  2475. const struct sky2_port *sky2 = netdev_priv(dev);
  2476. wol->supported = sky2_wol_supported(sky2->hw);
  2477. wol->wolopts = sky2->wol;
  2478. }
  2479. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2480. {
  2481. struct sky2_port *sky2 = netdev_priv(dev);
  2482. struct sky2_hw *hw = sky2->hw;
  2483. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2484. || !device_can_wakeup(&hw->pdev->dev))
  2485. return -EOPNOTSUPP;
  2486. sky2->wol = wol->wolopts;
  2487. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2488. hw->chip_id == CHIP_ID_YUKON_EX ||
  2489. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2490. sky2_write32(hw, B0_CTST, sky2->wol
  2491. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2492. device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
  2493. if (!netif_running(dev))
  2494. sky2_wol_init(sky2);
  2495. return 0;
  2496. }
  2497. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2498. {
  2499. if (sky2_is_copper(hw)) {
  2500. u32 modes = SUPPORTED_10baseT_Half
  2501. | SUPPORTED_10baseT_Full
  2502. | SUPPORTED_100baseT_Half
  2503. | SUPPORTED_100baseT_Full
  2504. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2505. if (hw->flags & SKY2_HW_GIGABIT)
  2506. modes |= SUPPORTED_1000baseT_Half
  2507. | SUPPORTED_1000baseT_Full;
  2508. return modes;
  2509. } else
  2510. return SUPPORTED_1000baseT_Half
  2511. | SUPPORTED_1000baseT_Full
  2512. | SUPPORTED_Autoneg
  2513. | SUPPORTED_FIBRE;
  2514. }
  2515. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2516. {
  2517. struct sky2_port *sky2 = netdev_priv(dev);
  2518. struct sky2_hw *hw = sky2->hw;
  2519. ecmd->transceiver = XCVR_INTERNAL;
  2520. ecmd->supported = sky2_supported_modes(hw);
  2521. ecmd->phy_address = PHY_ADDR_MARV;
  2522. if (sky2_is_copper(hw)) {
  2523. ecmd->port = PORT_TP;
  2524. ecmd->speed = sky2->speed;
  2525. } else {
  2526. ecmd->speed = SPEED_1000;
  2527. ecmd->port = PORT_FIBRE;
  2528. }
  2529. ecmd->advertising = sky2->advertising;
  2530. ecmd->autoneg = sky2->autoneg;
  2531. ecmd->duplex = sky2->duplex;
  2532. return 0;
  2533. }
  2534. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2535. {
  2536. struct sky2_port *sky2 = netdev_priv(dev);
  2537. const struct sky2_hw *hw = sky2->hw;
  2538. u32 supported = sky2_supported_modes(hw);
  2539. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2540. ecmd->advertising = supported;
  2541. sky2->duplex = -1;
  2542. sky2->speed = -1;
  2543. } else {
  2544. u32 setting;
  2545. switch (ecmd->speed) {
  2546. case SPEED_1000:
  2547. if (ecmd->duplex == DUPLEX_FULL)
  2548. setting = SUPPORTED_1000baseT_Full;
  2549. else if (ecmd->duplex == DUPLEX_HALF)
  2550. setting = SUPPORTED_1000baseT_Half;
  2551. else
  2552. return -EINVAL;
  2553. break;
  2554. case SPEED_100:
  2555. if (ecmd->duplex == DUPLEX_FULL)
  2556. setting = SUPPORTED_100baseT_Full;
  2557. else if (ecmd->duplex == DUPLEX_HALF)
  2558. setting = SUPPORTED_100baseT_Half;
  2559. else
  2560. return -EINVAL;
  2561. break;
  2562. case SPEED_10:
  2563. if (ecmd->duplex == DUPLEX_FULL)
  2564. setting = SUPPORTED_10baseT_Full;
  2565. else if (ecmd->duplex == DUPLEX_HALF)
  2566. setting = SUPPORTED_10baseT_Half;
  2567. else
  2568. return -EINVAL;
  2569. break;
  2570. default:
  2571. return -EINVAL;
  2572. }
  2573. if ((setting & supported) == 0)
  2574. return -EINVAL;
  2575. sky2->speed = ecmd->speed;
  2576. sky2->duplex = ecmd->duplex;
  2577. }
  2578. sky2->autoneg = ecmd->autoneg;
  2579. sky2->advertising = ecmd->advertising;
  2580. if (netif_running(dev)) {
  2581. sky2_phy_reinit(sky2);
  2582. sky2_set_multicast(dev);
  2583. }
  2584. return 0;
  2585. }
  2586. static void sky2_get_drvinfo(struct net_device *dev,
  2587. struct ethtool_drvinfo *info)
  2588. {
  2589. struct sky2_port *sky2 = netdev_priv(dev);
  2590. strcpy(info->driver, DRV_NAME);
  2591. strcpy(info->version, DRV_VERSION);
  2592. strcpy(info->fw_version, "N/A");
  2593. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2594. }
  2595. static const struct sky2_stat {
  2596. char name[ETH_GSTRING_LEN];
  2597. u16 offset;
  2598. } sky2_stats[] = {
  2599. { "tx_bytes", GM_TXO_OK_HI },
  2600. { "rx_bytes", GM_RXO_OK_HI },
  2601. { "tx_broadcast", GM_TXF_BC_OK },
  2602. { "rx_broadcast", GM_RXF_BC_OK },
  2603. { "tx_multicast", GM_TXF_MC_OK },
  2604. { "rx_multicast", GM_RXF_MC_OK },
  2605. { "tx_unicast", GM_TXF_UC_OK },
  2606. { "rx_unicast", GM_RXF_UC_OK },
  2607. { "tx_mac_pause", GM_TXF_MPAUSE },
  2608. { "rx_mac_pause", GM_RXF_MPAUSE },
  2609. { "collisions", GM_TXF_COL },
  2610. { "late_collision",GM_TXF_LAT_COL },
  2611. { "aborted", GM_TXF_ABO_COL },
  2612. { "single_collisions", GM_TXF_SNG_COL },
  2613. { "multi_collisions", GM_TXF_MUL_COL },
  2614. { "rx_short", GM_RXF_SHT },
  2615. { "rx_runt", GM_RXE_FRAG },
  2616. { "rx_64_byte_packets", GM_RXF_64B },
  2617. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2618. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2619. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2620. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2621. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2622. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2623. { "rx_too_long", GM_RXF_LNG_ERR },
  2624. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2625. { "rx_jabber", GM_RXF_JAB_PKT },
  2626. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2627. { "tx_64_byte_packets", GM_TXF_64B },
  2628. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2629. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2630. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2631. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2632. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2633. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2634. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2635. };
  2636. static u32 sky2_get_rx_csum(struct net_device *dev)
  2637. {
  2638. struct sky2_port *sky2 = netdev_priv(dev);
  2639. return sky2->rx_csum;
  2640. }
  2641. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2642. {
  2643. struct sky2_port *sky2 = netdev_priv(dev);
  2644. sky2->rx_csum = data;
  2645. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2646. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2647. return 0;
  2648. }
  2649. static u32 sky2_get_msglevel(struct net_device *netdev)
  2650. {
  2651. struct sky2_port *sky2 = netdev_priv(netdev);
  2652. return sky2->msg_enable;
  2653. }
  2654. static int sky2_nway_reset(struct net_device *dev)
  2655. {
  2656. struct sky2_port *sky2 = netdev_priv(dev);
  2657. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2658. return -EINVAL;
  2659. sky2_phy_reinit(sky2);
  2660. sky2_set_multicast(dev);
  2661. return 0;
  2662. }
  2663. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2664. {
  2665. struct sky2_hw *hw = sky2->hw;
  2666. unsigned port = sky2->port;
  2667. int i;
  2668. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2669. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2670. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2671. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2672. for (i = 2; i < count; i++)
  2673. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2674. }
  2675. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2676. {
  2677. struct sky2_port *sky2 = netdev_priv(netdev);
  2678. sky2->msg_enable = value;
  2679. }
  2680. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2681. {
  2682. switch (sset) {
  2683. case ETH_SS_STATS:
  2684. return ARRAY_SIZE(sky2_stats);
  2685. default:
  2686. return -EOPNOTSUPP;
  2687. }
  2688. }
  2689. static void sky2_get_ethtool_stats(struct net_device *dev,
  2690. struct ethtool_stats *stats, u64 * data)
  2691. {
  2692. struct sky2_port *sky2 = netdev_priv(dev);
  2693. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2694. }
  2695. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2696. {
  2697. int i;
  2698. switch (stringset) {
  2699. case ETH_SS_STATS:
  2700. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2701. memcpy(data + i * ETH_GSTRING_LEN,
  2702. sky2_stats[i].name, ETH_GSTRING_LEN);
  2703. break;
  2704. }
  2705. }
  2706. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2707. {
  2708. struct sky2_port *sky2 = netdev_priv(dev);
  2709. struct sky2_hw *hw = sky2->hw;
  2710. unsigned port = sky2->port;
  2711. const struct sockaddr *addr = p;
  2712. if (!is_valid_ether_addr(addr->sa_data))
  2713. return -EADDRNOTAVAIL;
  2714. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2715. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2716. dev->dev_addr, ETH_ALEN);
  2717. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2718. dev->dev_addr, ETH_ALEN);
  2719. /* virtual address for data */
  2720. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2721. /* physical address: used for pause frames */
  2722. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2723. return 0;
  2724. }
  2725. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2726. {
  2727. u32 bit;
  2728. bit = ether_crc(ETH_ALEN, addr) & 63;
  2729. filter[bit >> 3] |= 1 << (bit & 7);
  2730. }
  2731. static void sky2_set_multicast(struct net_device *dev)
  2732. {
  2733. struct sky2_port *sky2 = netdev_priv(dev);
  2734. struct sky2_hw *hw = sky2->hw;
  2735. unsigned port = sky2->port;
  2736. struct dev_mc_list *list = dev->mc_list;
  2737. u16 reg;
  2738. u8 filter[8];
  2739. int rx_pause;
  2740. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2741. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2742. memset(filter, 0, sizeof(filter));
  2743. reg = gma_read16(hw, port, GM_RX_CTRL);
  2744. reg |= GM_RXCR_UCF_ENA;
  2745. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2746. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2747. else if (dev->flags & IFF_ALLMULTI)
  2748. memset(filter, 0xff, sizeof(filter));
  2749. else if (dev->mc_count == 0 && !rx_pause)
  2750. reg &= ~GM_RXCR_MCF_ENA;
  2751. else {
  2752. int i;
  2753. reg |= GM_RXCR_MCF_ENA;
  2754. if (rx_pause)
  2755. sky2_add_filter(filter, pause_mc_addr);
  2756. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2757. sky2_add_filter(filter, list->dmi_addr);
  2758. }
  2759. gma_write16(hw, port, GM_MC_ADDR_H1,
  2760. (u16) filter[0] | ((u16) filter[1] << 8));
  2761. gma_write16(hw, port, GM_MC_ADDR_H2,
  2762. (u16) filter[2] | ((u16) filter[3] << 8));
  2763. gma_write16(hw, port, GM_MC_ADDR_H3,
  2764. (u16) filter[4] | ((u16) filter[5] << 8));
  2765. gma_write16(hw, port, GM_MC_ADDR_H4,
  2766. (u16) filter[6] | ((u16) filter[7] << 8));
  2767. gma_write16(hw, port, GM_RX_CTRL, reg);
  2768. }
  2769. /* Can have one global because blinking is controlled by
  2770. * ethtool and that is always under RTNL mutex
  2771. */
  2772. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2773. {
  2774. struct sky2_hw *hw = sky2->hw;
  2775. unsigned port = sky2->port;
  2776. spin_lock_bh(&sky2->phy_lock);
  2777. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2778. hw->chip_id == CHIP_ID_YUKON_EX ||
  2779. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2780. u16 pg;
  2781. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2782. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2783. switch (mode) {
  2784. case MO_LED_OFF:
  2785. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2786. PHY_M_LEDC_LOS_CTRL(8) |
  2787. PHY_M_LEDC_INIT_CTRL(8) |
  2788. PHY_M_LEDC_STA1_CTRL(8) |
  2789. PHY_M_LEDC_STA0_CTRL(8));
  2790. break;
  2791. case MO_LED_ON:
  2792. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2793. PHY_M_LEDC_LOS_CTRL(9) |
  2794. PHY_M_LEDC_INIT_CTRL(9) |
  2795. PHY_M_LEDC_STA1_CTRL(9) |
  2796. PHY_M_LEDC_STA0_CTRL(9));
  2797. break;
  2798. case MO_LED_BLINK:
  2799. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2800. PHY_M_LEDC_LOS_CTRL(0xa) |
  2801. PHY_M_LEDC_INIT_CTRL(0xa) |
  2802. PHY_M_LEDC_STA1_CTRL(0xa) |
  2803. PHY_M_LEDC_STA0_CTRL(0xa));
  2804. break;
  2805. case MO_LED_NORM:
  2806. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2807. PHY_M_LEDC_LOS_CTRL(1) |
  2808. PHY_M_LEDC_INIT_CTRL(8) |
  2809. PHY_M_LEDC_STA1_CTRL(7) |
  2810. PHY_M_LEDC_STA0_CTRL(7));
  2811. }
  2812. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2813. } else
  2814. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2815. PHY_M_LED_MO_DUP(mode) |
  2816. PHY_M_LED_MO_10(mode) |
  2817. PHY_M_LED_MO_100(mode) |
  2818. PHY_M_LED_MO_1000(mode) |
  2819. PHY_M_LED_MO_RX(mode) |
  2820. PHY_M_LED_MO_TX(mode));
  2821. spin_unlock_bh(&sky2->phy_lock);
  2822. }
  2823. /* blink LED's for finding board */
  2824. static int sky2_phys_id(struct net_device *dev, u32 data)
  2825. {
  2826. struct sky2_port *sky2 = netdev_priv(dev);
  2827. unsigned int i;
  2828. if (data == 0)
  2829. data = UINT_MAX;
  2830. for (i = 0; i < data; i++) {
  2831. sky2_led(sky2, MO_LED_ON);
  2832. if (msleep_interruptible(500))
  2833. break;
  2834. sky2_led(sky2, MO_LED_OFF);
  2835. if (msleep_interruptible(500))
  2836. break;
  2837. }
  2838. sky2_led(sky2, MO_LED_NORM);
  2839. return 0;
  2840. }
  2841. static void sky2_get_pauseparam(struct net_device *dev,
  2842. struct ethtool_pauseparam *ecmd)
  2843. {
  2844. struct sky2_port *sky2 = netdev_priv(dev);
  2845. switch (sky2->flow_mode) {
  2846. case FC_NONE:
  2847. ecmd->tx_pause = ecmd->rx_pause = 0;
  2848. break;
  2849. case FC_TX:
  2850. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2851. break;
  2852. case FC_RX:
  2853. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2854. break;
  2855. case FC_BOTH:
  2856. ecmd->tx_pause = ecmd->rx_pause = 1;
  2857. }
  2858. ecmd->autoneg = sky2->autoneg;
  2859. }
  2860. static int sky2_set_pauseparam(struct net_device *dev,
  2861. struct ethtool_pauseparam *ecmd)
  2862. {
  2863. struct sky2_port *sky2 = netdev_priv(dev);
  2864. sky2->autoneg = ecmd->autoneg;
  2865. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2866. if (netif_running(dev))
  2867. sky2_phy_reinit(sky2);
  2868. return 0;
  2869. }
  2870. static int sky2_get_coalesce(struct net_device *dev,
  2871. struct ethtool_coalesce *ecmd)
  2872. {
  2873. struct sky2_port *sky2 = netdev_priv(dev);
  2874. struct sky2_hw *hw = sky2->hw;
  2875. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2876. ecmd->tx_coalesce_usecs = 0;
  2877. else {
  2878. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2879. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2880. }
  2881. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2882. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2883. ecmd->rx_coalesce_usecs = 0;
  2884. else {
  2885. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2886. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2887. }
  2888. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2889. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2890. ecmd->rx_coalesce_usecs_irq = 0;
  2891. else {
  2892. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2893. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2894. }
  2895. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2896. return 0;
  2897. }
  2898. /* Note: this affect both ports */
  2899. static int sky2_set_coalesce(struct net_device *dev,
  2900. struct ethtool_coalesce *ecmd)
  2901. {
  2902. struct sky2_port *sky2 = netdev_priv(dev);
  2903. struct sky2_hw *hw = sky2->hw;
  2904. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2905. if (ecmd->tx_coalesce_usecs > tmax ||
  2906. ecmd->rx_coalesce_usecs > tmax ||
  2907. ecmd->rx_coalesce_usecs_irq > tmax)
  2908. return -EINVAL;
  2909. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2910. return -EINVAL;
  2911. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2912. return -EINVAL;
  2913. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2914. return -EINVAL;
  2915. if (ecmd->tx_coalesce_usecs == 0)
  2916. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2917. else {
  2918. sky2_write32(hw, STAT_TX_TIMER_INI,
  2919. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2920. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2921. }
  2922. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2923. if (ecmd->rx_coalesce_usecs == 0)
  2924. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2925. else {
  2926. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2927. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2928. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2929. }
  2930. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2931. if (ecmd->rx_coalesce_usecs_irq == 0)
  2932. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2933. else {
  2934. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2935. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2936. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2937. }
  2938. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2939. return 0;
  2940. }
  2941. static void sky2_get_ringparam(struct net_device *dev,
  2942. struct ethtool_ringparam *ering)
  2943. {
  2944. struct sky2_port *sky2 = netdev_priv(dev);
  2945. ering->rx_max_pending = RX_MAX_PENDING;
  2946. ering->rx_mini_max_pending = 0;
  2947. ering->rx_jumbo_max_pending = 0;
  2948. ering->tx_max_pending = TX_RING_SIZE - 1;
  2949. ering->rx_pending = sky2->rx_pending;
  2950. ering->rx_mini_pending = 0;
  2951. ering->rx_jumbo_pending = 0;
  2952. ering->tx_pending = sky2->tx_pending;
  2953. }
  2954. static int sky2_set_ringparam(struct net_device *dev,
  2955. struct ethtool_ringparam *ering)
  2956. {
  2957. struct sky2_port *sky2 = netdev_priv(dev);
  2958. int err = 0;
  2959. if (ering->rx_pending > RX_MAX_PENDING ||
  2960. ering->rx_pending < 8 ||
  2961. ering->tx_pending < MAX_SKB_TX_LE ||
  2962. ering->tx_pending > TX_RING_SIZE - 1)
  2963. return -EINVAL;
  2964. if (netif_running(dev))
  2965. sky2_down(dev);
  2966. sky2->rx_pending = ering->rx_pending;
  2967. sky2->tx_pending = ering->tx_pending;
  2968. if (netif_running(dev)) {
  2969. err = sky2_up(dev);
  2970. if (err)
  2971. dev_close(dev);
  2972. }
  2973. return err;
  2974. }
  2975. static int sky2_get_regs_len(struct net_device *dev)
  2976. {
  2977. return 0x4000;
  2978. }
  2979. /*
  2980. * Returns copy of control register region
  2981. * Note: ethtool_get_regs always provides full size (16k) buffer
  2982. */
  2983. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2984. void *p)
  2985. {
  2986. const struct sky2_port *sky2 = netdev_priv(dev);
  2987. const void __iomem *io = sky2->hw->regs;
  2988. unsigned int b;
  2989. regs->version = 1;
  2990. for (b = 0; b < 128; b++) {
  2991. /* This complicated switch statement is to make sure and
  2992. * only access regions that are unreserved.
  2993. * Some blocks are only valid on dual port cards.
  2994. * and block 3 has some special diagnostic registers that
  2995. * are poison.
  2996. */
  2997. switch (b) {
  2998. case 3:
  2999. /* skip diagnostic ram region */
  3000. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3001. break;
  3002. /* dual port cards only */
  3003. case 5: /* Tx Arbiter 2 */
  3004. case 9: /* RX2 */
  3005. case 14 ... 15: /* TX2 */
  3006. case 17: case 19: /* Ram Buffer 2 */
  3007. case 22 ... 23: /* Tx Ram Buffer 2 */
  3008. case 25: /* Rx MAC Fifo 1 */
  3009. case 27: /* Tx MAC Fifo 2 */
  3010. case 31: /* GPHY 2 */
  3011. case 40 ... 47: /* Pattern Ram 2 */
  3012. case 52: case 54: /* TCP Segmentation 2 */
  3013. case 112 ... 116: /* GMAC 2 */
  3014. if (sky2->hw->ports == 1)
  3015. goto reserved;
  3016. /* fall through */
  3017. case 0: /* Control */
  3018. case 2: /* Mac address */
  3019. case 4: /* Tx Arbiter 1 */
  3020. case 7: /* PCI express reg */
  3021. case 8: /* RX1 */
  3022. case 12 ... 13: /* TX1 */
  3023. case 16: case 18:/* Rx Ram Buffer 1 */
  3024. case 20 ... 21: /* Tx Ram Buffer 1 */
  3025. case 24: /* Rx MAC Fifo 1 */
  3026. case 26: /* Tx MAC Fifo 1 */
  3027. case 28 ... 29: /* Descriptor and status unit */
  3028. case 30: /* GPHY 1*/
  3029. case 32 ... 39: /* Pattern Ram 1 */
  3030. case 48: case 50: /* TCP Segmentation 1 */
  3031. case 56 ... 60: /* PCI space */
  3032. case 80 ... 84: /* GMAC 1 */
  3033. memcpy_fromio(p, io, 128);
  3034. break;
  3035. default:
  3036. reserved:
  3037. memset(p, 0, 128);
  3038. }
  3039. p += 128;
  3040. io += 128;
  3041. }
  3042. }
  3043. /* In order to do Jumbo packets on these chips, need to turn off the
  3044. * transmit store/forward. Therefore checksum offload won't work.
  3045. */
  3046. static int no_tx_offload(struct net_device *dev)
  3047. {
  3048. const struct sky2_port *sky2 = netdev_priv(dev);
  3049. const struct sky2_hw *hw = sky2->hw;
  3050. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3051. }
  3052. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3053. {
  3054. if (data && no_tx_offload(dev))
  3055. return -EINVAL;
  3056. return ethtool_op_set_tx_csum(dev, data);
  3057. }
  3058. static int sky2_set_tso(struct net_device *dev, u32 data)
  3059. {
  3060. if (data && no_tx_offload(dev))
  3061. return -EINVAL;
  3062. return ethtool_op_set_tso(dev, data);
  3063. }
  3064. static int sky2_get_eeprom_len(struct net_device *dev)
  3065. {
  3066. struct sky2_port *sky2 = netdev_priv(dev);
  3067. struct sky2_hw *hw = sky2->hw;
  3068. u16 reg2;
  3069. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3070. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3071. }
  3072. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3073. {
  3074. unsigned long start = jiffies;
  3075. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3076. /* Can take up to 10.6 ms for write */
  3077. if (time_after(jiffies, start + HZ/4)) {
  3078. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3079. return -ETIMEDOUT;
  3080. }
  3081. mdelay(1);
  3082. }
  3083. return 0;
  3084. }
  3085. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3086. u16 offset, size_t length)
  3087. {
  3088. int rc = 0;
  3089. while (length > 0) {
  3090. u32 val;
  3091. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3092. rc = sky2_vpd_wait(hw, cap, 0);
  3093. if (rc)
  3094. break;
  3095. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3096. memcpy(data, &val, min(sizeof(val), length));
  3097. offset += sizeof(u32);
  3098. data += sizeof(u32);
  3099. length -= sizeof(u32);
  3100. }
  3101. return rc;
  3102. }
  3103. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3104. u16 offset, unsigned int length)
  3105. {
  3106. unsigned int i;
  3107. int rc = 0;
  3108. for (i = 0; i < length; i += sizeof(u32)) {
  3109. u32 val = *(u32 *)(data + i);
  3110. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3111. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3112. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3113. if (rc)
  3114. break;
  3115. }
  3116. return rc;
  3117. }
  3118. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3119. u8 *data)
  3120. {
  3121. struct sky2_port *sky2 = netdev_priv(dev);
  3122. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3123. if (!cap)
  3124. return -EINVAL;
  3125. eeprom->magic = SKY2_EEPROM_MAGIC;
  3126. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3127. }
  3128. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3129. u8 *data)
  3130. {
  3131. struct sky2_port *sky2 = netdev_priv(dev);
  3132. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3133. if (!cap)
  3134. return -EINVAL;
  3135. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3136. return -EINVAL;
  3137. /* Partial writes not supported */
  3138. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3139. return -EINVAL;
  3140. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3141. }
  3142. static const struct ethtool_ops sky2_ethtool_ops = {
  3143. .get_settings = sky2_get_settings,
  3144. .set_settings = sky2_set_settings,
  3145. .get_drvinfo = sky2_get_drvinfo,
  3146. .get_wol = sky2_get_wol,
  3147. .set_wol = sky2_set_wol,
  3148. .get_msglevel = sky2_get_msglevel,
  3149. .set_msglevel = sky2_set_msglevel,
  3150. .nway_reset = sky2_nway_reset,
  3151. .get_regs_len = sky2_get_regs_len,
  3152. .get_regs = sky2_get_regs,
  3153. .get_link = ethtool_op_get_link,
  3154. .get_eeprom_len = sky2_get_eeprom_len,
  3155. .get_eeprom = sky2_get_eeprom,
  3156. .set_eeprom = sky2_set_eeprom,
  3157. .set_sg = ethtool_op_set_sg,
  3158. .set_tx_csum = sky2_set_tx_csum,
  3159. .set_tso = sky2_set_tso,
  3160. .get_rx_csum = sky2_get_rx_csum,
  3161. .set_rx_csum = sky2_set_rx_csum,
  3162. .get_strings = sky2_get_strings,
  3163. .get_coalesce = sky2_get_coalesce,
  3164. .set_coalesce = sky2_set_coalesce,
  3165. .get_ringparam = sky2_get_ringparam,
  3166. .set_ringparam = sky2_set_ringparam,
  3167. .get_pauseparam = sky2_get_pauseparam,
  3168. .set_pauseparam = sky2_set_pauseparam,
  3169. .phys_id = sky2_phys_id,
  3170. .get_sset_count = sky2_get_sset_count,
  3171. .get_ethtool_stats = sky2_get_ethtool_stats,
  3172. };
  3173. #ifdef CONFIG_SKY2_DEBUG
  3174. static struct dentry *sky2_debug;
  3175. /*
  3176. * Read and parse the first part of Vital Product Data
  3177. */
  3178. #define VPD_SIZE 128
  3179. #define VPD_MAGIC 0x82
  3180. static const struct vpd_tag {
  3181. char tag[2];
  3182. char *label;
  3183. } vpd_tags[] = {
  3184. { "PN", "Part Number" },
  3185. { "EC", "Engineering Level" },
  3186. { "MN", "Manufacturer" },
  3187. { "SN", "Serial Number" },
  3188. { "YA", "Asset Tag" },
  3189. { "VL", "First Error Log Message" },
  3190. { "VF", "Second Error Log Message" },
  3191. { "VB", "Boot Agent ROM Configuration" },
  3192. { "VE", "EFI UNDI Configuration" },
  3193. };
  3194. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3195. {
  3196. size_t vpd_size;
  3197. loff_t offs;
  3198. u8 len;
  3199. unsigned char *buf;
  3200. u16 reg2;
  3201. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3202. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3203. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3204. buf = kmalloc(vpd_size, GFP_KERNEL);
  3205. if (!buf) {
  3206. seq_puts(seq, "no memory!\n");
  3207. return;
  3208. }
  3209. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3210. seq_puts(seq, "VPD read failed\n");
  3211. goto out;
  3212. }
  3213. if (buf[0] != VPD_MAGIC) {
  3214. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3215. goto out;
  3216. }
  3217. len = buf[1];
  3218. if (len == 0 || len > vpd_size - 4) {
  3219. seq_printf(seq, "Invalid id length: %d\n", len);
  3220. goto out;
  3221. }
  3222. seq_printf(seq, "%.*s\n", len, buf + 3);
  3223. offs = len + 3;
  3224. while (offs < vpd_size - 4) {
  3225. int i;
  3226. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3227. break;
  3228. len = buf[offs + 2];
  3229. if (offs + len + 3 >= vpd_size)
  3230. break;
  3231. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3232. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3233. seq_printf(seq, " %s: %.*s\n",
  3234. vpd_tags[i].label, len, buf + offs + 3);
  3235. break;
  3236. }
  3237. }
  3238. offs += len + 3;
  3239. }
  3240. out:
  3241. kfree(buf);
  3242. }
  3243. static int sky2_debug_show(struct seq_file *seq, void *v)
  3244. {
  3245. struct net_device *dev = seq->private;
  3246. const struct sky2_port *sky2 = netdev_priv(dev);
  3247. struct sky2_hw *hw = sky2->hw;
  3248. unsigned port = sky2->port;
  3249. unsigned idx, last;
  3250. int sop;
  3251. sky2_show_vpd(seq, hw);
  3252. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3253. sky2_read32(hw, B0_ISRC),
  3254. sky2_read32(hw, B0_IMSK),
  3255. sky2_read32(hw, B0_Y2_SP_ICR));
  3256. if (!netif_running(dev)) {
  3257. seq_printf(seq, "network not running\n");
  3258. return 0;
  3259. }
  3260. napi_disable(&hw->napi);
  3261. last = sky2_read16(hw, STAT_PUT_IDX);
  3262. if (hw->st_idx == last)
  3263. seq_puts(seq, "Status ring (empty)\n");
  3264. else {
  3265. seq_puts(seq, "Status ring\n");
  3266. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3267. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3268. const struct sky2_status_le *le = hw->st_le + idx;
  3269. seq_printf(seq, "[%d] %#x %d %#x\n",
  3270. idx, le->opcode, le->length, le->status);
  3271. }
  3272. seq_puts(seq, "\n");
  3273. }
  3274. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3275. sky2->tx_cons, sky2->tx_prod,
  3276. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3277. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3278. /* Dump contents of tx ring */
  3279. sop = 1;
  3280. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3281. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3282. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3283. u32 a = le32_to_cpu(le->addr);
  3284. if (sop)
  3285. seq_printf(seq, "%u:", idx);
  3286. sop = 0;
  3287. switch(le->opcode & ~HW_OWNER) {
  3288. case OP_ADDR64:
  3289. seq_printf(seq, " %#x:", a);
  3290. break;
  3291. case OP_LRGLEN:
  3292. seq_printf(seq, " mtu=%d", a);
  3293. break;
  3294. case OP_VLAN:
  3295. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3296. break;
  3297. case OP_TCPLISW:
  3298. seq_printf(seq, " csum=%#x", a);
  3299. break;
  3300. case OP_LARGESEND:
  3301. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3302. break;
  3303. case OP_PACKET:
  3304. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3305. break;
  3306. case OP_BUFFER:
  3307. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3308. break;
  3309. default:
  3310. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3311. a, le16_to_cpu(le->length));
  3312. }
  3313. if (le->ctrl & EOP) {
  3314. seq_putc(seq, '\n');
  3315. sop = 1;
  3316. }
  3317. }
  3318. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3319. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3320. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3321. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3322. sky2_read32(hw, B0_Y2_SP_LISR);
  3323. napi_enable(&hw->napi);
  3324. return 0;
  3325. }
  3326. static int sky2_debug_open(struct inode *inode, struct file *file)
  3327. {
  3328. return single_open(file, sky2_debug_show, inode->i_private);
  3329. }
  3330. static const struct file_operations sky2_debug_fops = {
  3331. .owner = THIS_MODULE,
  3332. .open = sky2_debug_open,
  3333. .read = seq_read,
  3334. .llseek = seq_lseek,
  3335. .release = single_release,
  3336. };
  3337. /*
  3338. * Use network device events to create/remove/rename
  3339. * debugfs file entries
  3340. */
  3341. static int sky2_device_event(struct notifier_block *unused,
  3342. unsigned long event, void *ptr)
  3343. {
  3344. struct net_device *dev = ptr;
  3345. struct sky2_port *sky2 = netdev_priv(dev);
  3346. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3347. return NOTIFY_DONE;
  3348. switch(event) {
  3349. case NETDEV_CHANGENAME:
  3350. if (sky2->debugfs) {
  3351. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3352. sky2_debug, dev->name);
  3353. }
  3354. break;
  3355. case NETDEV_GOING_DOWN:
  3356. if (sky2->debugfs) {
  3357. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3358. dev->name);
  3359. debugfs_remove(sky2->debugfs);
  3360. sky2->debugfs = NULL;
  3361. }
  3362. break;
  3363. case NETDEV_UP:
  3364. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3365. sky2_debug, dev,
  3366. &sky2_debug_fops);
  3367. if (IS_ERR(sky2->debugfs))
  3368. sky2->debugfs = NULL;
  3369. }
  3370. return NOTIFY_DONE;
  3371. }
  3372. static struct notifier_block sky2_notifier = {
  3373. .notifier_call = sky2_device_event,
  3374. };
  3375. static __init void sky2_debug_init(void)
  3376. {
  3377. struct dentry *ent;
  3378. ent = debugfs_create_dir("sky2", NULL);
  3379. if (!ent || IS_ERR(ent))
  3380. return;
  3381. sky2_debug = ent;
  3382. register_netdevice_notifier(&sky2_notifier);
  3383. }
  3384. static __exit void sky2_debug_cleanup(void)
  3385. {
  3386. if (sky2_debug) {
  3387. unregister_netdevice_notifier(&sky2_notifier);
  3388. debugfs_remove(sky2_debug);
  3389. sky2_debug = NULL;
  3390. }
  3391. }
  3392. #else
  3393. #define sky2_debug_init()
  3394. #define sky2_debug_cleanup()
  3395. #endif
  3396. /* Two copies of network device operations to handle special case of
  3397. not allowing netpoll on second port */
  3398. static const struct net_device_ops sky2_netdev_ops[2] = {
  3399. {
  3400. .ndo_open = sky2_up,
  3401. .ndo_stop = sky2_down,
  3402. .ndo_start_xmit = sky2_xmit_frame,
  3403. .ndo_do_ioctl = sky2_ioctl,
  3404. .ndo_validate_addr = eth_validate_addr,
  3405. .ndo_set_mac_address = sky2_set_mac_address,
  3406. .ndo_set_multicast_list = sky2_set_multicast,
  3407. .ndo_change_mtu = sky2_change_mtu,
  3408. .ndo_tx_timeout = sky2_tx_timeout,
  3409. #ifdef SKY2_VLAN_TAG_USED
  3410. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3411. #endif
  3412. #ifdef CONFIG_NET_POLL_CONTROLLER
  3413. .ndo_poll_controller = sky2_netpoll,
  3414. #endif
  3415. },
  3416. {
  3417. .ndo_open = sky2_up,
  3418. .ndo_stop = sky2_down,
  3419. .ndo_start_xmit = sky2_xmit_frame,
  3420. .ndo_do_ioctl = sky2_ioctl,
  3421. .ndo_validate_addr = eth_validate_addr,
  3422. .ndo_set_mac_address = sky2_set_mac_address,
  3423. .ndo_set_multicast_list = sky2_set_multicast,
  3424. .ndo_change_mtu = sky2_change_mtu,
  3425. .ndo_tx_timeout = sky2_tx_timeout,
  3426. #ifdef SKY2_VLAN_TAG_USED
  3427. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3428. #endif
  3429. },
  3430. };
  3431. /* Initialize network device */
  3432. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3433. unsigned port,
  3434. int highmem, int wol)
  3435. {
  3436. struct sky2_port *sky2;
  3437. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3438. if (!dev) {
  3439. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3440. return NULL;
  3441. }
  3442. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3443. dev->irq = hw->pdev->irq;
  3444. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3445. dev->watchdog_timeo = TX_WATCHDOG;
  3446. dev->netdev_ops = &sky2_netdev_ops[port];
  3447. sky2 = netdev_priv(dev);
  3448. sky2->netdev = dev;
  3449. sky2->hw = hw;
  3450. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3451. /* Auto speed and flow control */
  3452. sky2->autoneg = AUTONEG_ENABLE;
  3453. sky2->flow_mode = FC_BOTH;
  3454. sky2->duplex = -1;
  3455. sky2->speed = -1;
  3456. sky2->advertising = sky2_supported_modes(hw);
  3457. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3458. sky2->wol = wol;
  3459. spin_lock_init(&sky2->phy_lock);
  3460. sky2->tx_pending = TX_DEF_PENDING;
  3461. sky2->rx_pending = RX_DEF_PENDING;
  3462. hw->dev[port] = dev;
  3463. sky2->port = port;
  3464. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3465. if (highmem)
  3466. dev->features |= NETIF_F_HIGHDMA;
  3467. #ifdef SKY2_VLAN_TAG_USED
  3468. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3469. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3470. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3471. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3472. }
  3473. #endif
  3474. /* read the mac address */
  3475. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3476. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3477. return dev;
  3478. }
  3479. static void __devinit sky2_show_addr(struct net_device *dev)
  3480. {
  3481. const struct sky2_port *sky2 = netdev_priv(dev);
  3482. if (netif_msg_probe(sky2))
  3483. printk(KERN_INFO PFX "%s: addr %pM\n",
  3484. dev->name, dev->dev_addr);
  3485. }
  3486. /* Handle software interrupt used during MSI test */
  3487. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3488. {
  3489. struct sky2_hw *hw = dev_id;
  3490. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3491. if (status == 0)
  3492. return IRQ_NONE;
  3493. if (status & Y2_IS_IRQ_SW) {
  3494. hw->flags |= SKY2_HW_USE_MSI;
  3495. wake_up(&hw->msi_wait);
  3496. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3497. }
  3498. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3499. return IRQ_HANDLED;
  3500. }
  3501. /* Test interrupt path by forcing a a software IRQ */
  3502. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3503. {
  3504. struct pci_dev *pdev = hw->pdev;
  3505. int err;
  3506. init_waitqueue_head (&hw->msi_wait);
  3507. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3508. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3509. if (err) {
  3510. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3511. return err;
  3512. }
  3513. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3514. sky2_read8(hw, B0_CTST);
  3515. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3516. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3517. /* MSI test failed, go back to INTx mode */
  3518. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3519. "switching to INTx mode.\n");
  3520. err = -EOPNOTSUPP;
  3521. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3522. }
  3523. sky2_write32(hw, B0_IMSK, 0);
  3524. sky2_read32(hw, B0_IMSK);
  3525. free_irq(pdev->irq, hw);
  3526. return err;
  3527. }
  3528. /* This driver supports yukon2 chipset only */
  3529. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3530. {
  3531. const char *name[] = {
  3532. "XL", /* 0xb3 */
  3533. "EC Ultra", /* 0xb4 */
  3534. "Extreme", /* 0xb5 */
  3535. "EC", /* 0xb6 */
  3536. "FE", /* 0xb7 */
  3537. "FE+", /* 0xb8 */
  3538. "Supreme", /* 0xb9 */
  3539. "UL 2", /* 0xba */
  3540. };
  3541. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3542. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3543. else
  3544. snprintf(buf, sz, "(chip %#x)", chipid);
  3545. return buf;
  3546. }
  3547. static int __devinit sky2_probe(struct pci_dev *pdev,
  3548. const struct pci_device_id *ent)
  3549. {
  3550. struct net_device *dev;
  3551. struct sky2_hw *hw;
  3552. int err, using_dac = 0, wol_default;
  3553. u32 reg;
  3554. char buf1[16];
  3555. err = pci_enable_device(pdev);
  3556. if (err) {
  3557. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3558. goto err_out;
  3559. }
  3560. err = pci_request_regions(pdev, DRV_NAME);
  3561. if (err) {
  3562. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3563. goto err_out_disable;
  3564. }
  3565. pci_set_master(pdev);
  3566. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3567. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3568. using_dac = 1;
  3569. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3570. if (err < 0) {
  3571. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3572. "for consistent allocations\n");
  3573. goto err_out_free_regions;
  3574. }
  3575. } else {
  3576. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3577. if (err) {
  3578. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3579. goto err_out_free_regions;
  3580. }
  3581. }
  3582. /* Get configuration information
  3583. * Note: only regular PCI config access once to test for HW issues
  3584. * other PCI access through shared memory for speed and to
  3585. * avoid MMCONFIG problems.
  3586. */
  3587. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3588. if (err) {
  3589. dev_err(&pdev->dev, "PCI read config failed\n");
  3590. goto err_out_free_regions;
  3591. }
  3592. /* size of available VPD, only impact sysfs */
  3593. err = pci_vpd_truncate(pdev, 1ul << (((reg & PCI_VPD_ROM_SZ) >> 14) + 8));
  3594. if (err)
  3595. dev_warn(&pdev->dev, "Can't set VPD size\n");
  3596. #ifdef __BIG_ENDIAN
  3597. /* The sk98lin vendor driver uses hardware byte swapping but
  3598. * this driver uses software swapping.
  3599. */
  3600. reg &= ~PCI_REV_DESC;
  3601. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3602. if (err) {
  3603. dev_err(&pdev->dev, "PCI write config failed\n");
  3604. goto err_out_free_regions;
  3605. }
  3606. #endif
  3607. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3608. err = -ENOMEM;
  3609. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3610. if (!hw) {
  3611. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3612. goto err_out_free_regions;
  3613. }
  3614. hw->pdev = pdev;
  3615. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3616. if (!hw->regs) {
  3617. dev_err(&pdev->dev, "cannot map device registers\n");
  3618. goto err_out_free_hw;
  3619. }
  3620. /* ring for status responses */
  3621. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3622. if (!hw->st_le)
  3623. goto err_out_iounmap;
  3624. err = sky2_init(hw);
  3625. if (err)
  3626. goto err_out_iounmap;
  3627. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3628. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3629. sky2_reset(hw);
  3630. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3631. if (!dev) {
  3632. err = -ENOMEM;
  3633. goto err_out_free_pci;
  3634. }
  3635. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3636. err = sky2_test_msi(hw);
  3637. if (err == -EOPNOTSUPP)
  3638. pci_disable_msi(pdev);
  3639. else if (err)
  3640. goto err_out_free_netdev;
  3641. }
  3642. err = register_netdev(dev);
  3643. if (err) {
  3644. dev_err(&pdev->dev, "cannot register net device\n");
  3645. goto err_out_free_netdev;
  3646. }
  3647. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3648. err = request_irq(pdev->irq, sky2_intr,
  3649. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3650. dev->name, hw);
  3651. if (err) {
  3652. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3653. goto err_out_unregister;
  3654. }
  3655. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3656. napi_enable(&hw->napi);
  3657. sky2_show_addr(dev);
  3658. if (hw->ports > 1) {
  3659. struct net_device *dev1;
  3660. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3661. if (!dev1)
  3662. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3663. else if ((err = register_netdev(dev1))) {
  3664. dev_warn(&pdev->dev,
  3665. "register of second port failed (%d)\n", err);
  3666. hw->dev[1] = NULL;
  3667. free_netdev(dev1);
  3668. } else
  3669. sky2_show_addr(dev1);
  3670. }
  3671. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3672. INIT_WORK(&hw->restart_work, sky2_restart);
  3673. pci_set_drvdata(pdev, hw);
  3674. return 0;
  3675. err_out_unregister:
  3676. if (hw->flags & SKY2_HW_USE_MSI)
  3677. pci_disable_msi(pdev);
  3678. unregister_netdev(dev);
  3679. err_out_free_netdev:
  3680. free_netdev(dev);
  3681. err_out_free_pci:
  3682. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3683. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3684. err_out_iounmap:
  3685. iounmap(hw->regs);
  3686. err_out_free_hw:
  3687. kfree(hw);
  3688. err_out_free_regions:
  3689. pci_release_regions(pdev);
  3690. err_out_disable:
  3691. pci_disable_device(pdev);
  3692. err_out:
  3693. pci_set_drvdata(pdev, NULL);
  3694. return err;
  3695. }
  3696. static void __devexit sky2_remove(struct pci_dev *pdev)
  3697. {
  3698. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3699. int i;
  3700. if (!hw)
  3701. return;
  3702. del_timer_sync(&hw->watchdog_timer);
  3703. cancel_work_sync(&hw->restart_work);
  3704. for (i = hw->ports-1; i >= 0; --i)
  3705. unregister_netdev(hw->dev[i]);
  3706. sky2_write32(hw, B0_IMSK, 0);
  3707. sky2_power_aux(hw);
  3708. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3709. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3710. sky2_read8(hw, B0_CTST);
  3711. free_irq(pdev->irq, hw);
  3712. if (hw->flags & SKY2_HW_USE_MSI)
  3713. pci_disable_msi(pdev);
  3714. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3715. pci_release_regions(pdev);
  3716. pci_disable_device(pdev);
  3717. for (i = hw->ports-1; i >= 0; --i)
  3718. free_netdev(hw->dev[i]);
  3719. iounmap(hw->regs);
  3720. kfree(hw);
  3721. pci_set_drvdata(pdev, NULL);
  3722. }
  3723. #ifdef CONFIG_PM
  3724. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3725. {
  3726. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3727. int i, wol = 0;
  3728. if (!hw)
  3729. return 0;
  3730. del_timer_sync(&hw->watchdog_timer);
  3731. cancel_work_sync(&hw->restart_work);
  3732. for (i = 0; i < hw->ports; i++) {
  3733. struct net_device *dev = hw->dev[i];
  3734. struct sky2_port *sky2 = netdev_priv(dev);
  3735. netif_device_detach(dev);
  3736. if (netif_running(dev))
  3737. sky2_down(dev);
  3738. if (sky2->wol)
  3739. sky2_wol_init(sky2);
  3740. wol |= sky2->wol;
  3741. }
  3742. sky2_write32(hw, B0_IMSK, 0);
  3743. napi_disable(&hw->napi);
  3744. sky2_power_aux(hw);
  3745. pci_save_state(pdev);
  3746. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3747. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3748. return 0;
  3749. }
  3750. static int sky2_resume(struct pci_dev *pdev)
  3751. {
  3752. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3753. int i, err;
  3754. if (!hw)
  3755. return 0;
  3756. err = pci_set_power_state(pdev, PCI_D0);
  3757. if (err)
  3758. goto out;
  3759. err = pci_restore_state(pdev);
  3760. if (err)
  3761. goto out;
  3762. pci_enable_wake(pdev, PCI_D0, 0);
  3763. /* Re-enable all clocks */
  3764. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3765. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3766. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3767. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3768. sky2_reset(hw);
  3769. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3770. napi_enable(&hw->napi);
  3771. for (i = 0; i < hw->ports; i++) {
  3772. struct net_device *dev = hw->dev[i];
  3773. netif_device_attach(dev);
  3774. if (netif_running(dev)) {
  3775. err = sky2_up(dev);
  3776. if (err) {
  3777. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3778. dev->name, err);
  3779. rtnl_lock();
  3780. dev_close(dev);
  3781. rtnl_unlock();
  3782. goto out;
  3783. }
  3784. }
  3785. }
  3786. return 0;
  3787. out:
  3788. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3789. pci_disable_device(pdev);
  3790. return err;
  3791. }
  3792. #endif
  3793. static void sky2_shutdown(struct pci_dev *pdev)
  3794. {
  3795. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3796. int i, wol = 0;
  3797. if (!hw)
  3798. return;
  3799. del_timer_sync(&hw->watchdog_timer);
  3800. for (i = 0; i < hw->ports; i++) {
  3801. struct net_device *dev = hw->dev[i];
  3802. struct sky2_port *sky2 = netdev_priv(dev);
  3803. if (sky2->wol) {
  3804. wol = 1;
  3805. sky2_wol_init(sky2);
  3806. }
  3807. }
  3808. if (wol)
  3809. sky2_power_aux(hw);
  3810. pci_enable_wake(pdev, PCI_D3hot, wol);
  3811. pci_enable_wake(pdev, PCI_D3cold, wol);
  3812. pci_disable_device(pdev);
  3813. pci_set_power_state(pdev, PCI_D3hot);
  3814. }
  3815. static struct pci_driver sky2_driver = {
  3816. .name = DRV_NAME,
  3817. .id_table = sky2_id_table,
  3818. .probe = sky2_probe,
  3819. .remove = __devexit_p(sky2_remove),
  3820. #ifdef CONFIG_PM
  3821. .suspend = sky2_suspend,
  3822. .resume = sky2_resume,
  3823. #endif
  3824. .shutdown = sky2_shutdown,
  3825. };
  3826. static int __init sky2_init_module(void)
  3827. {
  3828. pr_info(PFX "driver version " DRV_VERSION "\n");
  3829. sky2_debug_init();
  3830. return pci_register_driver(&sky2_driver);
  3831. }
  3832. static void __exit sky2_cleanup_module(void)
  3833. {
  3834. pci_unregister_driver(&sky2_driver);
  3835. sky2_debug_cleanup();
  3836. }
  3837. module_init(sky2_init_module);
  3838. module_exit(sky2_cleanup_module);
  3839. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3840. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3841. MODULE_LICENSE("GPL");
  3842. MODULE_VERSION(DRV_VERSION);