tenxpress.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2007-2008 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/rtnetlink.h>
  11. #include <linux/seq_file.h>
  12. #include "efx.h"
  13. #include "mdio_10g.h"
  14. #include "falcon.h"
  15. #include "phy.h"
  16. #include "falcon_hwdefs.h"
  17. #include "boards.h"
  18. #include "workarounds.h"
  19. #include "selftest.h"
  20. /* We expect these MMDs to be in the package. SFT9001 also has a
  21. * clause 22 extension MMD, but since it doesn't have all the generic
  22. * MMD registers it is pointless to include it here.
  23. */
  24. #define TENXPRESS_REQUIRED_DEVS (MDIO_MMDREG_DEVS_PMAPMD | \
  25. MDIO_MMDREG_DEVS_PCS | \
  26. MDIO_MMDREG_DEVS_PHYXS | \
  27. MDIO_MMDREG_DEVS_AN)
  28. #define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
  29. (1 << LOOPBACK_PCS) | \
  30. (1 << LOOPBACK_PMAPMD) | \
  31. (1 << LOOPBACK_NETWORK))
  32. #define SFT9001_LOOPBACKS ((1 << LOOPBACK_GPHY) | \
  33. (1 << LOOPBACK_PHYXS) | \
  34. (1 << LOOPBACK_PCS) | \
  35. (1 << LOOPBACK_PMAPMD) | \
  36. (1 << LOOPBACK_NETWORK))
  37. /* We complain if we fail to see the link partner as 10G capable this many
  38. * times in a row (must be > 1 as sampling the autoneg. registers is racy)
  39. */
  40. #define MAX_BAD_LP_TRIES (5)
  41. /* LASI Control */
  42. #define PMA_PMD_LASI_CTRL 36866
  43. #define PMA_PMD_LASI_STATUS 36869
  44. #define PMA_PMD_LS_ALARM_LBN 0
  45. #define PMA_PMD_LS_ALARM_WIDTH 1
  46. #define PMA_PMD_TX_ALARM_LBN 1
  47. #define PMA_PMD_TX_ALARM_WIDTH 1
  48. #define PMA_PMD_RX_ALARM_LBN 2
  49. #define PMA_PMD_RX_ALARM_WIDTH 1
  50. #define PMA_PMD_AN_ALARM_LBN 3
  51. #define PMA_PMD_AN_ALARM_WIDTH 1
  52. /* Extended control register */
  53. #define PMA_PMD_XCONTROL_REG 49152
  54. #define PMA_PMD_EXT_GMII_EN_LBN 1
  55. #define PMA_PMD_EXT_GMII_EN_WIDTH 1
  56. #define PMA_PMD_EXT_CLK_OUT_LBN 2
  57. #define PMA_PMD_EXT_CLK_OUT_WIDTH 1
  58. #define PMA_PMD_LNPGA_POWERDOWN_LBN 8 /* SFX7101 only */
  59. #define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
  60. #define PMA_PMD_EXT_CLK312_LBN 8 /* SFT9001 only */
  61. #define PMA_PMD_EXT_CLK312_WIDTH 1
  62. #define PMA_PMD_EXT_LPOWER_LBN 12
  63. #define PMA_PMD_EXT_LPOWER_WIDTH 1
  64. #define PMA_PMD_EXT_ROBUST_LBN 14
  65. #define PMA_PMD_EXT_ROBUST_WIDTH 1
  66. #define PMA_PMD_EXT_SSR_LBN 15
  67. #define PMA_PMD_EXT_SSR_WIDTH 1
  68. /* extended status register */
  69. #define PMA_PMD_XSTATUS_REG 49153
  70. #define PMA_PMD_XSTAT_FLP_LBN (12)
  71. /* LED control register */
  72. #define PMA_PMD_LED_CTRL_REG 49159
  73. #define PMA_PMA_LED_ACTIVITY_LBN (3)
  74. /* LED function override register */
  75. #define PMA_PMD_LED_OVERR_REG 49161
  76. /* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
  77. #define PMA_PMD_LED_LINK_LBN (0)
  78. #define PMA_PMD_LED_SPEED_LBN (2)
  79. #define PMA_PMD_LED_TX_LBN (4)
  80. #define PMA_PMD_LED_RX_LBN (6)
  81. /* Override settings */
  82. #define PMA_PMD_LED_AUTO (0) /* H/W control */
  83. #define PMA_PMD_LED_ON (1)
  84. #define PMA_PMD_LED_OFF (2)
  85. #define PMA_PMD_LED_FLASH (3)
  86. #define PMA_PMD_LED_MASK 3
  87. /* All LEDs under hardware control */
  88. #define PMA_PMD_LED_FULL_AUTO (0)
  89. /* Green and Amber under hardware control, Red off */
  90. #define PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
  91. #define PMA_PMD_SPEED_ENABLE_REG 49192
  92. #define PMA_PMD_100TX_ADV_LBN 1
  93. #define PMA_PMD_100TX_ADV_WIDTH 1
  94. #define PMA_PMD_1000T_ADV_LBN 2
  95. #define PMA_PMD_1000T_ADV_WIDTH 1
  96. #define PMA_PMD_10000T_ADV_LBN 3
  97. #define PMA_PMD_10000T_ADV_WIDTH 1
  98. #define PMA_PMD_SPEED_LBN 4
  99. #define PMA_PMD_SPEED_WIDTH 4
  100. /* Cable diagnostics - SFT9001 only */
  101. #define PMA_PMD_CDIAG_CTRL_REG 49213
  102. #define CDIAG_CTRL_IMMED_LBN 15
  103. #define CDIAG_CTRL_BRK_LINK_LBN 12
  104. #define CDIAG_CTRL_IN_PROG_LBN 11
  105. #define CDIAG_CTRL_LEN_UNIT_LBN 10
  106. #define CDIAG_CTRL_LEN_METRES 1
  107. #define PMA_PMD_CDIAG_RES_REG 49174
  108. #define CDIAG_RES_A_LBN 12
  109. #define CDIAG_RES_B_LBN 8
  110. #define CDIAG_RES_C_LBN 4
  111. #define CDIAG_RES_D_LBN 0
  112. #define CDIAG_RES_WIDTH 4
  113. #define CDIAG_RES_OPEN 2
  114. #define CDIAG_RES_OK 1
  115. #define CDIAG_RES_INVALID 0
  116. /* Set of 4 registers for pairs A-D */
  117. #define PMA_PMD_CDIAG_LEN_REG 49175
  118. /* Serdes control registers - SFT9001 only */
  119. #define PMA_PMD_CSERDES_CTRL_REG 64258
  120. /* Set the 156.25 MHz output to 312.5 MHz to drive Falcon's XMAC */
  121. #define PMA_PMD_CSERDES_DEFAULT 0x000f
  122. /* Misc register defines - SFX7101 only */
  123. #define PCS_CLOCK_CTRL_REG 55297
  124. #define PLL312_RST_N_LBN 2
  125. #define PCS_SOFT_RST2_REG 55302
  126. #define SERDES_RST_N_LBN 13
  127. #define XGXS_RST_N_LBN 12
  128. #define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
  129. #define CLK312_EN_LBN 3
  130. /* PHYXS registers */
  131. #define PHYXS_XCONTROL_REG 49152
  132. #define PHYXS_RESET_LBN 15
  133. #define PHYXS_RESET_WIDTH 1
  134. #define PHYXS_TEST1 (49162)
  135. #define LOOPBACK_NEAR_LBN (8)
  136. #define LOOPBACK_NEAR_WIDTH (1)
  137. #define PCS_10GBASET_STAT1 32
  138. #define PCS_10GBASET_BLKLK_LBN 0
  139. #define PCS_10GBASET_BLKLK_WIDTH 1
  140. /* Boot status register */
  141. #define PCS_BOOT_STATUS_REG 53248
  142. #define PCS_BOOT_FATAL_ERROR_LBN 0
  143. #define PCS_BOOT_PROGRESS_LBN 1
  144. #define PCS_BOOT_PROGRESS_WIDTH 2
  145. #define PCS_BOOT_PROGRESS_INIT 0
  146. #define PCS_BOOT_PROGRESS_WAIT_MDIO 1
  147. #define PCS_BOOT_PROGRESS_CHECKSUM 2
  148. #define PCS_BOOT_PROGRESS_JUMP 3
  149. #define PCS_BOOT_DOWNLOAD_WAIT_LBN 3
  150. #define PCS_BOOT_CODE_STARTED_LBN 4
  151. /* 100M/1G PHY registers */
  152. #define GPHY_XCONTROL_REG 49152
  153. #define GPHY_ISOLATE_LBN 10
  154. #define GPHY_ISOLATE_WIDTH 1
  155. #define GPHY_DUPLEX_LBN 8
  156. #define GPHY_DUPLEX_WIDTH 1
  157. #define GPHY_LOOPBACK_NEAR_LBN 14
  158. #define GPHY_LOOPBACK_NEAR_WIDTH 1
  159. #define C22EXT_STATUS_REG 49153
  160. #define C22EXT_STATUS_LINK_LBN 2
  161. #define C22EXT_STATUS_LINK_WIDTH 1
  162. #define C22EXT_MSTSLV_CTRL 49161
  163. #define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8
  164. #define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9
  165. #define C22EXT_MSTSLV_STATUS 49162
  166. #define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10
  167. #define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11
  168. /* Time to wait between powering down the LNPGA and turning off the power
  169. * rails */
  170. #define LNPGA_PDOWN_WAIT (HZ / 5)
  171. struct tenxpress_phy_data {
  172. enum efx_loopback_mode loopback_mode;
  173. enum efx_phy_mode phy_mode;
  174. int bad_lp_tries;
  175. };
  176. static ssize_t show_phy_short_reach(struct device *dev,
  177. struct device_attribute *attr, char *buf)
  178. {
  179. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  180. int reg;
  181. reg = mdio_clause45_read(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
  182. MDIO_PMAPMD_10GBT_TXPWR);
  183. return sprintf(buf, "%d\n",
  184. !!(reg & (1 << MDIO_PMAPMD_10GBT_TXPWR_SHORT_LBN)));
  185. }
  186. static ssize_t set_phy_short_reach(struct device *dev,
  187. struct device_attribute *attr,
  188. const char *buf, size_t count)
  189. {
  190. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  191. rtnl_lock();
  192. mdio_clause45_set_flag(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
  193. MDIO_PMAPMD_10GBT_TXPWR,
  194. MDIO_PMAPMD_10GBT_TXPWR_SHORT_LBN,
  195. count != 0 && *buf != '0');
  196. efx_reconfigure_port(efx);
  197. rtnl_unlock();
  198. return count;
  199. }
  200. static DEVICE_ATTR(phy_short_reach, 0644, show_phy_short_reach,
  201. set_phy_short_reach);
  202. int sft9001_wait_boot(struct efx_nic *efx)
  203. {
  204. unsigned long timeout = jiffies + HZ + 1;
  205. int boot_stat;
  206. for (;;) {
  207. boot_stat = mdio_clause45_read(efx, efx->mii.phy_id,
  208. MDIO_MMD_PCS,
  209. PCS_BOOT_STATUS_REG);
  210. if (boot_stat >= 0) {
  211. EFX_LOG(efx, "PHY boot status = %#x\n", boot_stat);
  212. switch (boot_stat &
  213. ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  214. (3 << PCS_BOOT_PROGRESS_LBN) |
  215. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
  216. (1 << PCS_BOOT_CODE_STARTED_LBN))) {
  217. case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  218. (PCS_BOOT_PROGRESS_CHECKSUM <<
  219. PCS_BOOT_PROGRESS_LBN)):
  220. case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  221. (PCS_BOOT_PROGRESS_INIT <<
  222. PCS_BOOT_PROGRESS_LBN) |
  223. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
  224. return -EINVAL;
  225. case ((PCS_BOOT_PROGRESS_WAIT_MDIO <<
  226. PCS_BOOT_PROGRESS_LBN) |
  227. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
  228. return (efx->phy_mode & PHY_MODE_SPECIAL) ?
  229. 0 : -EIO;
  230. case ((PCS_BOOT_PROGRESS_JUMP <<
  231. PCS_BOOT_PROGRESS_LBN) |
  232. (1 << PCS_BOOT_CODE_STARTED_LBN)):
  233. case ((PCS_BOOT_PROGRESS_JUMP <<
  234. PCS_BOOT_PROGRESS_LBN) |
  235. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
  236. (1 << PCS_BOOT_CODE_STARTED_LBN)):
  237. return (efx->phy_mode & PHY_MODE_SPECIAL) ?
  238. -EIO : 0;
  239. default:
  240. if (boot_stat & (1 << PCS_BOOT_FATAL_ERROR_LBN))
  241. return -EIO;
  242. break;
  243. }
  244. }
  245. if (time_after_eq(jiffies, timeout))
  246. return -ETIMEDOUT;
  247. msleep(50);
  248. }
  249. }
  250. static int tenxpress_init(struct efx_nic *efx)
  251. {
  252. int phy_id = efx->mii.phy_id;
  253. int reg;
  254. if (efx->phy_type == PHY_TYPE_SFX7101) {
  255. /* Enable 312.5 MHz clock */
  256. mdio_clause45_write(efx, phy_id,
  257. MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
  258. 1 << CLK312_EN_LBN);
  259. } else {
  260. /* Enable 312.5 MHz clock and GMII */
  261. reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
  262. PMA_PMD_XCONTROL_REG);
  263. reg |= ((1 << PMA_PMD_EXT_GMII_EN_LBN) |
  264. (1 << PMA_PMD_EXT_CLK_OUT_LBN) |
  265. (1 << PMA_PMD_EXT_CLK312_LBN) |
  266. (1 << PMA_PMD_EXT_ROBUST_LBN));
  267. mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
  268. PMA_PMD_XCONTROL_REG, reg);
  269. mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_C22EXT,
  270. GPHY_XCONTROL_REG, GPHY_ISOLATE_LBN,
  271. false);
  272. }
  273. /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
  274. if (efx->phy_type == PHY_TYPE_SFX7101) {
  275. mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_PMAPMD,
  276. PMA_PMD_LED_CTRL_REG,
  277. PMA_PMA_LED_ACTIVITY_LBN,
  278. true);
  279. mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
  280. PMA_PMD_LED_OVERR_REG, PMA_PMD_LED_DEFAULT);
  281. }
  282. return 0;
  283. }
  284. static int tenxpress_phy_init(struct efx_nic *efx)
  285. {
  286. struct tenxpress_phy_data *phy_data;
  287. int rc = 0;
  288. phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
  289. if (!phy_data)
  290. return -ENOMEM;
  291. efx->phy_data = phy_data;
  292. phy_data->phy_mode = efx->phy_mode;
  293. if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
  294. if (efx->phy_type == PHY_TYPE_SFT9001A) {
  295. int reg;
  296. reg = mdio_clause45_read(efx, efx->mii.phy_id,
  297. MDIO_MMD_PMAPMD,
  298. PMA_PMD_XCONTROL_REG);
  299. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  300. mdio_clause45_write(efx, efx->mii.phy_id,
  301. MDIO_MMD_PMAPMD,
  302. PMA_PMD_XCONTROL_REG, reg);
  303. mdelay(200);
  304. }
  305. rc = mdio_clause45_wait_reset_mmds(efx,
  306. TENXPRESS_REQUIRED_DEVS);
  307. if (rc < 0)
  308. goto fail;
  309. rc = mdio_clause45_check_mmds(efx, TENXPRESS_REQUIRED_DEVS, 0);
  310. if (rc < 0)
  311. goto fail;
  312. }
  313. rc = tenxpress_init(efx);
  314. if (rc < 0)
  315. goto fail;
  316. mdio_clause45_set_pause(efx);
  317. if (efx->phy_type == PHY_TYPE_SFT9001B) {
  318. rc = device_create_file(&efx->pci_dev->dev,
  319. &dev_attr_phy_short_reach);
  320. if (rc)
  321. goto fail;
  322. }
  323. schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
  324. /* Let XGXS and SerDes out of reset */
  325. falcon_reset_xaui(efx);
  326. return 0;
  327. fail:
  328. kfree(efx->phy_data);
  329. efx->phy_data = NULL;
  330. return rc;
  331. }
  332. /* Perform a "special software reset" on the PHY. The caller is
  333. * responsible for saving and restoring the PHY hardware registers
  334. * properly, and masking/unmasking LASI */
  335. static int tenxpress_special_reset(struct efx_nic *efx)
  336. {
  337. int rc, reg;
  338. /* The XGMAC clock is driven from the SFC7101/SFT9001 312MHz clock, so
  339. * a special software reset can glitch the XGMAC sufficiently for stats
  340. * requests to fail. */
  341. efx_stats_disable(efx);
  342. /* Initiate reset */
  343. reg = mdio_clause45_read(efx, efx->mii.phy_id,
  344. MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
  345. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  346. mdio_clause45_write(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
  347. PMA_PMD_XCONTROL_REG, reg);
  348. mdelay(200);
  349. /* Wait for the blocks to come out of reset */
  350. rc = mdio_clause45_wait_reset_mmds(efx,
  351. TENXPRESS_REQUIRED_DEVS);
  352. if (rc < 0)
  353. goto out;
  354. /* Try and reconfigure the device */
  355. rc = tenxpress_init(efx);
  356. if (rc < 0)
  357. goto out;
  358. /* Wait for the XGXS state machine to churn */
  359. mdelay(10);
  360. out:
  361. efx_stats_enable(efx);
  362. return rc;
  363. }
  364. static void sfx7101_check_bad_lp(struct efx_nic *efx, bool link_ok)
  365. {
  366. struct tenxpress_phy_data *pd = efx->phy_data;
  367. int phy_id = efx->mii.phy_id;
  368. bool bad_lp;
  369. int reg;
  370. if (link_ok) {
  371. bad_lp = false;
  372. } else {
  373. /* Check that AN has started but not completed. */
  374. reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_AN,
  375. MDIO_AN_STATUS);
  376. if (!(reg & (1 << MDIO_AN_STATUS_LP_AN_CAP_LBN)))
  377. return; /* LP status is unknown */
  378. bad_lp = !(reg & (1 << MDIO_AN_STATUS_AN_DONE_LBN));
  379. if (bad_lp)
  380. pd->bad_lp_tries++;
  381. }
  382. /* Nothing to do if all is well and was previously so. */
  383. if (!pd->bad_lp_tries)
  384. return;
  385. /* Use the RX (red) LED as an error indicator once we've seen AN
  386. * failure several times in a row, and also log a message. */
  387. if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
  388. reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
  389. PMA_PMD_LED_OVERR_REG);
  390. reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
  391. if (!bad_lp) {
  392. reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
  393. } else {
  394. reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
  395. EFX_ERR(efx, "appears to be plugged into a port"
  396. " that is not 10GBASE-T capable. The PHY"
  397. " supports 10GBASE-T ONLY, so no link can"
  398. " be established\n");
  399. }
  400. mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
  401. PMA_PMD_LED_OVERR_REG, reg);
  402. pd->bad_lp_tries = bad_lp;
  403. }
  404. }
  405. static bool sfx7101_link_ok(struct efx_nic *efx)
  406. {
  407. return mdio_clause45_links_ok(efx,
  408. MDIO_MMDREG_DEVS_PMAPMD |
  409. MDIO_MMDREG_DEVS_PCS |
  410. MDIO_MMDREG_DEVS_PHYXS);
  411. }
  412. static bool sft9001_link_ok(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  413. {
  414. int phy_id = efx->mii.phy_id;
  415. u32 reg;
  416. if (efx_phy_mode_disabled(efx->phy_mode))
  417. return false;
  418. else if (efx->loopback_mode == LOOPBACK_GPHY)
  419. return true;
  420. else if (efx->loopback_mode)
  421. return mdio_clause45_links_ok(efx,
  422. MDIO_MMDREG_DEVS_PMAPMD |
  423. MDIO_MMDREG_DEVS_PHYXS);
  424. /* We must use the same definition of link state as LASI,
  425. * otherwise we can miss a link state transition
  426. */
  427. if (ecmd->speed == 10000) {
  428. reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PCS,
  429. PCS_10GBASET_STAT1);
  430. return reg & (1 << PCS_10GBASET_BLKLK_LBN);
  431. } else {
  432. reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_C22EXT,
  433. C22EXT_STATUS_REG);
  434. return reg & (1 << C22EXT_STATUS_LINK_LBN);
  435. }
  436. }
  437. static void tenxpress_ext_loopback(struct efx_nic *efx)
  438. {
  439. int phy_id = efx->mii.phy_id;
  440. mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_PHYXS,
  441. PHYXS_TEST1, LOOPBACK_NEAR_LBN,
  442. efx->loopback_mode == LOOPBACK_PHYXS);
  443. if (efx->phy_type != PHY_TYPE_SFX7101)
  444. mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_C22EXT,
  445. GPHY_XCONTROL_REG,
  446. GPHY_LOOPBACK_NEAR_LBN,
  447. efx->loopback_mode == LOOPBACK_GPHY);
  448. }
  449. static void tenxpress_low_power(struct efx_nic *efx)
  450. {
  451. int phy_id = efx->mii.phy_id;
  452. if (efx->phy_type == PHY_TYPE_SFX7101)
  453. mdio_clause45_set_mmds_lpower(
  454. efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
  455. TENXPRESS_REQUIRED_DEVS);
  456. else
  457. mdio_clause45_set_flag(
  458. efx, phy_id, MDIO_MMD_PMAPMD,
  459. PMA_PMD_XCONTROL_REG, PMA_PMD_EXT_LPOWER_LBN,
  460. !!(efx->phy_mode & PHY_MODE_LOW_POWER));
  461. }
  462. static void tenxpress_phy_reconfigure(struct efx_nic *efx)
  463. {
  464. struct tenxpress_phy_data *phy_data = efx->phy_data;
  465. struct ethtool_cmd ecmd;
  466. bool phy_mode_change, loop_reset;
  467. if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
  468. phy_data->phy_mode = efx->phy_mode;
  469. return;
  470. }
  471. tenxpress_low_power(efx);
  472. phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
  473. phy_data->phy_mode != PHY_MODE_NORMAL);
  474. loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, efx->phy_op->loopbacks) ||
  475. LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
  476. if (loop_reset || phy_mode_change) {
  477. int rc;
  478. efx->phy_op->get_settings(efx, &ecmd);
  479. if (loop_reset || phy_mode_change) {
  480. tenxpress_special_reset(efx);
  481. /* Reset XAUI if we were in 10G, and are staying
  482. * in 10G. If we're moving into and out of 10G
  483. * then xaui will be reset anyway */
  484. if (EFX_IS10G(efx))
  485. falcon_reset_xaui(efx);
  486. }
  487. rc = efx->phy_op->set_settings(efx, &ecmd);
  488. WARN_ON(rc);
  489. }
  490. mdio_clause45_transmit_disable(efx);
  491. mdio_clause45_phy_reconfigure(efx);
  492. tenxpress_ext_loopback(efx);
  493. phy_data->loopback_mode = efx->loopback_mode;
  494. phy_data->phy_mode = efx->phy_mode;
  495. if (efx->phy_type == PHY_TYPE_SFX7101) {
  496. efx->link_speed = 10000;
  497. efx->link_fd = true;
  498. efx->link_up = sfx7101_link_ok(efx);
  499. } else {
  500. efx->phy_op->get_settings(efx, &ecmd);
  501. efx->link_speed = ecmd.speed;
  502. efx->link_fd = ecmd.duplex == DUPLEX_FULL;
  503. efx->link_up = sft9001_link_ok(efx, &ecmd);
  504. }
  505. efx->link_fc = mdio_clause45_get_pause(efx);
  506. }
  507. /* Poll PHY for interrupt */
  508. static void tenxpress_phy_poll(struct efx_nic *efx)
  509. {
  510. struct tenxpress_phy_data *phy_data = efx->phy_data;
  511. bool change = false;
  512. if (efx->phy_type == PHY_TYPE_SFX7101) {
  513. bool link_ok = sfx7101_link_ok(efx);
  514. if (link_ok != efx->link_up) {
  515. change = true;
  516. } else {
  517. unsigned int link_fc = mdio_clause45_get_pause(efx);
  518. if (link_fc != efx->link_fc)
  519. change = true;
  520. }
  521. sfx7101_check_bad_lp(efx, link_ok);
  522. } else if (efx->loopback_mode) {
  523. bool link_ok = sft9001_link_ok(efx, NULL);
  524. if (link_ok != efx->link_up)
  525. change = true;
  526. } else {
  527. u32 status = mdio_clause45_read(efx, efx->mii.phy_id,
  528. MDIO_MMD_PMAPMD,
  529. PMA_PMD_LASI_STATUS);
  530. if (status & (1 << PMA_PMD_LS_ALARM_LBN))
  531. change = true;
  532. }
  533. if (change)
  534. falcon_sim_phy_event(efx);
  535. if (phy_data->phy_mode != PHY_MODE_NORMAL)
  536. return;
  537. }
  538. static void tenxpress_phy_fini(struct efx_nic *efx)
  539. {
  540. int reg;
  541. if (efx->phy_type == PHY_TYPE_SFT9001B)
  542. device_remove_file(&efx->pci_dev->dev,
  543. &dev_attr_phy_short_reach);
  544. if (efx->phy_type == PHY_TYPE_SFX7101) {
  545. /* Power down the LNPGA */
  546. reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
  547. mdio_clause45_write(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
  548. PMA_PMD_XCONTROL_REG, reg);
  549. /* Waiting here ensures that the board fini, which can turn
  550. * off the power to the PHY, won't get run until the LNPGA
  551. * powerdown has been given long enough to complete. */
  552. schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
  553. }
  554. kfree(efx->phy_data);
  555. efx->phy_data = NULL;
  556. }
  557. /* Set the RX and TX LEDs and Link LED flashing. The other LEDs
  558. * (which probably aren't wired anyway) are left in AUTO mode */
  559. void tenxpress_phy_blink(struct efx_nic *efx, bool blink)
  560. {
  561. int reg;
  562. if (blink)
  563. reg = (PMA_PMD_LED_FLASH << PMA_PMD_LED_TX_LBN) |
  564. (PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN) |
  565. (PMA_PMD_LED_FLASH << PMA_PMD_LED_LINK_LBN);
  566. else
  567. reg = PMA_PMD_LED_DEFAULT;
  568. mdio_clause45_write(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
  569. PMA_PMD_LED_OVERR_REG, reg);
  570. }
  571. static const char *const sfx7101_test_names[] = {
  572. "bist"
  573. };
  574. static int
  575. sfx7101_run_tests(struct efx_nic *efx, int *results, unsigned flags)
  576. {
  577. int rc;
  578. if (!(flags & ETH_TEST_FL_OFFLINE))
  579. return 0;
  580. /* BIST is automatically run after a special software reset */
  581. rc = tenxpress_special_reset(efx);
  582. results[0] = rc ? -1 : 1;
  583. return rc;
  584. }
  585. static const char *const sft9001_test_names[] = {
  586. "bist",
  587. "cable.pairA.status",
  588. "cable.pairB.status",
  589. "cable.pairC.status",
  590. "cable.pairD.status",
  591. "cable.pairA.length",
  592. "cable.pairB.length",
  593. "cable.pairC.length",
  594. "cable.pairD.length",
  595. };
  596. static int sft9001_run_tests(struct efx_nic *efx, int *results, unsigned flags)
  597. {
  598. struct ethtool_cmd ecmd;
  599. int phy_id = efx->mii.phy_id;
  600. int rc = 0, rc2, i, ctrl_reg, res_reg;
  601. if (flags & ETH_TEST_FL_OFFLINE)
  602. efx->phy_op->get_settings(efx, &ecmd);
  603. /* Initialise cable diagnostic results to unknown failure */
  604. for (i = 1; i < 9; ++i)
  605. results[i] = -1;
  606. /* Run cable diagnostics; wait up to 5 seconds for them to complete.
  607. * A cable fault is not a self-test failure, but a timeout is. */
  608. ctrl_reg = ((1 << CDIAG_CTRL_IMMED_LBN) |
  609. (CDIAG_CTRL_LEN_METRES << CDIAG_CTRL_LEN_UNIT_LBN));
  610. if (flags & ETH_TEST_FL_OFFLINE) {
  611. /* Break the link in order to run full diagnostics. We
  612. * must reset the PHY to resume normal service. */
  613. ctrl_reg |= (1 << CDIAG_CTRL_BRK_LINK_LBN);
  614. }
  615. mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
  616. PMA_PMD_CDIAG_CTRL_REG, ctrl_reg);
  617. i = 0;
  618. while (mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
  619. PMA_PMD_CDIAG_CTRL_REG) &
  620. (1 << CDIAG_CTRL_IN_PROG_LBN)) {
  621. if (++i == 50) {
  622. rc = -ETIMEDOUT;
  623. goto out;
  624. }
  625. msleep(100);
  626. }
  627. res_reg = mdio_clause45_read(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
  628. PMA_PMD_CDIAG_RES_REG);
  629. for (i = 0; i < 4; i++) {
  630. int pair_res =
  631. (res_reg >> (CDIAG_RES_A_LBN - i * CDIAG_RES_WIDTH))
  632. & ((1 << CDIAG_RES_WIDTH) - 1);
  633. int len_reg = mdio_clause45_read(efx, efx->mii.phy_id,
  634. MDIO_MMD_PMAPMD,
  635. PMA_PMD_CDIAG_LEN_REG + i);
  636. if (pair_res == CDIAG_RES_OK)
  637. results[1 + i] = 1;
  638. else if (pair_res == CDIAG_RES_INVALID)
  639. results[1 + i] = -1;
  640. else
  641. results[1 + i] = -pair_res;
  642. if (pair_res != CDIAG_RES_INVALID &&
  643. pair_res != CDIAG_RES_OPEN &&
  644. len_reg != 0xffff)
  645. results[5 + i] = len_reg;
  646. }
  647. out:
  648. if (flags & ETH_TEST_FL_OFFLINE) {
  649. /* Reset, running the BIST and then resuming normal service. */
  650. rc2 = tenxpress_special_reset(efx);
  651. results[0] = rc2 ? -1 : 1;
  652. if (!rc)
  653. rc = rc2;
  654. rc2 = efx->phy_op->set_settings(efx, &ecmd);
  655. if (!rc)
  656. rc = rc2;
  657. }
  658. return rc;
  659. }
  660. static void
  661. tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  662. {
  663. int phy_id = efx->mii.phy_id;
  664. u32 adv = 0, lpa = 0;
  665. int reg;
  666. if (efx->phy_type != PHY_TYPE_SFX7101) {
  667. reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_C22EXT,
  668. C22EXT_MSTSLV_CTRL);
  669. if (reg & (1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN))
  670. adv |= ADVERTISED_1000baseT_Full;
  671. reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_C22EXT,
  672. C22EXT_MSTSLV_STATUS);
  673. if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN))
  674. lpa |= ADVERTISED_1000baseT_Half;
  675. if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN))
  676. lpa |= ADVERTISED_1000baseT_Full;
  677. }
  678. reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_AN,
  679. MDIO_AN_10GBT_CTRL);
  680. if (reg & (1 << MDIO_AN_10GBT_CTRL_ADV_10G_LBN))
  681. adv |= ADVERTISED_10000baseT_Full;
  682. reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_AN,
  683. MDIO_AN_10GBT_STATUS);
  684. if (reg & (1 << MDIO_AN_10GBT_STATUS_LP_10G_LBN))
  685. lpa |= ADVERTISED_10000baseT_Full;
  686. mdio_clause45_get_settings_ext(efx, ecmd, adv, lpa);
  687. if (efx->phy_type != PHY_TYPE_SFX7101)
  688. ecmd->supported |= (SUPPORTED_100baseT_Full |
  689. SUPPORTED_1000baseT_Full);
  690. /* In loopback, the PHY automatically brings up the correct interface,
  691. * but doesn't advertise the correct speed. So override it */
  692. if (efx->loopback_mode == LOOPBACK_GPHY)
  693. ecmd->speed = SPEED_1000;
  694. else if (LOOPBACK_MASK(efx) & efx->phy_op->loopbacks)
  695. ecmd->speed = SPEED_10000;
  696. }
  697. static int tenxpress_set_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  698. {
  699. if (!ecmd->autoneg)
  700. return -EINVAL;
  701. return mdio_clause45_set_settings(efx, ecmd);
  702. }
  703. static void sfx7101_set_npage_adv(struct efx_nic *efx, u32 advertising)
  704. {
  705. mdio_clause45_set_flag(efx, efx->mii.phy_id, MDIO_MMD_AN,
  706. MDIO_AN_10GBT_CTRL,
  707. MDIO_AN_10GBT_CTRL_ADV_10G_LBN,
  708. advertising & ADVERTISED_10000baseT_Full);
  709. }
  710. static void sft9001_set_npage_adv(struct efx_nic *efx, u32 advertising)
  711. {
  712. int phy_id = efx->mii.phy_id;
  713. mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_C22EXT,
  714. C22EXT_MSTSLV_CTRL,
  715. C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN,
  716. advertising & ADVERTISED_1000baseT_Full);
  717. mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_AN,
  718. MDIO_AN_10GBT_CTRL,
  719. MDIO_AN_10GBT_CTRL_ADV_10G_LBN,
  720. advertising & ADVERTISED_10000baseT_Full);
  721. }
  722. struct efx_phy_operations falcon_sfx7101_phy_ops = {
  723. .macs = EFX_XMAC,
  724. .init = tenxpress_phy_init,
  725. .reconfigure = tenxpress_phy_reconfigure,
  726. .poll = tenxpress_phy_poll,
  727. .fini = tenxpress_phy_fini,
  728. .clear_interrupt = efx_port_dummy_op_void,
  729. .get_settings = tenxpress_get_settings,
  730. .set_settings = tenxpress_set_settings,
  731. .set_npage_adv = sfx7101_set_npage_adv,
  732. .num_tests = ARRAY_SIZE(sfx7101_test_names),
  733. .test_names = sfx7101_test_names,
  734. .run_tests = sfx7101_run_tests,
  735. .mmds = TENXPRESS_REQUIRED_DEVS,
  736. .loopbacks = SFX7101_LOOPBACKS,
  737. };
  738. struct efx_phy_operations falcon_sft9001_phy_ops = {
  739. .macs = EFX_GMAC | EFX_XMAC,
  740. .init = tenxpress_phy_init,
  741. .reconfigure = tenxpress_phy_reconfigure,
  742. .poll = tenxpress_phy_poll,
  743. .fini = tenxpress_phy_fini,
  744. .clear_interrupt = efx_port_dummy_op_void,
  745. .get_settings = tenxpress_get_settings,
  746. .set_settings = tenxpress_set_settings,
  747. .set_npage_adv = sft9001_set_npage_adv,
  748. .num_tests = ARRAY_SIZE(sft9001_test_names),
  749. .test_names = sft9001_test_names,
  750. .run_tests = sft9001_run_tests,
  751. .mmds = TENXPRESS_REQUIRED_DEVS,
  752. .loopbacks = SFT9001_LOOPBACKS,
  753. };