r6040.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/string.h>
  28. #include <linux/timer.h>
  29. #include <linux/errno.h>
  30. #include <linux/ioport.h>
  31. #include <linux/slab.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/pci.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/etherdevice.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/init.h>
  38. #include <linux/delay.h>
  39. #include <linux/mii.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/crc32.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/bitops.h>
  44. #include <linux/io.h>
  45. #include <linux/irq.h>
  46. #include <linux/uaccess.h>
  47. #include <asm/processor.h>
  48. #define DRV_NAME "r6040"
  49. #define DRV_VERSION "0.22"
  50. #define DRV_RELDATE "25Mar2009"
  51. /* PHY CHIP Address */
  52. #define PHY1_ADDR 1 /* For MAC1 */
  53. #define PHY2_ADDR 3 /* For MAC2 */
  54. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  55. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  56. /* Time in jiffies before concluding the transmitter is hung. */
  57. #define TX_TIMEOUT (6000 * HZ / 1000)
  58. /* RDC MAC I/O Size */
  59. #define R6040_IO_SIZE 256
  60. /* MAX RDC MAC */
  61. #define MAX_MAC 2
  62. /* MAC registers */
  63. #define MCR0 0x00 /* Control register 0 */
  64. #define MCR1 0x04 /* Control register 1 */
  65. #define MAC_RST 0x0001 /* Reset the MAC */
  66. #define MBCR 0x08 /* Bus control */
  67. #define MT_ICR 0x0C /* TX interrupt control */
  68. #define MR_ICR 0x10 /* RX interrupt control */
  69. #define MTPR 0x14 /* TX poll command register */
  70. #define MR_BSR 0x18 /* RX buffer size */
  71. #define MR_DCR 0x1A /* RX descriptor control */
  72. #define MLSR 0x1C /* Last status */
  73. #define MMDIO 0x20 /* MDIO control register */
  74. #define MDIO_WRITE 0x4000 /* MDIO write */
  75. #define MDIO_READ 0x2000 /* MDIO read */
  76. #define MMRD 0x24 /* MDIO read data register */
  77. #define MMWD 0x28 /* MDIO write data register */
  78. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  79. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  80. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  81. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  82. #define MISR 0x3C /* Status register */
  83. #define MIER 0x40 /* INT enable register */
  84. #define MSK_INT 0x0000 /* Mask off interrupts */
  85. #define RX_FINISH 0x0001 /* RX finished */
  86. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  87. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  88. #define RX_EARLY 0x0008 /* RX early */
  89. #define TX_FINISH 0x0010 /* TX finished */
  90. #define TX_EARLY 0x0080 /* TX early */
  91. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  92. #define LINK_CHANGED 0x0200 /* PHY link changed */
  93. #define ME_CISR 0x44 /* Event counter INT status */
  94. #define ME_CIER 0x48 /* Event counter INT enable */
  95. #define MR_CNT 0x50 /* Successfully received packet counter */
  96. #define ME_CNT0 0x52 /* Event counter 0 */
  97. #define ME_CNT1 0x54 /* Event counter 1 */
  98. #define ME_CNT2 0x56 /* Event counter 2 */
  99. #define ME_CNT3 0x58 /* Event counter 3 */
  100. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  101. #define ME_CNT4 0x5C /* Event counter 4 */
  102. #define MP_CNT 0x5E /* Pause frame counter register */
  103. #define MAR0 0x60 /* Hash table 0 */
  104. #define MAR1 0x62 /* Hash table 1 */
  105. #define MAR2 0x64 /* Hash table 2 */
  106. #define MAR3 0x66 /* Hash table 3 */
  107. #define MID_0L 0x68 /* Multicast address MID0 Low */
  108. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  109. #define MID_0H 0x6C /* Multicast address MID0 High */
  110. #define MID_1L 0x70 /* MID1 Low */
  111. #define MID_1M 0x72 /* MID1 Medium */
  112. #define MID_1H 0x74 /* MID1 High */
  113. #define MID_2L 0x78 /* MID2 Low */
  114. #define MID_2M 0x7A /* MID2 Medium */
  115. #define MID_2H 0x7C /* MID2 High */
  116. #define MID_3L 0x80 /* MID3 Low */
  117. #define MID_3M 0x82 /* MID3 Medium */
  118. #define MID_3H 0x84 /* MID3 High */
  119. #define PHY_CC 0x88 /* PHY status change configuration register */
  120. #define PHY_ST 0x8A /* PHY status register */
  121. #define MAC_SM 0xAC /* MAC status machine */
  122. #define MAC_ID 0xBE /* Identifier register */
  123. #define TX_DCNT 0x80 /* TX descriptor count */
  124. #define RX_DCNT 0x80 /* RX descriptor count */
  125. #define MAX_BUF_SIZE 0x600
  126. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  127. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  128. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  129. #define MCAST_MAX 4 /* Max number multicast addresses to filter */
  130. /* Descriptor status */
  131. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  132. #define DSC_RX_OK 0x4000 /* RX was successful */
  133. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  134. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  135. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  136. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  137. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  138. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  139. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  140. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  141. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  142. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  143. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  144. /* PHY settings */
  145. #define ICPLUS_PHY_ID 0x0243
  146. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  147. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  148. "Florian Fainelli <florian@openwrt.org>");
  149. MODULE_LICENSE("GPL");
  150. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  151. MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
  152. /* RX and TX interrupts that we handle */
  153. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  154. #define TX_INTS (TX_FINISH)
  155. #define INT_MASK (RX_INTS | TX_INTS)
  156. struct r6040_descriptor {
  157. u16 status, len; /* 0-3 */
  158. __le32 buf; /* 4-7 */
  159. __le32 ndesc; /* 8-B */
  160. u32 rev1; /* C-F */
  161. char *vbufp; /* 10-13 */
  162. struct r6040_descriptor *vndescp; /* 14-17 */
  163. struct sk_buff *skb_ptr; /* 18-1B */
  164. u32 rev2; /* 1C-1F */
  165. } __attribute__((aligned(32)));
  166. struct r6040_private {
  167. spinlock_t lock; /* driver lock */
  168. struct timer_list timer;
  169. struct pci_dev *pdev;
  170. struct r6040_descriptor *rx_insert_ptr;
  171. struct r6040_descriptor *rx_remove_ptr;
  172. struct r6040_descriptor *tx_insert_ptr;
  173. struct r6040_descriptor *tx_remove_ptr;
  174. struct r6040_descriptor *rx_ring;
  175. struct r6040_descriptor *tx_ring;
  176. dma_addr_t rx_ring_dma;
  177. dma_addr_t tx_ring_dma;
  178. u16 tx_free_desc, phy_addr, phy_mode;
  179. u16 mcr0, mcr1;
  180. u16 switch_sig;
  181. struct net_device *dev;
  182. struct mii_if_info mii_if;
  183. struct napi_struct napi;
  184. void __iomem *base;
  185. };
  186. static char version[] __devinitdata = KERN_INFO DRV_NAME
  187. ": RDC R6040 NAPI net driver,"
  188. "version "DRV_VERSION " (" DRV_RELDATE ")";
  189. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  190. /* Read a word data from PHY Chip */
  191. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  192. {
  193. int limit = 2048;
  194. u16 cmd;
  195. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  196. /* Wait for the read bit to be cleared */
  197. while (limit--) {
  198. cmd = ioread16(ioaddr + MMDIO);
  199. if (!(cmd & MDIO_READ))
  200. break;
  201. }
  202. return ioread16(ioaddr + MMRD);
  203. }
  204. /* Write a word data from PHY Chip */
  205. static void r6040_phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  206. {
  207. int limit = 2048;
  208. u16 cmd;
  209. iowrite16(val, ioaddr + MMWD);
  210. /* Write the command to the MDIO bus */
  211. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  212. /* Wait for the write bit to be cleared */
  213. while (limit--) {
  214. cmd = ioread16(ioaddr + MMDIO);
  215. if (!(cmd & MDIO_WRITE))
  216. break;
  217. }
  218. }
  219. static int r6040_mdio_read(struct net_device *dev, int mii_id, int reg)
  220. {
  221. struct r6040_private *lp = netdev_priv(dev);
  222. void __iomem *ioaddr = lp->base;
  223. return (r6040_phy_read(ioaddr, lp->phy_addr, reg));
  224. }
  225. static void r6040_mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  226. {
  227. struct r6040_private *lp = netdev_priv(dev);
  228. void __iomem *ioaddr = lp->base;
  229. r6040_phy_write(ioaddr, lp->phy_addr, reg, val);
  230. }
  231. static void r6040_free_txbufs(struct net_device *dev)
  232. {
  233. struct r6040_private *lp = netdev_priv(dev);
  234. int i;
  235. for (i = 0; i < TX_DCNT; i++) {
  236. if (lp->tx_insert_ptr->skb_ptr) {
  237. pci_unmap_single(lp->pdev,
  238. le32_to_cpu(lp->tx_insert_ptr->buf),
  239. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  240. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  241. lp->tx_insert_ptr->skb_ptr = NULL;
  242. }
  243. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  244. }
  245. }
  246. static void r6040_free_rxbufs(struct net_device *dev)
  247. {
  248. struct r6040_private *lp = netdev_priv(dev);
  249. int i;
  250. for (i = 0; i < RX_DCNT; i++) {
  251. if (lp->rx_insert_ptr->skb_ptr) {
  252. pci_unmap_single(lp->pdev,
  253. le32_to_cpu(lp->rx_insert_ptr->buf),
  254. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  255. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  256. lp->rx_insert_ptr->skb_ptr = NULL;
  257. }
  258. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  259. }
  260. }
  261. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  262. dma_addr_t desc_dma, int size)
  263. {
  264. struct r6040_descriptor *desc = desc_ring;
  265. dma_addr_t mapping = desc_dma;
  266. while (size-- > 0) {
  267. mapping += sizeof(*desc);
  268. desc->ndesc = cpu_to_le32(mapping);
  269. desc->vndescp = desc + 1;
  270. desc++;
  271. }
  272. desc--;
  273. desc->ndesc = cpu_to_le32(desc_dma);
  274. desc->vndescp = desc_ring;
  275. }
  276. static void r6040_init_txbufs(struct net_device *dev)
  277. {
  278. struct r6040_private *lp = netdev_priv(dev);
  279. lp->tx_free_desc = TX_DCNT;
  280. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  281. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  282. }
  283. static int r6040_alloc_rxbufs(struct net_device *dev)
  284. {
  285. struct r6040_private *lp = netdev_priv(dev);
  286. struct r6040_descriptor *desc;
  287. struct sk_buff *skb;
  288. int rc;
  289. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  290. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  291. /* Allocate skbs for the rx descriptors */
  292. desc = lp->rx_ring;
  293. do {
  294. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  295. if (!skb) {
  296. printk(KERN_ERR DRV_NAME "%s: failed to alloc skb for rx\n", dev->name);
  297. rc = -ENOMEM;
  298. goto err_exit;
  299. }
  300. desc->skb_ptr = skb;
  301. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  302. desc->skb_ptr->data,
  303. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  304. desc->status = DSC_OWNER_MAC;
  305. desc = desc->vndescp;
  306. } while (desc != lp->rx_ring);
  307. return 0;
  308. err_exit:
  309. /* Deallocate all previously allocated skbs */
  310. r6040_free_rxbufs(dev);
  311. return rc;
  312. }
  313. static void r6040_init_mac_regs(struct net_device *dev)
  314. {
  315. struct r6040_private *lp = netdev_priv(dev);
  316. void __iomem *ioaddr = lp->base;
  317. int limit = 2048;
  318. u16 cmd;
  319. /* Mask Off Interrupt */
  320. iowrite16(MSK_INT, ioaddr + MIER);
  321. /* Reset RDC MAC */
  322. iowrite16(MAC_RST, ioaddr + MCR1);
  323. while (limit--) {
  324. cmd = ioread16(ioaddr + MCR1);
  325. if (cmd & 0x1)
  326. break;
  327. }
  328. /* Reset internal state machine */
  329. iowrite16(2, ioaddr + MAC_SM);
  330. iowrite16(0, ioaddr + MAC_SM);
  331. mdelay(5);
  332. /* MAC Bus Control Register */
  333. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  334. /* Buffer Size Register */
  335. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  336. /* Write TX ring start address */
  337. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  338. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  339. /* Write RX ring start address */
  340. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  341. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  342. /* Set interrupt waiting time and packet numbers */
  343. iowrite16(0, ioaddr + MT_ICR);
  344. iowrite16(0, ioaddr + MR_ICR);
  345. /* Enable interrupts */
  346. iowrite16(INT_MASK, ioaddr + MIER);
  347. /* Enable TX and RX */
  348. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  349. /* Let TX poll the descriptors
  350. * we may got called by r6040_tx_timeout which has left
  351. * some unsent tx buffers */
  352. iowrite16(0x01, ioaddr + MTPR);
  353. }
  354. static void r6040_tx_timeout(struct net_device *dev)
  355. {
  356. struct r6040_private *priv = netdev_priv(dev);
  357. void __iomem *ioaddr = priv->base;
  358. printk(KERN_WARNING "%s: transmit timed out, int enable %4.4x "
  359. "status %4.4x, PHY status %4.4x\n",
  360. dev->name, ioread16(ioaddr + MIER),
  361. ioread16(ioaddr + MISR),
  362. r6040_mdio_read(dev, priv->mii_if.phy_id, MII_BMSR));
  363. dev->stats.tx_errors++;
  364. /* Reset MAC and re-init all registers */
  365. r6040_init_mac_regs(dev);
  366. }
  367. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  368. {
  369. struct r6040_private *priv = netdev_priv(dev);
  370. void __iomem *ioaddr = priv->base;
  371. unsigned long flags;
  372. spin_lock_irqsave(&priv->lock, flags);
  373. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  374. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  375. spin_unlock_irqrestore(&priv->lock, flags);
  376. return &dev->stats;
  377. }
  378. /* Stop RDC MAC and Free the allocated resource */
  379. static void r6040_down(struct net_device *dev)
  380. {
  381. struct r6040_private *lp = netdev_priv(dev);
  382. void __iomem *ioaddr = lp->base;
  383. int limit = 2048;
  384. u16 *adrp;
  385. u16 cmd;
  386. /* Stop MAC */
  387. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  388. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  389. while (limit--) {
  390. cmd = ioread16(ioaddr + MCR1);
  391. if (cmd & 0x1)
  392. break;
  393. }
  394. /* Restore MAC Address to MIDx */
  395. adrp = (u16 *) dev->dev_addr;
  396. iowrite16(adrp[0], ioaddr + MID_0L);
  397. iowrite16(adrp[1], ioaddr + MID_0M);
  398. iowrite16(adrp[2], ioaddr + MID_0H);
  399. }
  400. static int r6040_close(struct net_device *dev)
  401. {
  402. struct r6040_private *lp = netdev_priv(dev);
  403. struct pci_dev *pdev = lp->pdev;
  404. /* deleted timer */
  405. del_timer_sync(&lp->timer);
  406. spin_lock_irq(&lp->lock);
  407. napi_disable(&lp->napi);
  408. netif_stop_queue(dev);
  409. r6040_down(dev);
  410. free_irq(dev->irq, dev);
  411. /* Free RX buffer */
  412. r6040_free_rxbufs(dev);
  413. /* Free TX buffer */
  414. r6040_free_txbufs(dev);
  415. spin_unlock_irq(&lp->lock);
  416. /* Free Descriptor memory */
  417. if (lp->rx_ring) {
  418. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  419. lp->rx_ring = NULL;
  420. }
  421. if (lp->tx_ring) {
  422. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  423. lp->tx_ring = NULL;
  424. }
  425. return 0;
  426. }
  427. /* Status of PHY CHIP */
  428. static int r6040_phy_mode_chk(struct net_device *dev)
  429. {
  430. struct r6040_private *lp = netdev_priv(dev);
  431. void __iomem *ioaddr = lp->base;
  432. int phy_dat;
  433. /* PHY Link Status Check */
  434. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  435. if (!(phy_dat & 0x4))
  436. phy_dat = 0x8000; /* Link Failed, full duplex */
  437. /* PHY Chip Auto-Negotiation Status */
  438. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 1);
  439. if (phy_dat & 0x0020) {
  440. /* Auto Negotiation Mode */
  441. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 5);
  442. phy_dat &= r6040_phy_read(ioaddr, lp->phy_addr, 4);
  443. if (phy_dat & 0x140)
  444. /* Force full duplex */
  445. phy_dat = 0x8000;
  446. else
  447. phy_dat = 0;
  448. } else {
  449. /* Force Mode */
  450. phy_dat = r6040_phy_read(ioaddr, lp->phy_addr, 0);
  451. if (phy_dat & 0x100)
  452. phy_dat = 0x8000;
  453. else
  454. phy_dat = 0x0000;
  455. }
  456. return phy_dat;
  457. };
  458. static void r6040_set_carrier(struct mii_if_info *mii)
  459. {
  460. if (r6040_phy_mode_chk(mii->dev)) {
  461. /* autoneg is off: Link is always assumed to be up */
  462. if (!netif_carrier_ok(mii->dev))
  463. netif_carrier_on(mii->dev);
  464. } else
  465. r6040_phy_mode_chk(mii->dev);
  466. }
  467. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  468. {
  469. struct r6040_private *lp = netdev_priv(dev);
  470. struct mii_ioctl_data *data = if_mii(rq);
  471. int rc;
  472. if (!netif_running(dev))
  473. return -EINVAL;
  474. spin_lock_irq(&lp->lock);
  475. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  476. spin_unlock_irq(&lp->lock);
  477. r6040_set_carrier(&lp->mii_if);
  478. return rc;
  479. }
  480. static int r6040_rx(struct net_device *dev, int limit)
  481. {
  482. struct r6040_private *priv = netdev_priv(dev);
  483. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  484. struct sk_buff *skb_ptr, *new_skb;
  485. int count = 0;
  486. u16 err;
  487. /* Limit not reached and the descriptor belongs to the CPU */
  488. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  489. /* Read the descriptor status */
  490. err = descptr->status;
  491. /* Global error status set */
  492. if (err & DSC_RX_ERR) {
  493. /* RX dribble */
  494. if (err & DSC_RX_ERR_DRI)
  495. dev->stats.rx_frame_errors++;
  496. /* Buffer lenght exceeded */
  497. if (err & DSC_RX_ERR_BUF)
  498. dev->stats.rx_length_errors++;
  499. /* Packet too long */
  500. if (err & DSC_RX_ERR_LONG)
  501. dev->stats.rx_length_errors++;
  502. /* Packet < 64 bytes */
  503. if (err & DSC_RX_ERR_RUNT)
  504. dev->stats.rx_length_errors++;
  505. /* CRC error */
  506. if (err & DSC_RX_ERR_CRC) {
  507. spin_lock(&priv->lock);
  508. dev->stats.rx_crc_errors++;
  509. spin_unlock(&priv->lock);
  510. }
  511. goto next_descr;
  512. }
  513. /* Packet successfully received */
  514. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  515. if (!new_skb) {
  516. dev->stats.rx_dropped++;
  517. goto next_descr;
  518. }
  519. skb_ptr = descptr->skb_ptr;
  520. skb_ptr->dev = priv->dev;
  521. /* Do not count the CRC */
  522. skb_put(skb_ptr, descptr->len - 4);
  523. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  524. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  525. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  526. /* Send to upper layer */
  527. netif_receive_skb(skb_ptr);
  528. dev->stats.rx_packets++;
  529. dev->stats.rx_bytes += descptr->len - 4;
  530. /* put new skb into descriptor */
  531. descptr->skb_ptr = new_skb;
  532. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  533. descptr->skb_ptr->data,
  534. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  535. next_descr:
  536. /* put the descriptor back to the MAC */
  537. descptr->status = DSC_OWNER_MAC;
  538. descptr = descptr->vndescp;
  539. count++;
  540. }
  541. priv->rx_remove_ptr = descptr;
  542. return count;
  543. }
  544. static void r6040_tx(struct net_device *dev)
  545. {
  546. struct r6040_private *priv = netdev_priv(dev);
  547. struct r6040_descriptor *descptr;
  548. void __iomem *ioaddr = priv->base;
  549. struct sk_buff *skb_ptr;
  550. u16 err;
  551. spin_lock(&priv->lock);
  552. descptr = priv->tx_remove_ptr;
  553. while (priv->tx_free_desc < TX_DCNT) {
  554. /* Check for errors */
  555. err = ioread16(ioaddr + MLSR);
  556. if (err & 0x0200)
  557. dev->stats.rx_fifo_errors++;
  558. if (err & (0x2000 | 0x4000))
  559. dev->stats.tx_carrier_errors++;
  560. if (descptr->status & DSC_OWNER_MAC)
  561. break; /* Not complete */
  562. skb_ptr = descptr->skb_ptr;
  563. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  564. skb_ptr->len, PCI_DMA_TODEVICE);
  565. /* Free buffer */
  566. dev_kfree_skb_irq(skb_ptr);
  567. descptr->skb_ptr = NULL;
  568. /* To next descriptor */
  569. descptr = descptr->vndescp;
  570. priv->tx_free_desc++;
  571. }
  572. priv->tx_remove_ptr = descptr;
  573. if (priv->tx_free_desc)
  574. netif_wake_queue(dev);
  575. spin_unlock(&priv->lock);
  576. }
  577. static int r6040_poll(struct napi_struct *napi, int budget)
  578. {
  579. struct r6040_private *priv =
  580. container_of(napi, struct r6040_private, napi);
  581. struct net_device *dev = priv->dev;
  582. void __iomem *ioaddr = priv->base;
  583. int work_done;
  584. work_done = r6040_rx(dev, budget);
  585. if (work_done < budget) {
  586. napi_complete(napi);
  587. /* Enable RX interrupt */
  588. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  589. }
  590. return work_done;
  591. }
  592. /* The RDC interrupt handler. */
  593. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  594. {
  595. struct net_device *dev = dev_id;
  596. struct r6040_private *lp = netdev_priv(dev);
  597. void __iomem *ioaddr = lp->base;
  598. u16 misr, status;
  599. /* Save MIER */
  600. misr = ioread16(ioaddr + MIER);
  601. /* Mask off RDC MAC interrupt */
  602. iowrite16(MSK_INT, ioaddr + MIER);
  603. /* Read MISR status and clear */
  604. status = ioread16(ioaddr + MISR);
  605. if (status == 0x0000 || status == 0xffff)
  606. return IRQ_NONE;
  607. /* RX interrupt request */
  608. if (status & RX_INTS) {
  609. if (status & RX_NO_DESC) {
  610. /* RX descriptor unavailable */
  611. dev->stats.rx_dropped++;
  612. dev->stats.rx_missed_errors++;
  613. }
  614. if (status & RX_FIFO_FULL)
  615. dev->stats.rx_fifo_errors++;
  616. /* Mask off RX interrupt */
  617. misr &= ~RX_INTS;
  618. napi_schedule(&lp->napi);
  619. }
  620. /* TX interrupt request */
  621. if (status & TX_INTS)
  622. r6040_tx(dev);
  623. /* Restore RDC MAC interrupt */
  624. iowrite16(misr, ioaddr + MIER);
  625. return IRQ_HANDLED;
  626. }
  627. #ifdef CONFIG_NET_POLL_CONTROLLER
  628. static void r6040_poll_controller(struct net_device *dev)
  629. {
  630. disable_irq(dev->irq);
  631. r6040_interrupt(dev->irq, dev);
  632. enable_irq(dev->irq);
  633. }
  634. #endif
  635. /* Init RDC MAC */
  636. static int r6040_up(struct net_device *dev)
  637. {
  638. struct r6040_private *lp = netdev_priv(dev);
  639. void __iomem *ioaddr = lp->base;
  640. int ret;
  641. /* Initialise and alloc RX/TX buffers */
  642. r6040_init_txbufs(dev);
  643. ret = r6040_alloc_rxbufs(dev);
  644. if (ret)
  645. return ret;
  646. /* Read the PHY ID */
  647. lp->switch_sig = r6040_phy_read(ioaddr, 0, 2);
  648. if (lp->switch_sig == ICPLUS_PHY_ID) {
  649. r6040_phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
  650. lp->phy_mode = 0x8000;
  651. } else {
  652. /* PHY Mode Check */
  653. r6040_phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
  654. r6040_phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
  655. if (PHY_MODE == 0x3100)
  656. lp->phy_mode = r6040_phy_mode_chk(dev);
  657. else
  658. lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  659. }
  660. /* Set duplex mode */
  661. lp->mcr0 |= lp->phy_mode;
  662. /* improve performance (by RDC guys) */
  663. r6040_phy_write(ioaddr, 30, 17, (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  664. r6040_phy_write(ioaddr, 30, 17, ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  665. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  666. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  667. /* Initialize all MAC registers */
  668. r6040_init_mac_regs(dev);
  669. return 0;
  670. }
  671. /*
  672. A periodic timer routine
  673. Polling PHY Chip Link Status
  674. */
  675. static void r6040_timer(unsigned long data)
  676. {
  677. struct net_device *dev = (struct net_device *)data;
  678. struct r6040_private *lp = netdev_priv(dev);
  679. void __iomem *ioaddr = lp->base;
  680. u16 phy_mode;
  681. /* Polling PHY Chip Status */
  682. if (PHY_MODE == 0x3100)
  683. phy_mode = r6040_phy_mode_chk(dev);
  684. else
  685. phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  686. if (phy_mode != lp->phy_mode) {
  687. lp->phy_mode = phy_mode;
  688. lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
  689. iowrite16(lp->mcr0, ioaddr);
  690. printk(KERN_INFO "Link Change %x \n", ioread16(ioaddr));
  691. }
  692. /* Timer active again */
  693. mod_timer(&lp->timer, round_jiffies(jiffies + HZ));
  694. }
  695. /* Read/set MAC address routines */
  696. static void r6040_mac_address(struct net_device *dev)
  697. {
  698. struct r6040_private *lp = netdev_priv(dev);
  699. void __iomem *ioaddr = lp->base;
  700. u16 *adrp;
  701. /* MAC operation register */
  702. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  703. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  704. iowrite16(0, ioaddr + MAC_SM);
  705. mdelay(5);
  706. /* Restore MAC Address */
  707. adrp = (u16 *) dev->dev_addr;
  708. iowrite16(adrp[0], ioaddr + MID_0L);
  709. iowrite16(adrp[1], ioaddr + MID_0M);
  710. iowrite16(adrp[2], ioaddr + MID_0H);
  711. }
  712. static int r6040_open(struct net_device *dev)
  713. {
  714. struct r6040_private *lp = netdev_priv(dev);
  715. int ret;
  716. /* Request IRQ and Register interrupt handler */
  717. ret = request_irq(dev->irq, &r6040_interrupt,
  718. IRQF_SHARED, dev->name, dev);
  719. if (ret)
  720. return ret;
  721. /* Set MAC address */
  722. r6040_mac_address(dev);
  723. /* Allocate Descriptor memory */
  724. lp->rx_ring =
  725. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  726. if (!lp->rx_ring)
  727. return -ENOMEM;
  728. lp->tx_ring =
  729. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  730. if (!lp->tx_ring) {
  731. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  732. lp->rx_ring_dma);
  733. return -ENOMEM;
  734. }
  735. ret = r6040_up(dev);
  736. if (ret) {
  737. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  738. lp->tx_ring_dma);
  739. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  740. lp->rx_ring_dma);
  741. return ret;
  742. }
  743. napi_enable(&lp->napi);
  744. netif_start_queue(dev);
  745. /* set and active a timer process */
  746. setup_timer(&lp->timer, r6040_timer, (unsigned long) dev);
  747. if (lp->switch_sig != ICPLUS_PHY_ID)
  748. mod_timer(&lp->timer, jiffies + HZ);
  749. return 0;
  750. }
  751. static int r6040_start_xmit(struct sk_buff *skb, struct net_device *dev)
  752. {
  753. struct r6040_private *lp = netdev_priv(dev);
  754. struct r6040_descriptor *descptr;
  755. void __iomem *ioaddr = lp->base;
  756. unsigned long flags;
  757. int ret = NETDEV_TX_OK;
  758. /* Critical Section */
  759. spin_lock_irqsave(&lp->lock, flags);
  760. /* TX resource check */
  761. if (!lp->tx_free_desc) {
  762. spin_unlock_irqrestore(&lp->lock, flags);
  763. netif_stop_queue(dev);
  764. printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
  765. ret = NETDEV_TX_BUSY;
  766. return ret;
  767. }
  768. /* Statistic Counter */
  769. dev->stats.tx_packets++;
  770. dev->stats.tx_bytes += skb->len;
  771. /* Set TX descriptor & Transmit it */
  772. lp->tx_free_desc--;
  773. descptr = lp->tx_insert_ptr;
  774. if (skb->len < MISR)
  775. descptr->len = MISR;
  776. else
  777. descptr->len = skb->len;
  778. descptr->skb_ptr = skb;
  779. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  780. skb->data, skb->len, PCI_DMA_TODEVICE));
  781. descptr->status = DSC_OWNER_MAC;
  782. /* Trigger the MAC to check the TX descriptor */
  783. iowrite16(0x01, ioaddr + MTPR);
  784. lp->tx_insert_ptr = descptr->vndescp;
  785. /* If no tx resource, stop */
  786. if (!lp->tx_free_desc)
  787. netif_stop_queue(dev);
  788. dev->trans_start = jiffies;
  789. spin_unlock_irqrestore(&lp->lock, flags);
  790. return ret;
  791. }
  792. static void r6040_multicast_list(struct net_device *dev)
  793. {
  794. struct r6040_private *lp = netdev_priv(dev);
  795. void __iomem *ioaddr = lp->base;
  796. u16 *adrp;
  797. u16 reg;
  798. unsigned long flags;
  799. struct dev_mc_list *dmi = dev->mc_list;
  800. int i;
  801. /* MAC Address */
  802. adrp = (u16 *)dev->dev_addr;
  803. iowrite16(adrp[0], ioaddr + MID_0L);
  804. iowrite16(adrp[1], ioaddr + MID_0M);
  805. iowrite16(adrp[2], ioaddr + MID_0H);
  806. /* Promiscous Mode */
  807. spin_lock_irqsave(&lp->lock, flags);
  808. /* Clear AMCP & PROM bits */
  809. reg = ioread16(ioaddr) & ~0x0120;
  810. if (dev->flags & IFF_PROMISC) {
  811. reg |= 0x0020;
  812. lp->mcr0 |= 0x0020;
  813. }
  814. /* Too many multicast addresses
  815. * accept all traffic */
  816. else if ((dev->mc_count > MCAST_MAX)
  817. || (dev->flags & IFF_ALLMULTI))
  818. reg |= 0x0020;
  819. iowrite16(reg, ioaddr);
  820. spin_unlock_irqrestore(&lp->lock, flags);
  821. /* Build the hash table */
  822. if (dev->mc_count > MCAST_MAX) {
  823. u16 hash_table[4];
  824. u32 crc;
  825. for (i = 0; i < 4; i++)
  826. hash_table[i] = 0;
  827. for (i = 0; i < dev->mc_count; i++) {
  828. char *addrs = dmi->dmi_addr;
  829. dmi = dmi->next;
  830. if (!(*addrs & 1))
  831. continue;
  832. crc = ether_crc_le(6, addrs);
  833. crc >>= 26;
  834. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  835. }
  836. /* Write the index of the hash table */
  837. for (i = 0; i < 4; i++)
  838. iowrite16(hash_table[i] << 14, ioaddr + MCR1);
  839. /* Fill the MAC hash tables with their values */
  840. iowrite16(hash_table[0], ioaddr + MAR0);
  841. iowrite16(hash_table[1], ioaddr + MAR1);
  842. iowrite16(hash_table[2], ioaddr + MAR2);
  843. iowrite16(hash_table[3], ioaddr + MAR3);
  844. }
  845. /* Multicast Address 1~4 case */
  846. for (i = 0, dmi; (i < dev->mc_count) && (i < MCAST_MAX); i++) {
  847. adrp = (u16 *)dmi->dmi_addr;
  848. iowrite16(adrp[0], ioaddr + MID_1L + 8*i);
  849. iowrite16(adrp[1], ioaddr + MID_1M + 8*i);
  850. iowrite16(adrp[2], ioaddr + MID_1H + 8*i);
  851. dmi = dmi->next;
  852. }
  853. for (i = dev->mc_count; i < MCAST_MAX; i++) {
  854. iowrite16(0xffff, ioaddr + MID_0L + 8*i);
  855. iowrite16(0xffff, ioaddr + MID_0M + 8*i);
  856. iowrite16(0xffff, ioaddr + MID_0H + 8*i);
  857. }
  858. }
  859. static void netdev_get_drvinfo(struct net_device *dev,
  860. struct ethtool_drvinfo *info)
  861. {
  862. struct r6040_private *rp = netdev_priv(dev);
  863. strcpy(info->driver, DRV_NAME);
  864. strcpy(info->version, DRV_VERSION);
  865. strcpy(info->bus_info, pci_name(rp->pdev));
  866. }
  867. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  868. {
  869. struct r6040_private *rp = netdev_priv(dev);
  870. int rc;
  871. spin_lock_irq(&rp->lock);
  872. rc = mii_ethtool_gset(&rp->mii_if, cmd);
  873. spin_unlock_irq(&rp->lock);
  874. return rc;
  875. }
  876. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  877. {
  878. struct r6040_private *rp = netdev_priv(dev);
  879. int rc;
  880. spin_lock_irq(&rp->lock);
  881. rc = mii_ethtool_sset(&rp->mii_if, cmd);
  882. spin_unlock_irq(&rp->lock);
  883. r6040_set_carrier(&rp->mii_if);
  884. return rc;
  885. }
  886. static u32 netdev_get_link(struct net_device *dev)
  887. {
  888. struct r6040_private *rp = netdev_priv(dev);
  889. return mii_link_ok(&rp->mii_if);
  890. }
  891. static const struct ethtool_ops netdev_ethtool_ops = {
  892. .get_drvinfo = netdev_get_drvinfo,
  893. .get_settings = netdev_get_settings,
  894. .set_settings = netdev_set_settings,
  895. .get_link = netdev_get_link,
  896. };
  897. static const struct net_device_ops r6040_netdev_ops = {
  898. .ndo_open = r6040_open,
  899. .ndo_stop = r6040_close,
  900. .ndo_start_xmit = r6040_start_xmit,
  901. .ndo_get_stats = r6040_get_stats,
  902. .ndo_set_multicast_list = r6040_multicast_list,
  903. .ndo_change_mtu = eth_change_mtu,
  904. .ndo_validate_addr = eth_validate_addr,
  905. .ndo_set_mac_address = eth_mac_addr,
  906. .ndo_do_ioctl = r6040_ioctl,
  907. .ndo_tx_timeout = r6040_tx_timeout,
  908. #ifdef CONFIG_NET_POLL_CONTROLLER
  909. .ndo_poll_controller = r6040_poll_controller,
  910. #endif
  911. };
  912. static int __devinit r6040_init_one(struct pci_dev *pdev,
  913. const struct pci_device_id *ent)
  914. {
  915. struct net_device *dev;
  916. struct r6040_private *lp;
  917. void __iomem *ioaddr;
  918. int err, io_size = R6040_IO_SIZE;
  919. static int card_idx = -1;
  920. int bar = 0;
  921. long pioaddr;
  922. u16 *adrp;
  923. printk(KERN_INFO "%s\n", version);
  924. err = pci_enable_device(pdev);
  925. if (err)
  926. goto err_out;
  927. /* this should always be supported */
  928. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  929. if (err) {
  930. printk(KERN_ERR DRV_NAME ": 32-bit PCI DMA addresses"
  931. "not supported by the card\n");
  932. goto err_out;
  933. }
  934. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  935. if (err) {
  936. printk(KERN_ERR DRV_NAME ": 32-bit PCI DMA addresses"
  937. "not supported by the card\n");
  938. goto err_out;
  939. }
  940. /* IO Size check */
  941. if (pci_resource_len(pdev, 0) < io_size) {
  942. printk(KERN_ERR DRV_NAME ": Insufficient PCI resources, aborting\n");
  943. err = -EIO;
  944. goto err_out;
  945. }
  946. pioaddr = pci_resource_start(pdev, 0); /* IO map base address */
  947. pci_set_master(pdev);
  948. dev = alloc_etherdev(sizeof(struct r6040_private));
  949. if (!dev) {
  950. printk(KERN_ERR DRV_NAME ": Failed to allocate etherdev\n");
  951. err = -ENOMEM;
  952. goto err_out;
  953. }
  954. SET_NETDEV_DEV(dev, &pdev->dev);
  955. lp = netdev_priv(dev);
  956. err = pci_request_regions(pdev, DRV_NAME);
  957. if (err) {
  958. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  959. goto err_out_free_dev;
  960. }
  961. ioaddr = pci_iomap(pdev, bar, io_size);
  962. if (!ioaddr) {
  963. printk(KERN_ERR DRV_NAME ": ioremap failed for device %s\n",
  964. pci_name(pdev));
  965. err = -EIO;
  966. goto err_out_free_res;
  967. }
  968. /* If PHY status change register is still set to zero it means the
  969. * bootloader didn't initialize it */
  970. if (ioread16(ioaddr + PHY_CC) == 0)
  971. iowrite16(0x9f07, ioaddr + PHY_CC);
  972. /* Init system & device */
  973. lp->base = ioaddr;
  974. dev->irq = pdev->irq;
  975. spin_lock_init(&lp->lock);
  976. pci_set_drvdata(pdev, dev);
  977. /* Set MAC address */
  978. card_idx++;
  979. adrp = (u16 *)dev->dev_addr;
  980. adrp[0] = ioread16(ioaddr + MID_0L);
  981. adrp[1] = ioread16(ioaddr + MID_0M);
  982. adrp[2] = ioread16(ioaddr + MID_0H);
  983. /* Some bootloader/BIOSes do not initialize
  984. * MAC address, warn about that */
  985. if (!(adrp[0] || adrp[1] || adrp[2])) {
  986. printk(KERN_WARNING DRV_NAME ": MAC address not initialized, generating random\n");
  987. random_ether_addr(dev->dev_addr);
  988. }
  989. /* Link new device into r6040_root_dev */
  990. lp->pdev = pdev;
  991. lp->dev = dev;
  992. /* Init RDC private data */
  993. lp->mcr0 = 0x1002;
  994. lp->phy_addr = phy_table[card_idx];
  995. lp->switch_sig = 0;
  996. /* The RDC-specific entries in the device structure. */
  997. dev->netdev_ops = &r6040_netdev_ops;
  998. dev->ethtool_ops = &netdev_ethtool_ops;
  999. dev->watchdog_timeo = TX_TIMEOUT;
  1000. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  1001. lp->mii_if.dev = dev;
  1002. lp->mii_if.mdio_read = r6040_mdio_read;
  1003. lp->mii_if.mdio_write = r6040_mdio_write;
  1004. lp->mii_if.phy_id = lp->phy_addr;
  1005. lp->mii_if.phy_id_mask = 0x1f;
  1006. lp->mii_if.reg_num_mask = 0x1f;
  1007. /* Register net device. After this dev->name assign */
  1008. err = register_netdev(dev);
  1009. if (err) {
  1010. printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
  1011. goto err_out_unmap;
  1012. }
  1013. return 0;
  1014. err_out_unmap:
  1015. pci_iounmap(pdev, ioaddr);
  1016. err_out_free_res:
  1017. pci_release_regions(pdev);
  1018. err_out_free_dev:
  1019. free_netdev(dev);
  1020. err_out:
  1021. return err;
  1022. }
  1023. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  1024. {
  1025. struct net_device *dev = pci_get_drvdata(pdev);
  1026. unregister_netdev(dev);
  1027. pci_release_regions(pdev);
  1028. free_netdev(dev);
  1029. pci_disable_device(pdev);
  1030. pci_set_drvdata(pdev, NULL);
  1031. }
  1032. static struct pci_device_id r6040_pci_tbl[] = {
  1033. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1034. { 0 }
  1035. };
  1036. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1037. static struct pci_driver r6040_driver = {
  1038. .name = DRV_NAME,
  1039. .id_table = r6040_pci_tbl,
  1040. .probe = r6040_init_one,
  1041. .remove = __devexit_p(r6040_remove_one),
  1042. };
  1043. static int __init r6040_init(void)
  1044. {
  1045. return pci_register_driver(&r6040_driver);
  1046. }
  1047. static void __exit r6040_cleanup(void)
  1048. {
  1049. pci_unregister_driver(&r6040_driver);
  1050. }
  1051. module_init(r6040_init);
  1052. module_exit(r6040_cleanup);