pcnet32.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061
  1. /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
  2. /*
  3. * Copyright 1996-1999 Thomas Bogendoerfer
  4. *
  5. * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
  6. *
  7. * Copyright 1993 United States Government as represented by the
  8. * Director, National Security Agency.
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. * This driver is for PCnet32 and PCnetPCI based ethercards
  14. */
  15. /**************************************************************************
  16. * 23 Oct, 2000.
  17. * Fixed a few bugs, related to running the controller in 32bit mode.
  18. *
  19. * Carsten Langgaard, carstenl@mips.com
  20. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  21. *
  22. *************************************************************************/
  23. #define DRV_NAME "pcnet32"
  24. #define DRV_VERSION "1.35"
  25. #define DRV_RELDATE "21.Apr.2008"
  26. #define PFX DRV_NAME ": "
  27. static const char *const version =
  28. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
  29. #include <linux/module.h>
  30. #include <linux/kernel.h>
  31. #include <linux/string.h>
  32. #include <linux/errno.h>
  33. #include <linux/ioport.h>
  34. #include <linux/slab.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/pci.h>
  37. #include <linux/delay.h>
  38. #include <linux/init.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/mii.h>
  41. #include <linux/crc32.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/skbuff.h>
  45. #include <linux/spinlock.h>
  46. #include <linux/moduleparam.h>
  47. #include <linux/bitops.h>
  48. #include <asm/dma.h>
  49. #include <asm/io.h>
  50. #include <asm/uaccess.h>
  51. #include <asm/irq.h>
  52. /*
  53. * PCI device identifiers for "new style" Linux PCI Device Drivers
  54. */
  55. static struct pci_device_id pcnet32_pci_tbl[] = {
  56. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
  57. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
  58. /*
  59. * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
  60. * the incorrect vendor id.
  61. */
  62. { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
  63. .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
  64. { } /* terminate list */
  65. };
  66. MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
  67. static int cards_found;
  68. /*
  69. * VLB I/O addresses
  70. */
  71. static unsigned int pcnet32_portlist[] __initdata =
  72. { 0x300, 0x320, 0x340, 0x360, 0 };
  73. static int pcnet32_debug = 0;
  74. static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
  75. static int pcnet32vlb; /* check for VLB cards ? */
  76. static struct net_device *pcnet32_dev;
  77. static int max_interrupt_work = 2;
  78. static int rx_copybreak = 200;
  79. #define PCNET32_PORT_AUI 0x00
  80. #define PCNET32_PORT_10BT 0x01
  81. #define PCNET32_PORT_GPSI 0x02
  82. #define PCNET32_PORT_MII 0x03
  83. #define PCNET32_PORT_PORTSEL 0x03
  84. #define PCNET32_PORT_ASEL 0x04
  85. #define PCNET32_PORT_100 0x40
  86. #define PCNET32_PORT_FD 0x80
  87. #define PCNET32_DMA_MASK 0xffffffff
  88. #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
  89. #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
  90. /*
  91. * table to translate option values from tulip
  92. * to internal options
  93. */
  94. static const unsigned char options_mapping[] = {
  95. PCNET32_PORT_ASEL, /* 0 Auto-select */
  96. PCNET32_PORT_AUI, /* 1 BNC/AUI */
  97. PCNET32_PORT_AUI, /* 2 AUI/BNC */
  98. PCNET32_PORT_ASEL, /* 3 not supported */
  99. PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
  100. PCNET32_PORT_ASEL, /* 5 not supported */
  101. PCNET32_PORT_ASEL, /* 6 not supported */
  102. PCNET32_PORT_ASEL, /* 7 not supported */
  103. PCNET32_PORT_ASEL, /* 8 not supported */
  104. PCNET32_PORT_MII, /* 9 MII 10baseT */
  105. PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
  106. PCNET32_PORT_MII, /* 11 MII (autosel) */
  107. PCNET32_PORT_10BT, /* 12 10BaseT */
  108. PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
  109. /* 14 MII 100BaseTx-FD */
  110. PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
  111. PCNET32_PORT_ASEL /* 15 not supported */
  112. };
  113. static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
  114. "Loopback test (offline)"
  115. };
  116. #define PCNET32_TEST_LEN ARRAY_SIZE(pcnet32_gstrings_test)
  117. #define PCNET32_NUM_REGS 136
  118. #define MAX_UNITS 8 /* More are supported, limit only on options */
  119. static int options[MAX_UNITS];
  120. static int full_duplex[MAX_UNITS];
  121. static int homepna[MAX_UNITS];
  122. /*
  123. * Theory of Operation
  124. *
  125. * This driver uses the same software structure as the normal lance
  126. * driver. So look for a verbose description in lance.c. The differences
  127. * to the normal lance driver is the use of the 32bit mode of PCnet32
  128. * and PCnetPCI chips. Because these chips are 32bit chips, there is no
  129. * 16MB limitation and we don't need bounce buffers.
  130. */
  131. /*
  132. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  133. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  134. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  135. */
  136. #ifndef PCNET32_LOG_TX_BUFFERS
  137. #define PCNET32_LOG_TX_BUFFERS 4
  138. #define PCNET32_LOG_RX_BUFFERS 5
  139. #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
  140. #define PCNET32_LOG_MAX_RX_BUFFERS 9
  141. #endif
  142. #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
  143. #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
  144. #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
  145. #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
  146. #define PKT_BUF_SKB 1544
  147. /* actual buffer length after being aligned */
  148. #define PKT_BUF_SIZE (PKT_BUF_SKB - NET_IP_ALIGN)
  149. /* chip wants twos complement of the (aligned) buffer length */
  150. #define NEG_BUF_SIZE (NET_IP_ALIGN - PKT_BUF_SKB)
  151. /* Offsets from base I/O address. */
  152. #define PCNET32_WIO_RDP 0x10
  153. #define PCNET32_WIO_RAP 0x12
  154. #define PCNET32_WIO_RESET 0x14
  155. #define PCNET32_WIO_BDP 0x16
  156. #define PCNET32_DWIO_RDP 0x10
  157. #define PCNET32_DWIO_RAP 0x14
  158. #define PCNET32_DWIO_RESET 0x18
  159. #define PCNET32_DWIO_BDP 0x1C
  160. #define PCNET32_TOTAL_SIZE 0x20
  161. #define CSR0 0
  162. #define CSR0_INIT 0x1
  163. #define CSR0_START 0x2
  164. #define CSR0_STOP 0x4
  165. #define CSR0_TXPOLL 0x8
  166. #define CSR0_INTEN 0x40
  167. #define CSR0_IDON 0x0100
  168. #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
  169. #define PCNET32_INIT_LOW 1
  170. #define PCNET32_INIT_HIGH 2
  171. #define CSR3 3
  172. #define CSR4 4
  173. #define CSR5 5
  174. #define CSR5_SUSPEND 0x0001
  175. #define CSR15 15
  176. #define PCNET32_MC_FILTER 8
  177. #define PCNET32_79C970A 0x2621
  178. /* The PCNET32 Rx and Tx ring descriptors. */
  179. struct pcnet32_rx_head {
  180. __le32 base;
  181. __le16 buf_length; /* two`s complement of length */
  182. __le16 status;
  183. __le32 msg_length;
  184. __le32 reserved;
  185. };
  186. struct pcnet32_tx_head {
  187. __le32 base;
  188. __le16 length; /* two`s complement of length */
  189. __le16 status;
  190. __le32 misc;
  191. __le32 reserved;
  192. };
  193. /* The PCNET32 32-Bit initialization block, described in databook. */
  194. struct pcnet32_init_block {
  195. __le16 mode;
  196. __le16 tlen_rlen;
  197. u8 phys_addr[6];
  198. __le16 reserved;
  199. __le32 filter[2];
  200. /* Receive and transmit ring base, along with extra bits. */
  201. __le32 rx_ring;
  202. __le32 tx_ring;
  203. };
  204. /* PCnet32 access functions */
  205. struct pcnet32_access {
  206. u16 (*read_csr) (unsigned long, int);
  207. void (*write_csr) (unsigned long, int, u16);
  208. u16 (*read_bcr) (unsigned long, int);
  209. void (*write_bcr) (unsigned long, int, u16);
  210. u16 (*read_rap) (unsigned long);
  211. void (*write_rap) (unsigned long, u16);
  212. void (*reset) (unsigned long);
  213. };
  214. /*
  215. * The first field of pcnet32_private is read by the ethernet device
  216. * so the structure should be allocated using pci_alloc_consistent().
  217. */
  218. struct pcnet32_private {
  219. struct pcnet32_init_block *init_block;
  220. /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
  221. struct pcnet32_rx_head *rx_ring;
  222. struct pcnet32_tx_head *tx_ring;
  223. dma_addr_t init_dma_addr;/* DMA address of beginning of the init block,
  224. returned by pci_alloc_consistent */
  225. struct pci_dev *pci_dev;
  226. const char *name;
  227. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  228. struct sk_buff **tx_skbuff;
  229. struct sk_buff **rx_skbuff;
  230. dma_addr_t *tx_dma_addr;
  231. dma_addr_t *rx_dma_addr;
  232. struct pcnet32_access a;
  233. spinlock_t lock; /* Guard lock */
  234. unsigned int cur_rx, cur_tx; /* The next free ring entry */
  235. unsigned int rx_ring_size; /* current rx ring size */
  236. unsigned int tx_ring_size; /* current tx ring size */
  237. unsigned int rx_mod_mask; /* rx ring modular mask */
  238. unsigned int tx_mod_mask; /* tx ring modular mask */
  239. unsigned short rx_len_bits;
  240. unsigned short tx_len_bits;
  241. dma_addr_t rx_ring_dma_addr;
  242. dma_addr_t tx_ring_dma_addr;
  243. unsigned int dirty_rx, /* ring entries to be freed. */
  244. dirty_tx;
  245. struct net_device *dev;
  246. struct napi_struct napi;
  247. char tx_full;
  248. char phycount; /* number of phys found */
  249. int options;
  250. unsigned int shared_irq:1, /* shared irq possible */
  251. dxsuflo:1, /* disable transmit stop on uflo */
  252. mii:1; /* mii port available */
  253. struct net_device *next;
  254. struct mii_if_info mii_if;
  255. struct timer_list watchdog_timer;
  256. struct timer_list blink_timer;
  257. u32 msg_enable; /* debug message level */
  258. /* each bit indicates an available PHY */
  259. u32 phymask;
  260. unsigned short chip_version; /* which variant this is */
  261. };
  262. static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
  263. static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
  264. static int pcnet32_open(struct net_device *);
  265. static int pcnet32_init_ring(struct net_device *);
  266. static int pcnet32_start_xmit(struct sk_buff *, struct net_device *);
  267. static void pcnet32_tx_timeout(struct net_device *dev);
  268. static irqreturn_t pcnet32_interrupt(int, void *);
  269. static int pcnet32_close(struct net_device *);
  270. static struct net_device_stats *pcnet32_get_stats(struct net_device *);
  271. static void pcnet32_load_multicast(struct net_device *dev);
  272. static void pcnet32_set_multicast_list(struct net_device *);
  273. static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
  274. static void pcnet32_watchdog(struct net_device *);
  275. static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
  276. static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
  277. int val);
  278. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
  279. static void pcnet32_ethtool_test(struct net_device *dev,
  280. struct ethtool_test *eth_test, u64 * data);
  281. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
  282. static int pcnet32_phys_id(struct net_device *dev, u32 data);
  283. static void pcnet32_led_blink_callback(struct net_device *dev);
  284. static int pcnet32_get_regs_len(struct net_device *dev);
  285. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  286. void *ptr);
  287. static void pcnet32_purge_tx_ring(struct net_device *dev);
  288. static int pcnet32_alloc_ring(struct net_device *dev, const char *name);
  289. static void pcnet32_free_ring(struct net_device *dev);
  290. static void pcnet32_check_media(struct net_device *dev, int verbose);
  291. static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
  292. {
  293. outw(index, addr + PCNET32_WIO_RAP);
  294. return inw(addr + PCNET32_WIO_RDP);
  295. }
  296. static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
  297. {
  298. outw(index, addr + PCNET32_WIO_RAP);
  299. outw(val, addr + PCNET32_WIO_RDP);
  300. }
  301. static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
  302. {
  303. outw(index, addr + PCNET32_WIO_RAP);
  304. return inw(addr + PCNET32_WIO_BDP);
  305. }
  306. static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
  307. {
  308. outw(index, addr + PCNET32_WIO_RAP);
  309. outw(val, addr + PCNET32_WIO_BDP);
  310. }
  311. static u16 pcnet32_wio_read_rap(unsigned long addr)
  312. {
  313. return inw(addr + PCNET32_WIO_RAP);
  314. }
  315. static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
  316. {
  317. outw(val, addr + PCNET32_WIO_RAP);
  318. }
  319. static void pcnet32_wio_reset(unsigned long addr)
  320. {
  321. inw(addr + PCNET32_WIO_RESET);
  322. }
  323. static int pcnet32_wio_check(unsigned long addr)
  324. {
  325. outw(88, addr + PCNET32_WIO_RAP);
  326. return (inw(addr + PCNET32_WIO_RAP) == 88);
  327. }
  328. static struct pcnet32_access pcnet32_wio = {
  329. .read_csr = pcnet32_wio_read_csr,
  330. .write_csr = pcnet32_wio_write_csr,
  331. .read_bcr = pcnet32_wio_read_bcr,
  332. .write_bcr = pcnet32_wio_write_bcr,
  333. .read_rap = pcnet32_wio_read_rap,
  334. .write_rap = pcnet32_wio_write_rap,
  335. .reset = pcnet32_wio_reset
  336. };
  337. static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
  338. {
  339. outl(index, addr + PCNET32_DWIO_RAP);
  340. return (inl(addr + PCNET32_DWIO_RDP) & 0xffff);
  341. }
  342. static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
  343. {
  344. outl(index, addr + PCNET32_DWIO_RAP);
  345. outl(val, addr + PCNET32_DWIO_RDP);
  346. }
  347. static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
  348. {
  349. outl(index, addr + PCNET32_DWIO_RAP);
  350. return (inl(addr + PCNET32_DWIO_BDP) & 0xffff);
  351. }
  352. static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
  353. {
  354. outl(index, addr + PCNET32_DWIO_RAP);
  355. outl(val, addr + PCNET32_DWIO_BDP);
  356. }
  357. static u16 pcnet32_dwio_read_rap(unsigned long addr)
  358. {
  359. return (inl(addr + PCNET32_DWIO_RAP) & 0xffff);
  360. }
  361. static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
  362. {
  363. outl(val, addr + PCNET32_DWIO_RAP);
  364. }
  365. static void pcnet32_dwio_reset(unsigned long addr)
  366. {
  367. inl(addr + PCNET32_DWIO_RESET);
  368. }
  369. static int pcnet32_dwio_check(unsigned long addr)
  370. {
  371. outl(88, addr + PCNET32_DWIO_RAP);
  372. return ((inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88);
  373. }
  374. static struct pcnet32_access pcnet32_dwio = {
  375. .read_csr = pcnet32_dwio_read_csr,
  376. .write_csr = pcnet32_dwio_write_csr,
  377. .read_bcr = pcnet32_dwio_read_bcr,
  378. .write_bcr = pcnet32_dwio_write_bcr,
  379. .read_rap = pcnet32_dwio_read_rap,
  380. .write_rap = pcnet32_dwio_write_rap,
  381. .reset = pcnet32_dwio_reset
  382. };
  383. static void pcnet32_netif_stop(struct net_device *dev)
  384. {
  385. struct pcnet32_private *lp = netdev_priv(dev);
  386. dev->trans_start = jiffies;
  387. napi_disable(&lp->napi);
  388. netif_tx_disable(dev);
  389. }
  390. static void pcnet32_netif_start(struct net_device *dev)
  391. {
  392. struct pcnet32_private *lp = netdev_priv(dev);
  393. ulong ioaddr = dev->base_addr;
  394. u16 val;
  395. netif_wake_queue(dev);
  396. val = lp->a.read_csr(ioaddr, CSR3);
  397. val &= 0x00ff;
  398. lp->a.write_csr(ioaddr, CSR3, val);
  399. napi_enable(&lp->napi);
  400. }
  401. /*
  402. * Allocate space for the new sized tx ring.
  403. * Free old resources
  404. * Save new resources.
  405. * Any failure keeps old resources.
  406. * Must be called with lp->lock held.
  407. */
  408. static void pcnet32_realloc_tx_ring(struct net_device *dev,
  409. struct pcnet32_private *lp,
  410. unsigned int size)
  411. {
  412. dma_addr_t new_ring_dma_addr;
  413. dma_addr_t *new_dma_addr_list;
  414. struct pcnet32_tx_head *new_tx_ring;
  415. struct sk_buff **new_skb_list;
  416. pcnet32_purge_tx_ring(dev);
  417. new_tx_ring = pci_alloc_consistent(lp->pci_dev,
  418. sizeof(struct pcnet32_tx_head) *
  419. (1 << size),
  420. &new_ring_dma_addr);
  421. if (new_tx_ring == NULL) {
  422. if (netif_msg_drv(lp))
  423. printk("\n" KERN_ERR
  424. "%s: Consistent memory allocation failed.\n",
  425. dev->name);
  426. return;
  427. }
  428. memset(new_tx_ring, 0, sizeof(struct pcnet32_tx_head) * (1 << size));
  429. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  430. GFP_ATOMIC);
  431. if (!new_dma_addr_list) {
  432. if (netif_msg_drv(lp))
  433. printk("\n" KERN_ERR
  434. "%s: Memory allocation failed.\n", dev->name);
  435. goto free_new_tx_ring;
  436. }
  437. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  438. GFP_ATOMIC);
  439. if (!new_skb_list) {
  440. if (netif_msg_drv(lp))
  441. printk("\n" KERN_ERR
  442. "%s: Memory allocation failed.\n", dev->name);
  443. goto free_new_lists;
  444. }
  445. kfree(lp->tx_skbuff);
  446. kfree(lp->tx_dma_addr);
  447. pci_free_consistent(lp->pci_dev,
  448. sizeof(struct pcnet32_tx_head) *
  449. lp->tx_ring_size, lp->tx_ring,
  450. lp->tx_ring_dma_addr);
  451. lp->tx_ring_size = (1 << size);
  452. lp->tx_mod_mask = lp->tx_ring_size - 1;
  453. lp->tx_len_bits = (size << 12);
  454. lp->tx_ring = new_tx_ring;
  455. lp->tx_ring_dma_addr = new_ring_dma_addr;
  456. lp->tx_dma_addr = new_dma_addr_list;
  457. lp->tx_skbuff = new_skb_list;
  458. return;
  459. free_new_lists:
  460. kfree(new_dma_addr_list);
  461. free_new_tx_ring:
  462. pci_free_consistent(lp->pci_dev,
  463. sizeof(struct pcnet32_tx_head) *
  464. (1 << size),
  465. new_tx_ring,
  466. new_ring_dma_addr);
  467. return;
  468. }
  469. /*
  470. * Allocate space for the new sized rx ring.
  471. * Re-use old receive buffers.
  472. * alloc extra buffers
  473. * free unneeded buffers
  474. * free unneeded buffers
  475. * Save new resources.
  476. * Any failure keeps old resources.
  477. * Must be called with lp->lock held.
  478. */
  479. static void pcnet32_realloc_rx_ring(struct net_device *dev,
  480. struct pcnet32_private *lp,
  481. unsigned int size)
  482. {
  483. dma_addr_t new_ring_dma_addr;
  484. dma_addr_t *new_dma_addr_list;
  485. struct pcnet32_rx_head *new_rx_ring;
  486. struct sk_buff **new_skb_list;
  487. int new, overlap;
  488. new_rx_ring = pci_alloc_consistent(lp->pci_dev,
  489. sizeof(struct pcnet32_rx_head) *
  490. (1 << size),
  491. &new_ring_dma_addr);
  492. if (new_rx_ring == NULL) {
  493. if (netif_msg_drv(lp))
  494. printk("\n" KERN_ERR
  495. "%s: Consistent memory allocation failed.\n",
  496. dev->name);
  497. return;
  498. }
  499. memset(new_rx_ring, 0, sizeof(struct pcnet32_rx_head) * (1 << size));
  500. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  501. GFP_ATOMIC);
  502. if (!new_dma_addr_list) {
  503. if (netif_msg_drv(lp))
  504. printk("\n" KERN_ERR
  505. "%s: Memory allocation failed.\n", dev->name);
  506. goto free_new_rx_ring;
  507. }
  508. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  509. GFP_ATOMIC);
  510. if (!new_skb_list) {
  511. if (netif_msg_drv(lp))
  512. printk("\n" KERN_ERR
  513. "%s: Memory allocation failed.\n", dev->name);
  514. goto free_new_lists;
  515. }
  516. /* first copy the current receive buffers */
  517. overlap = min(size, lp->rx_ring_size);
  518. for (new = 0; new < overlap; new++) {
  519. new_rx_ring[new] = lp->rx_ring[new];
  520. new_dma_addr_list[new] = lp->rx_dma_addr[new];
  521. new_skb_list[new] = lp->rx_skbuff[new];
  522. }
  523. /* now allocate any new buffers needed */
  524. for (; new < size; new++ ) {
  525. struct sk_buff *rx_skbuff;
  526. new_skb_list[new] = dev_alloc_skb(PKT_BUF_SKB);
  527. if (!(rx_skbuff = new_skb_list[new])) {
  528. /* keep the original lists and buffers */
  529. if (netif_msg_drv(lp))
  530. printk(KERN_ERR
  531. "%s: pcnet32_realloc_rx_ring dev_alloc_skb failed.\n",
  532. dev->name);
  533. goto free_all_new;
  534. }
  535. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  536. new_dma_addr_list[new] =
  537. pci_map_single(lp->pci_dev, rx_skbuff->data,
  538. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  539. new_rx_ring[new].base = cpu_to_le32(new_dma_addr_list[new]);
  540. new_rx_ring[new].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  541. new_rx_ring[new].status = cpu_to_le16(0x8000);
  542. }
  543. /* and free any unneeded buffers */
  544. for (; new < lp->rx_ring_size; new++) {
  545. if (lp->rx_skbuff[new]) {
  546. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[new],
  547. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  548. dev_kfree_skb(lp->rx_skbuff[new]);
  549. }
  550. }
  551. kfree(lp->rx_skbuff);
  552. kfree(lp->rx_dma_addr);
  553. pci_free_consistent(lp->pci_dev,
  554. sizeof(struct pcnet32_rx_head) *
  555. lp->rx_ring_size, lp->rx_ring,
  556. lp->rx_ring_dma_addr);
  557. lp->rx_ring_size = (1 << size);
  558. lp->rx_mod_mask = lp->rx_ring_size - 1;
  559. lp->rx_len_bits = (size << 4);
  560. lp->rx_ring = new_rx_ring;
  561. lp->rx_ring_dma_addr = new_ring_dma_addr;
  562. lp->rx_dma_addr = new_dma_addr_list;
  563. lp->rx_skbuff = new_skb_list;
  564. return;
  565. free_all_new:
  566. for (; --new >= lp->rx_ring_size; ) {
  567. if (new_skb_list[new]) {
  568. pci_unmap_single(lp->pci_dev, new_dma_addr_list[new],
  569. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  570. dev_kfree_skb(new_skb_list[new]);
  571. }
  572. }
  573. kfree(new_skb_list);
  574. free_new_lists:
  575. kfree(new_dma_addr_list);
  576. free_new_rx_ring:
  577. pci_free_consistent(lp->pci_dev,
  578. sizeof(struct pcnet32_rx_head) *
  579. (1 << size),
  580. new_rx_ring,
  581. new_ring_dma_addr);
  582. return;
  583. }
  584. static void pcnet32_purge_rx_ring(struct net_device *dev)
  585. {
  586. struct pcnet32_private *lp = netdev_priv(dev);
  587. int i;
  588. /* free all allocated skbuffs */
  589. for (i = 0; i < lp->rx_ring_size; i++) {
  590. lp->rx_ring[i].status = 0; /* CPU owns buffer */
  591. wmb(); /* Make sure adapter sees owner change */
  592. if (lp->rx_skbuff[i]) {
  593. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i],
  594. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  595. dev_kfree_skb_any(lp->rx_skbuff[i]);
  596. }
  597. lp->rx_skbuff[i] = NULL;
  598. lp->rx_dma_addr[i] = 0;
  599. }
  600. }
  601. #ifdef CONFIG_NET_POLL_CONTROLLER
  602. static void pcnet32_poll_controller(struct net_device *dev)
  603. {
  604. disable_irq(dev->irq);
  605. pcnet32_interrupt(0, dev);
  606. enable_irq(dev->irq);
  607. }
  608. #endif
  609. static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  610. {
  611. struct pcnet32_private *lp = netdev_priv(dev);
  612. unsigned long flags;
  613. int r = -EOPNOTSUPP;
  614. if (lp->mii) {
  615. spin_lock_irqsave(&lp->lock, flags);
  616. mii_ethtool_gset(&lp->mii_if, cmd);
  617. spin_unlock_irqrestore(&lp->lock, flags);
  618. r = 0;
  619. }
  620. return r;
  621. }
  622. static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  623. {
  624. struct pcnet32_private *lp = netdev_priv(dev);
  625. unsigned long flags;
  626. int r = -EOPNOTSUPP;
  627. if (lp->mii) {
  628. spin_lock_irqsave(&lp->lock, flags);
  629. r = mii_ethtool_sset(&lp->mii_if, cmd);
  630. spin_unlock_irqrestore(&lp->lock, flags);
  631. }
  632. return r;
  633. }
  634. static void pcnet32_get_drvinfo(struct net_device *dev,
  635. struct ethtool_drvinfo *info)
  636. {
  637. struct pcnet32_private *lp = netdev_priv(dev);
  638. strcpy(info->driver, DRV_NAME);
  639. strcpy(info->version, DRV_VERSION);
  640. if (lp->pci_dev)
  641. strcpy(info->bus_info, pci_name(lp->pci_dev));
  642. else
  643. sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
  644. }
  645. static u32 pcnet32_get_link(struct net_device *dev)
  646. {
  647. struct pcnet32_private *lp = netdev_priv(dev);
  648. unsigned long flags;
  649. int r;
  650. spin_lock_irqsave(&lp->lock, flags);
  651. if (lp->mii) {
  652. r = mii_link_ok(&lp->mii_if);
  653. } else if (lp->chip_version >= PCNET32_79C970A) {
  654. ulong ioaddr = dev->base_addr; /* card base I/O address */
  655. r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  656. } else { /* can not detect link on really old chips */
  657. r = 1;
  658. }
  659. spin_unlock_irqrestore(&lp->lock, flags);
  660. return r;
  661. }
  662. static u32 pcnet32_get_msglevel(struct net_device *dev)
  663. {
  664. struct pcnet32_private *lp = netdev_priv(dev);
  665. return lp->msg_enable;
  666. }
  667. static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
  668. {
  669. struct pcnet32_private *lp = netdev_priv(dev);
  670. lp->msg_enable = value;
  671. }
  672. static int pcnet32_nway_reset(struct net_device *dev)
  673. {
  674. struct pcnet32_private *lp = netdev_priv(dev);
  675. unsigned long flags;
  676. int r = -EOPNOTSUPP;
  677. if (lp->mii) {
  678. spin_lock_irqsave(&lp->lock, flags);
  679. r = mii_nway_restart(&lp->mii_if);
  680. spin_unlock_irqrestore(&lp->lock, flags);
  681. }
  682. return r;
  683. }
  684. static void pcnet32_get_ringparam(struct net_device *dev,
  685. struct ethtool_ringparam *ering)
  686. {
  687. struct pcnet32_private *lp = netdev_priv(dev);
  688. ering->tx_max_pending = TX_MAX_RING_SIZE;
  689. ering->tx_pending = lp->tx_ring_size;
  690. ering->rx_max_pending = RX_MAX_RING_SIZE;
  691. ering->rx_pending = lp->rx_ring_size;
  692. }
  693. static int pcnet32_set_ringparam(struct net_device *dev,
  694. struct ethtool_ringparam *ering)
  695. {
  696. struct pcnet32_private *lp = netdev_priv(dev);
  697. unsigned long flags;
  698. unsigned int size;
  699. ulong ioaddr = dev->base_addr;
  700. int i;
  701. if (ering->rx_mini_pending || ering->rx_jumbo_pending)
  702. return -EINVAL;
  703. if (netif_running(dev))
  704. pcnet32_netif_stop(dev);
  705. spin_lock_irqsave(&lp->lock, flags);
  706. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  707. size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
  708. /* set the minimum ring size to 4, to allow the loopback test to work
  709. * unchanged.
  710. */
  711. for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
  712. if (size <= (1 << i))
  713. break;
  714. }
  715. if ((1 << i) != lp->tx_ring_size)
  716. pcnet32_realloc_tx_ring(dev, lp, i);
  717. size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
  718. for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
  719. if (size <= (1 << i))
  720. break;
  721. }
  722. if ((1 << i) != lp->rx_ring_size)
  723. pcnet32_realloc_rx_ring(dev, lp, i);
  724. lp->napi.weight = lp->rx_ring_size / 2;
  725. if (netif_running(dev)) {
  726. pcnet32_netif_start(dev);
  727. pcnet32_restart(dev, CSR0_NORMAL);
  728. }
  729. spin_unlock_irqrestore(&lp->lock, flags);
  730. if (netif_msg_drv(lp))
  731. printk(KERN_INFO
  732. "%s: Ring Param Settings: RX: %d, TX: %d\n", dev->name,
  733. lp->rx_ring_size, lp->tx_ring_size);
  734. return 0;
  735. }
  736. static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
  737. u8 * data)
  738. {
  739. memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
  740. }
  741. static int pcnet32_get_sset_count(struct net_device *dev, int sset)
  742. {
  743. switch (sset) {
  744. case ETH_SS_TEST:
  745. return PCNET32_TEST_LEN;
  746. default:
  747. return -EOPNOTSUPP;
  748. }
  749. }
  750. static void pcnet32_ethtool_test(struct net_device *dev,
  751. struct ethtool_test *test, u64 * data)
  752. {
  753. struct pcnet32_private *lp = netdev_priv(dev);
  754. int rc;
  755. if (test->flags == ETH_TEST_FL_OFFLINE) {
  756. rc = pcnet32_loopback_test(dev, data);
  757. if (rc) {
  758. if (netif_msg_hw(lp))
  759. printk(KERN_DEBUG "%s: Loopback test failed.\n",
  760. dev->name);
  761. test->flags |= ETH_TEST_FL_FAILED;
  762. } else if (netif_msg_hw(lp))
  763. printk(KERN_DEBUG "%s: Loopback test passed.\n",
  764. dev->name);
  765. } else if (netif_msg_hw(lp))
  766. printk(KERN_DEBUG
  767. "%s: No tests to run (specify 'Offline' on ethtool).",
  768. dev->name);
  769. } /* end pcnet32_ethtool_test */
  770. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
  771. {
  772. struct pcnet32_private *lp = netdev_priv(dev);
  773. struct pcnet32_access *a = &lp->a; /* access to registers */
  774. ulong ioaddr = dev->base_addr; /* card base I/O address */
  775. struct sk_buff *skb; /* sk buff */
  776. int x, i; /* counters */
  777. int numbuffs = 4; /* number of TX/RX buffers and descs */
  778. u16 status = 0x8300; /* TX ring status */
  779. __le16 teststatus; /* test of ring status */
  780. int rc; /* return code */
  781. int size; /* size of packets */
  782. unsigned char *packet; /* source packet data */
  783. static const int data_len = 60; /* length of source packets */
  784. unsigned long flags;
  785. unsigned long ticks;
  786. rc = 1; /* default to fail */
  787. if (netif_running(dev))
  788. pcnet32_netif_stop(dev);
  789. spin_lock_irqsave(&lp->lock, flags);
  790. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  791. numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
  792. /* Reset the PCNET32 */
  793. lp->a.reset(ioaddr);
  794. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  795. /* switch pcnet32 to 32bit mode */
  796. lp->a.write_bcr(ioaddr, 20, 2);
  797. /* purge & init rings but don't actually restart */
  798. pcnet32_restart(dev, 0x0000);
  799. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  800. /* Initialize Transmit buffers. */
  801. size = data_len + 15;
  802. for (x = 0; x < numbuffs; x++) {
  803. if (!(skb = dev_alloc_skb(size))) {
  804. if (netif_msg_hw(lp))
  805. printk(KERN_DEBUG
  806. "%s: Cannot allocate skb at line: %d!\n",
  807. dev->name, __LINE__);
  808. goto clean_up;
  809. } else {
  810. packet = skb->data;
  811. skb_put(skb, size); /* create space for data */
  812. lp->tx_skbuff[x] = skb;
  813. lp->tx_ring[x].length = cpu_to_le16(-skb->len);
  814. lp->tx_ring[x].misc = 0;
  815. /* put DA and SA into the skb */
  816. for (i = 0; i < 6; i++)
  817. *packet++ = dev->dev_addr[i];
  818. for (i = 0; i < 6; i++)
  819. *packet++ = dev->dev_addr[i];
  820. /* type */
  821. *packet++ = 0x08;
  822. *packet++ = 0x06;
  823. /* packet number */
  824. *packet++ = x;
  825. /* fill packet with data */
  826. for (i = 0; i < data_len; i++)
  827. *packet++ = i;
  828. lp->tx_dma_addr[x] =
  829. pci_map_single(lp->pci_dev, skb->data, skb->len,
  830. PCI_DMA_TODEVICE);
  831. lp->tx_ring[x].base = cpu_to_le32(lp->tx_dma_addr[x]);
  832. wmb(); /* Make sure owner changes after all others are visible */
  833. lp->tx_ring[x].status = cpu_to_le16(status);
  834. }
  835. }
  836. x = a->read_bcr(ioaddr, 32); /* set internal loopback in BCR32 */
  837. a->write_bcr(ioaddr, 32, x | 0x0002);
  838. /* set int loopback in CSR15 */
  839. x = a->read_csr(ioaddr, CSR15) & 0xfffc;
  840. lp->a.write_csr(ioaddr, CSR15, x | 0x0044);
  841. teststatus = cpu_to_le16(0x8000);
  842. lp->a.write_csr(ioaddr, CSR0, CSR0_START); /* Set STRT bit */
  843. /* Check status of descriptors */
  844. for (x = 0; x < numbuffs; x++) {
  845. ticks = 0;
  846. rmb();
  847. while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
  848. spin_unlock_irqrestore(&lp->lock, flags);
  849. msleep(1);
  850. spin_lock_irqsave(&lp->lock, flags);
  851. rmb();
  852. ticks++;
  853. }
  854. if (ticks == 200) {
  855. if (netif_msg_hw(lp))
  856. printk("%s: Desc %d failed to reset!\n",
  857. dev->name, x);
  858. break;
  859. }
  860. }
  861. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  862. wmb();
  863. if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
  864. printk(KERN_DEBUG "%s: RX loopback packets:\n", dev->name);
  865. for (x = 0; x < numbuffs; x++) {
  866. printk(KERN_DEBUG "%s: Packet %d:\n", dev->name, x);
  867. skb = lp->rx_skbuff[x];
  868. for (i = 0; i < size; i++) {
  869. printk("%02x ", *(skb->data + i));
  870. }
  871. printk("\n");
  872. }
  873. }
  874. x = 0;
  875. rc = 0;
  876. while (x < numbuffs && !rc) {
  877. skb = lp->rx_skbuff[x];
  878. packet = lp->tx_skbuff[x]->data;
  879. for (i = 0; i < size; i++) {
  880. if (*(skb->data + i) != packet[i]) {
  881. if (netif_msg_hw(lp))
  882. printk(KERN_DEBUG
  883. "%s: Error in compare! %2x - %02x %02x\n",
  884. dev->name, i, *(skb->data + i),
  885. packet[i]);
  886. rc = 1;
  887. break;
  888. }
  889. }
  890. x++;
  891. }
  892. clean_up:
  893. *data1 = rc;
  894. pcnet32_purge_tx_ring(dev);
  895. x = a->read_csr(ioaddr, CSR15);
  896. a->write_csr(ioaddr, CSR15, (x & ~0x0044)); /* reset bits 6 and 2 */
  897. x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
  898. a->write_bcr(ioaddr, 32, (x & ~0x0002));
  899. if (netif_running(dev)) {
  900. pcnet32_netif_start(dev);
  901. pcnet32_restart(dev, CSR0_NORMAL);
  902. } else {
  903. pcnet32_purge_rx_ring(dev);
  904. lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
  905. }
  906. spin_unlock_irqrestore(&lp->lock, flags);
  907. return (rc);
  908. } /* end pcnet32_loopback_test */
  909. static void pcnet32_led_blink_callback(struct net_device *dev)
  910. {
  911. struct pcnet32_private *lp = netdev_priv(dev);
  912. struct pcnet32_access *a = &lp->a;
  913. ulong ioaddr = dev->base_addr;
  914. unsigned long flags;
  915. int i;
  916. spin_lock_irqsave(&lp->lock, flags);
  917. for (i = 4; i < 8; i++) {
  918. a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
  919. }
  920. spin_unlock_irqrestore(&lp->lock, flags);
  921. mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
  922. }
  923. static int pcnet32_phys_id(struct net_device *dev, u32 data)
  924. {
  925. struct pcnet32_private *lp = netdev_priv(dev);
  926. struct pcnet32_access *a = &lp->a;
  927. ulong ioaddr = dev->base_addr;
  928. unsigned long flags;
  929. int i, regs[4];
  930. if (!lp->blink_timer.function) {
  931. init_timer(&lp->blink_timer);
  932. lp->blink_timer.function = (void *)pcnet32_led_blink_callback;
  933. lp->blink_timer.data = (unsigned long)dev;
  934. }
  935. /* Save the current value of the bcrs */
  936. spin_lock_irqsave(&lp->lock, flags);
  937. for (i = 4; i < 8; i++) {
  938. regs[i - 4] = a->read_bcr(ioaddr, i);
  939. }
  940. spin_unlock_irqrestore(&lp->lock, flags);
  941. mod_timer(&lp->blink_timer, jiffies);
  942. set_current_state(TASK_INTERRUPTIBLE);
  943. /* AV: the limit here makes no sense whatsoever */
  944. if ((!data) || (data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)))
  945. data = (u32) (MAX_SCHEDULE_TIMEOUT / HZ);
  946. msleep_interruptible(data * 1000);
  947. del_timer_sync(&lp->blink_timer);
  948. /* Restore the original value of the bcrs */
  949. spin_lock_irqsave(&lp->lock, flags);
  950. for (i = 4; i < 8; i++) {
  951. a->write_bcr(ioaddr, i, regs[i - 4]);
  952. }
  953. spin_unlock_irqrestore(&lp->lock, flags);
  954. return 0;
  955. }
  956. /*
  957. * lp->lock must be held.
  958. */
  959. static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
  960. int can_sleep)
  961. {
  962. int csr5;
  963. struct pcnet32_private *lp = netdev_priv(dev);
  964. struct pcnet32_access *a = &lp->a;
  965. ulong ioaddr = dev->base_addr;
  966. int ticks;
  967. /* really old chips have to be stopped. */
  968. if (lp->chip_version < PCNET32_79C970A)
  969. return 0;
  970. /* set SUSPEND (SPND) - CSR5 bit 0 */
  971. csr5 = a->read_csr(ioaddr, CSR5);
  972. a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
  973. /* poll waiting for bit to be set */
  974. ticks = 0;
  975. while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
  976. spin_unlock_irqrestore(&lp->lock, *flags);
  977. if (can_sleep)
  978. msleep(1);
  979. else
  980. mdelay(1);
  981. spin_lock_irqsave(&lp->lock, *flags);
  982. ticks++;
  983. if (ticks > 200) {
  984. if (netif_msg_hw(lp))
  985. printk(KERN_DEBUG
  986. "%s: Error getting into suspend!\n",
  987. dev->name);
  988. return 0;
  989. }
  990. }
  991. return 1;
  992. }
  993. /*
  994. * process one receive descriptor entry
  995. */
  996. static void pcnet32_rx_entry(struct net_device *dev,
  997. struct pcnet32_private *lp,
  998. struct pcnet32_rx_head *rxp,
  999. int entry)
  1000. {
  1001. int status = (short)le16_to_cpu(rxp->status) >> 8;
  1002. int rx_in_place = 0;
  1003. struct sk_buff *skb;
  1004. short pkt_len;
  1005. if (status != 0x03) { /* There was an error. */
  1006. /*
  1007. * There is a tricky error noted by John Murphy,
  1008. * <murf@perftech.com> to Russ Nelson: Even with full-sized
  1009. * buffers it's possible for a jabber packet to use two
  1010. * buffers, with only the last correctly noting the error.
  1011. */
  1012. if (status & 0x01) /* Only count a general error at the */
  1013. dev->stats.rx_errors++; /* end of a packet. */
  1014. if (status & 0x20)
  1015. dev->stats.rx_frame_errors++;
  1016. if (status & 0x10)
  1017. dev->stats.rx_over_errors++;
  1018. if (status & 0x08)
  1019. dev->stats.rx_crc_errors++;
  1020. if (status & 0x04)
  1021. dev->stats.rx_fifo_errors++;
  1022. return;
  1023. }
  1024. pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
  1025. /* Discard oversize frames. */
  1026. if (unlikely(pkt_len > PKT_BUF_SIZE)) {
  1027. if (netif_msg_drv(lp))
  1028. printk(KERN_ERR "%s: Impossible packet size %d!\n",
  1029. dev->name, pkt_len);
  1030. dev->stats.rx_errors++;
  1031. return;
  1032. }
  1033. if (pkt_len < 60) {
  1034. if (netif_msg_rx_err(lp))
  1035. printk(KERN_ERR "%s: Runt packet!\n", dev->name);
  1036. dev->stats.rx_errors++;
  1037. return;
  1038. }
  1039. if (pkt_len > rx_copybreak) {
  1040. struct sk_buff *newskb;
  1041. if ((newskb = dev_alloc_skb(PKT_BUF_SKB))) {
  1042. skb_reserve(newskb, NET_IP_ALIGN);
  1043. skb = lp->rx_skbuff[entry];
  1044. pci_unmap_single(lp->pci_dev,
  1045. lp->rx_dma_addr[entry],
  1046. PKT_BUF_SIZE,
  1047. PCI_DMA_FROMDEVICE);
  1048. skb_put(skb, pkt_len);
  1049. lp->rx_skbuff[entry] = newskb;
  1050. lp->rx_dma_addr[entry] =
  1051. pci_map_single(lp->pci_dev,
  1052. newskb->data,
  1053. PKT_BUF_SIZE,
  1054. PCI_DMA_FROMDEVICE);
  1055. rxp->base = cpu_to_le32(lp->rx_dma_addr[entry]);
  1056. rx_in_place = 1;
  1057. } else
  1058. skb = NULL;
  1059. } else {
  1060. skb = dev_alloc_skb(pkt_len + NET_IP_ALIGN);
  1061. }
  1062. if (skb == NULL) {
  1063. if (netif_msg_drv(lp))
  1064. printk(KERN_ERR
  1065. "%s: Memory squeeze, dropping packet.\n",
  1066. dev->name);
  1067. dev->stats.rx_dropped++;
  1068. return;
  1069. }
  1070. skb->dev = dev;
  1071. if (!rx_in_place) {
  1072. skb_reserve(skb, NET_IP_ALIGN);
  1073. skb_put(skb, pkt_len); /* Make room */
  1074. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1075. lp->rx_dma_addr[entry],
  1076. pkt_len,
  1077. PCI_DMA_FROMDEVICE);
  1078. skb_copy_to_linear_data(skb,
  1079. (unsigned char *)(lp->rx_skbuff[entry]->data),
  1080. pkt_len);
  1081. pci_dma_sync_single_for_device(lp->pci_dev,
  1082. lp->rx_dma_addr[entry],
  1083. pkt_len,
  1084. PCI_DMA_FROMDEVICE);
  1085. }
  1086. dev->stats.rx_bytes += skb->len;
  1087. skb->protocol = eth_type_trans(skb, dev);
  1088. netif_receive_skb(skb);
  1089. dev->stats.rx_packets++;
  1090. return;
  1091. }
  1092. static int pcnet32_rx(struct net_device *dev, int budget)
  1093. {
  1094. struct pcnet32_private *lp = netdev_priv(dev);
  1095. int entry = lp->cur_rx & lp->rx_mod_mask;
  1096. struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
  1097. int npackets = 0;
  1098. /* If we own the next entry, it's a new packet. Send it up. */
  1099. while (npackets < budget && (short)le16_to_cpu(rxp->status) >= 0) {
  1100. pcnet32_rx_entry(dev, lp, rxp, entry);
  1101. npackets += 1;
  1102. /*
  1103. * The docs say that the buffer length isn't touched, but Andrew
  1104. * Boyd of QNX reports that some revs of the 79C965 clear it.
  1105. */
  1106. rxp->buf_length = cpu_to_le16(NEG_BUF_SIZE);
  1107. wmb(); /* Make sure owner changes after others are visible */
  1108. rxp->status = cpu_to_le16(0x8000);
  1109. entry = (++lp->cur_rx) & lp->rx_mod_mask;
  1110. rxp = &lp->rx_ring[entry];
  1111. }
  1112. return npackets;
  1113. }
  1114. static int pcnet32_tx(struct net_device *dev)
  1115. {
  1116. struct pcnet32_private *lp = netdev_priv(dev);
  1117. unsigned int dirty_tx = lp->dirty_tx;
  1118. int delta;
  1119. int must_restart = 0;
  1120. while (dirty_tx != lp->cur_tx) {
  1121. int entry = dirty_tx & lp->tx_mod_mask;
  1122. int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
  1123. if (status < 0)
  1124. break; /* It still hasn't been Txed */
  1125. lp->tx_ring[entry].base = 0;
  1126. if (status & 0x4000) {
  1127. /* There was a major error, log it. */
  1128. int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
  1129. dev->stats.tx_errors++;
  1130. if (netif_msg_tx_err(lp))
  1131. printk(KERN_ERR
  1132. "%s: Tx error status=%04x err_status=%08x\n",
  1133. dev->name, status,
  1134. err_status);
  1135. if (err_status & 0x04000000)
  1136. dev->stats.tx_aborted_errors++;
  1137. if (err_status & 0x08000000)
  1138. dev->stats.tx_carrier_errors++;
  1139. if (err_status & 0x10000000)
  1140. dev->stats.tx_window_errors++;
  1141. #ifndef DO_DXSUFLO
  1142. if (err_status & 0x40000000) {
  1143. dev->stats.tx_fifo_errors++;
  1144. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1145. /* Remove this verbosity later! */
  1146. if (netif_msg_tx_err(lp))
  1147. printk(KERN_ERR
  1148. "%s: Tx FIFO error!\n",
  1149. dev->name);
  1150. must_restart = 1;
  1151. }
  1152. #else
  1153. if (err_status & 0x40000000) {
  1154. dev->stats.tx_fifo_errors++;
  1155. if (!lp->dxsuflo) { /* If controller doesn't recover ... */
  1156. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1157. /* Remove this verbosity later! */
  1158. if (netif_msg_tx_err(lp))
  1159. printk(KERN_ERR
  1160. "%s: Tx FIFO error!\n",
  1161. dev->name);
  1162. must_restart = 1;
  1163. }
  1164. }
  1165. #endif
  1166. } else {
  1167. if (status & 0x1800)
  1168. dev->stats.collisions++;
  1169. dev->stats.tx_packets++;
  1170. }
  1171. /* We must free the original skb */
  1172. if (lp->tx_skbuff[entry]) {
  1173. pci_unmap_single(lp->pci_dev,
  1174. lp->tx_dma_addr[entry],
  1175. lp->tx_skbuff[entry]->
  1176. len, PCI_DMA_TODEVICE);
  1177. dev_kfree_skb_any(lp->tx_skbuff[entry]);
  1178. lp->tx_skbuff[entry] = NULL;
  1179. lp->tx_dma_addr[entry] = 0;
  1180. }
  1181. dirty_tx++;
  1182. }
  1183. delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
  1184. if (delta > lp->tx_ring_size) {
  1185. if (netif_msg_drv(lp))
  1186. printk(KERN_ERR
  1187. "%s: out-of-sync dirty pointer, %d vs. %d, full=%d.\n",
  1188. dev->name, dirty_tx, lp->cur_tx,
  1189. lp->tx_full);
  1190. dirty_tx += lp->tx_ring_size;
  1191. delta -= lp->tx_ring_size;
  1192. }
  1193. if (lp->tx_full &&
  1194. netif_queue_stopped(dev) &&
  1195. delta < lp->tx_ring_size - 2) {
  1196. /* The ring is no longer full, clear tbusy. */
  1197. lp->tx_full = 0;
  1198. netif_wake_queue(dev);
  1199. }
  1200. lp->dirty_tx = dirty_tx;
  1201. return must_restart;
  1202. }
  1203. static int pcnet32_poll(struct napi_struct *napi, int budget)
  1204. {
  1205. struct pcnet32_private *lp = container_of(napi, struct pcnet32_private, napi);
  1206. struct net_device *dev = lp->dev;
  1207. unsigned long ioaddr = dev->base_addr;
  1208. unsigned long flags;
  1209. int work_done;
  1210. u16 val;
  1211. work_done = pcnet32_rx(dev, budget);
  1212. spin_lock_irqsave(&lp->lock, flags);
  1213. if (pcnet32_tx(dev)) {
  1214. /* reset the chip to clear the error condition, then restart */
  1215. lp->a.reset(ioaddr);
  1216. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1217. pcnet32_restart(dev, CSR0_START);
  1218. netif_wake_queue(dev);
  1219. }
  1220. spin_unlock_irqrestore(&lp->lock, flags);
  1221. if (work_done < budget) {
  1222. spin_lock_irqsave(&lp->lock, flags);
  1223. __napi_complete(napi);
  1224. /* clear interrupt masks */
  1225. val = lp->a.read_csr(ioaddr, CSR3);
  1226. val &= 0x00ff;
  1227. lp->a.write_csr(ioaddr, CSR3, val);
  1228. /* Set interrupt enable. */
  1229. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
  1230. mmiowb();
  1231. spin_unlock_irqrestore(&lp->lock, flags);
  1232. }
  1233. return work_done;
  1234. }
  1235. #define PCNET32_REGS_PER_PHY 32
  1236. #define PCNET32_MAX_PHYS 32
  1237. static int pcnet32_get_regs_len(struct net_device *dev)
  1238. {
  1239. struct pcnet32_private *lp = netdev_priv(dev);
  1240. int j = lp->phycount * PCNET32_REGS_PER_PHY;
  1241. return ((PCNET32_NUM_REGS + j) * sizeof(u16));
  1242. }
  1243. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  1244. void *ptr)
  1245. {
  1246. int i, csr0;
  1247. u16 *buff = ptr;
  1248. struct pcnet32_private *lp = netdev_priv(dev);
  1249. struct pcnet32_access *a = &lp->a;
  1250. ulong ioaddr = dev->base_addr;
  1251. unsigned long flags;
  1252. spin_lock_irqsave(&lp->lock, flags);
  1253. csr0 = a->read_csr(ioaddr, CSR0);
  1254. if (!(csr0 & CSR0_STOP)) /* If not stopped */
  1255. pcnet32_suspend(dev, &flags, 1);
  1256. /* read address PROM */
  1257. for (i = 0; i < 16; i += 2)
  1258. *buff++ = inw(ioaddr + i);
  1259. /* read control and status registers */
  1260. for (i = 0; i < 90; i++) {
  1261. *buff++ = a->read_csr(ioaddr, i);
  1262. }
  1263. *buff++ = a->read_csr(ioaddr, 112);
  1264. *buff++ = a->read_csr(ioaddr, 114);
  1265. /* read bus configuration registers */
  1266. for (i = 0; i < 30; i++) {
  1267. *buff++ = a->read_bcr(ioaddr, i);
  1268. }
  1269. *buff++ = 0; /* skip bcr30 so as not to hang 79C976 */
  1270. for (i = 31; i < 36; i++) {
  1271. *buff++ = a->read_bcr(ioaddr, i);
  1272. }
  1273. /* read mii phy registers */
  1274. if (lp->mii) {
  1275. int j;
  1276. for (j = 0; j < PCNET32_MAX_PHYS; j++) {
  1277. if (lp->phymask & (1 << j)) {
  1278. for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
  1279. lp->a.write_bcr(ioaddr, 33,
  1280. (j << 5) | i);
  1281. *buff++ = lp->a.read_bcr(ioaddr, 34);
  1282. }
  1283. }
  1284. }
  1285. }
  1286. if (!(csr0 & CSR0_STOP)) { /* If not stopped */
  1287. int csr5;
  1288. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  1289. csr5 = a->read_csr(ioaddr, CSR5);
  1290. a->write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  1291. }
  1292. spin_unlock_irqrestore(&lp->lock, flags);
  1293. }
  1294. static const struct ethtool_ops pcnet32_ethtool_ops = {
  1295. .get_settings = pcnet32_get_settings,
  1296. .set_settings = pcnet32_set_settings,
  1297. .get_drvinfo = pcnet32_get_drvinfo,
  1298. .get_msglevel = pcnet32_get_msglevel,
  1299. .set_msglevel = pcnet32_set_msglevel,
  1300. .nway_reset = pcnet32_nway_reset,
  1301. .get_link = pcnet32_get_link,
  1302. .get_ringparam = pcnet32_get_ringparam,
  1303. .set_ringparam = pcnet32_set_ringparam,
  1304. .get_strings = pcnet32_get_strings,
  1305. .self_test = pcnet32_ethtool_test,
  1306. .phys_id = pcnet32_phys_id,
  1307. .get_regs_len = pcnet32_get_regs_len,
  1308. .get_regs = pcnet32_get_regs,
  1309. .get_sset_count = pcnet32_get_sset_count,
  1310. };
  1311. /* only probes for non-PCI devices, the rest are handled by
  1312. * pci_register_driver via pcnet32_probe_pci */
  1313. static void __devinit pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
  1314. {
  1315. unsigned int *port, ioaddr;
  1316. /* search for PCnet32 VLB cards at known addresses */
  1317. for (port = pcnet32_portlist; (ioaddr = *port); port++) {
  1318. if (request_region
  1319. (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
  1320. /* check if there is really a pcnet chip on that ioaddr */
  1321. if ((inb(ioaddr + 14) == 0x57)
  1322. && (inb(ioaddr + 15) == 0x57)) {
  1323. pcnet32_probe1(ioaddr, 0, NULL);
  1324. } else {
  1325. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1326. }
  1327. }
  1328. }
  1329. }
  1330. static int __devinit
  1331. pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
  1332. {
  1333. unsigned long ioaddr;
  1334. int err;
  1335. err = pci_enable_device(pdev);
  1336. if (err < 0) {
  1337. if (pcnet32_debug & NETIF_MSG_PROBE)
  1338. printk(KERN_ERR PFX
  1339. "failed to enable device -- err=%d\n", err);
  1340. return err;
  1341. }
  1342. pci_set_master(pdev);
  1343. ioaddr = pci_resource_start(pdev, 0);
  1344. if (!ioaddr) {
  1345. if (pcnet32_debug & NETIF_MSG_PROBE)
  1346. printk(KERN_ERR PFX
  1347. "card has no PCI IO resources, aborting\n");
  1348. return -ENODEV;
  1349. }
  1350. if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
  1351. if (pcnet32_debug & NETIF_MSG_PROBE)
  1352. printk(KERN_ERR PFX
  1353. "architecture does not support 32bit PCI busmaster DMA\n");
  1354. return -ENODEV;
  1355. }
  1356. if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci") ==
  1357. NULL) {
  1358. if (pcnet32_debug & NETIF_MSG_PROBE)
  1359. printk(KERN_ERR PFX
  1360. "io address range already allocated\n");
  1361. return -EBUSY;
  1362. }
  1363. err = pcnet32_probe1(ioaddr, 1, pdev);
  1364. if (err < 0) {
  1365. pci_disable_device(pdev);
  1366. }
  1367. return err;
  1368. }
  1369. static const struct net_device_ops pcnet32_netdev_ops = {
  1370. .ndo_open = pcnet32_open,
  1371. .ndo_stop = pcnet32_close,
  1372. .ndo_start_xmit = pcnet32_start_xmit,
  1373. .ndo_tx_timeout = pcnet32_tx_timeout,
  1374. .ndo_get_stats = pcnet32_get_stats,
  1375. .ndo_set_multicast_list = pcnet32_set_multicast_list,
  1376. .ndo_do_ioctl = pcnet32_ioctl,
  1377. .ndo_change_mtu = eth_change_mtu,
  1378. .ndo_set_mac_address = eth_mac_addr,
  1379. .ndo_validate_addr = eth_validate_addr,
  1380. #ifdef CONFIG_NET_POLL_CONTROLLER
  1381. .ndo_poll_controller = pcnet32_poll_controller,
  1382. #endif
  1383. };
  1384. /* pcnet32_probe1
  1385. * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
  1386. * pdev will be NULL when called from pcnet32_probe_vlbus.
  1387. */
  1388. static int __devinit
  1389. pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
  1390. {
  1391. struct pcnet32_private *lp;
  1392. int i, media;
  1393. int fdx, mii, fset, dxsuflo;
  1394. int chip_version;
  1395. char *chipname;
  1396. struct net_device *dev;
  1397. struct pcnet32_access *a = NULL;
  1398. u8 promaddr[6];
  1399. int ret = -ENODEV;
  1400. /* reset the chip */
  1401. pcnet32_wio_reset(ioaddr);
  1402. /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
  1403. if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
  1404. a = &pcnet32_wio;
  1405. } else {
  1406. pcnet32_dwio_reset(ioaddr);
  1407. if (pcnet32_dwio_read_csr(ioaddr, 0) == 4
  1408. && pcnet32_dwio_check(ioaddr)) {
  1409. a = &pcnet32_dwio;
  1410. } else
  1411. goto err_release_region;
  1412. }
  1413. chip_version =
  1414. a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
  1415. if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
  1416. printk(KERN_INFO " PCnet chip version is %#x.\n",
  1417. chip_version);
  1418. if ((chip_version & 0xfff) != 0x003) {
  1419. if (pcnet32_debug & NETIF_MSG_PROBE)
  1420. printk(KERN_INFO PFX "Unsupported chip version.\n");
  1421. goto err_release_region;
  1422. }
  1423. /* initialize variables */
  1424. fdx = mii = fset = dxsuflo = 0;
  1425. chip_version = (chip_version >> 12) & 0xffff;
  1426. switch (chip_version) {
  1427. case 0x2420:
  1428. chipname = "PCnet/PCI 79C970"; /* PCI */
  1429. break;
  1430. case 0x2430:
  1431. if (shared)
  1432. chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
  1433. else
  1434. chipname = "PCnet/32 79C965"; /* 486/VL bus */
  1435. break;
  1436. case 0x2621:
  1437. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  1438. fdx = 1;
  1439. break;
  1440. case 0x2623:
  1441. chipname = "PCnet/FAST 79C971"; /* PCI */
  1442. fdx = 1;
  1443. mii = 1;
  1444. fset = 1;
  1445. break;
  1446. case 0x2624:
  1447. chipname = "PCnet/FAST+ 79C972"; /* PCI */
  1448. fdx = 1;
  1449. mii = 1;
  1450. fset = 1;
  1451. break;
  1452. case 0x2625:
  1453. chipname = "PCnet/FAST III 79C973"; /* PCI */
  1454. fdx = 1;
  1455. mii = 1;
  1456. break;
  1457. case 0x2626:
  1458. chipname = "PCnet/Home 79C978"; /* PCI */
  1459. fdx = 1;
  1460. /*
  1461. * This is based on specs published at www.amd.com. This section
  1462. * assumes that a card with a 79C978 wants to go into standard
  1463. * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
  1464. * and the module option homepna=1 can select this instead.
  1465. */
  1466. media = a->read_bcr(ioaddr, 49);
  1467. media &= ~3; /* default to 10Mb ethernet */
  1468. if (cards_found < MAX_UNITS && homepna[cards_found])
  1469. media |= 1; /* switch to home wiring mode */
  1470. if (pcnet32_debug & NETIF_MSG_PROBE)
  1471. printk(KERN_DEBUG PFX "media set to %sMbit mode.\n",
  1472. (media & 1) ? "1" : "10");
  1473. a->write_bcr(ioaddr, 49, media);
  1474. break;
  1475. case 0x2627:
  1476. chipname = "PCnet/FAST III 79C975"; /* PCI */
  1477. fdx = 1;
  1478. mii = 1;
  1479. break;
  1480. case 0x2628:
  1481. chipname = "PCnet/PRO 79C976";
  1482. fdx = 1;
  1483. mii = 1;
  1484. break;
  1485. default:
  1486. if (pcnet32_debug & NETIF_MSG_PROBE)
  1487. printk(KERN_INFO PFX
  1488. "PCnet version %#x, no PCnet32 chip.\n",
  1489. chip_version);
  1490. goto err_release_region;
  1491. }
  1492. /*
  1493. * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
  1494. * starting until the packet is loaded. Strike one for reliability, lose
  1495. * one for latency - although on PCI this isnt a big loss. Older chips
  1496. * have FIFO's smaller than a packet, so you can't do this.
  1497. * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
  1498. */
  1499. if (fset) {
  1500. a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
  1501. a->write_csr(ioaddr, 80,
  1502. (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
  1503. dxsuflo = 1;
  1504. }
  1505. dev = alloc_etherdev(sizeof(*lp));
  1506. if (!dev) {
  1507. if (pcnet32_debug & NETIF_MSG_PROBE)
  1508. printk(KERN_ERR PFX "Memory allocation failed.\n");
  1509. ret = -ENOMEM;
  1510. goto err_release_region;
  1511. }
  1512. SET_NETDEV_DEV(dev, &pdev->dev);
  1513. if (pcnet32_debug & NETIF_MSG_PROBE)
  1514. printk(KERN_INFO PFX "%s at %#3lx,", chipname, ioaddr);
  1515. /* In most chips, after a chip reset, the ethernet address is read from the
  1516. * station address PROM at the base address and programmed into the
  1517. * "Physical Address Registers" CSR12-14.
  1518. * As a precautionary measure, we read the PROM values and complain if
  1519. * they disagree with the CSRs. If they miscompare, and the PROM addr
  1520. * is valid, then the PROM addr is used.
  1521. */
  1522. for (i = 0; i < 3; i++) {
  1523. unsigned int val;
  1524. val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
  1525. /* There may be endianness issues here. */
  1526. dev->dev_addr[2 * i] = val & 0x0ff;
  1527. dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
  1528. }
  1529. /* read PROM address and compare with CSR address */
  1530. for (i = 0; i < 6; i++)
  1531. promaddr[i] = inb(ioaddr + i);
  1532. if (memcmp(promaddr, dev->dev_addr, 6)
  1533. || !is_valid_ether_addr(dev->dev_addr)) {
  1534. if (is_valid_ether_addr(promaddr)) {
  1535. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1536. printk(" warning: CSR address invalid,\n");
  1537. printk(KERN_INFO
  1538. " using instead PROM address of");
  1539. }
  1540. memcpy(dev->dev_addr, promaddr, 6);
  1541. }
  1542. }
  1543. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1544. /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
  1545. if (!is_valid_ether_addr(dev->perm_addr))
  1546. memset(dev->dev_addr, 0, sizeof(dev->dev_addr));
  1547. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1548. printk(" %pM", dev->dev_addr);
  1549. /* Version 0x2623 and 0x2624 */
  1550. if (((chip_version + 1) & 0xfffe) == 0x2624) {
  1551. i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
  1552. printk("\n" KERN_INFO " tx_start_pt(0x%04x):", i);
  1553. switch (i >> 10) {
  1554. case 0:
  1555. printk(" 20 bytes,");
  1556. break;
  1557. case 1:
  1558. printk(" 64 bytes,");
  1559. break;
  1560. case 2:
  1561. printk(" 128 bytes,");
  1562. break;
  1563. case 3:
  1564. printk("~220 bytes,");
  1565. break;
  1566. }
  1567. i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
  1568. printk(" BCR18(%x):", i & 0xffff);
  1569. if (i & (1 << 5))
  1570. printk("BurstWrEn ");
  1571. if (i & (1 << 6))
  1572. printk("BurstRdEn ");
  1573. if (i & (1 << 7))
  1574. printk("DWordIO ");
  1575. if (i & (1 << 11))
  1576. printk("NoUFlow ");
  1577. i = a->read_bcr(ioaddr, 25);
  1578. printk("\n" KERN_INFO " SRAMSIZE=0x%04x,", i << 8);
  1579. i = a->read_bcr(ioaddr, 26);
  1580. printk(" SRAM_BND=0x%04x,", i << 8);
  1581. i = a->read_bcr(ioaddr, 27);
  1582. if (i & (1 << 14))
  1583. printk("LowLatRx");
  1584. }
  1585. }
  1586. dev->base_addr = ioaddr;
  1587. lp = netdev_priv(dev);
  1588. /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
  1589. if ((lp->init_block =
  1590. pci_alloc_consistent(pdev, sizeof(*lp->init_block), &lp->init_dma_addr)) == NULL) {
  1591. if (pcnet32_debug & NETIF_MSG_PROBE)
  1592. printk(KERN_ERR PFX
  1593. "Consistent memory allocation failed.\n");
  1594. ret = -ENOMEM;
  1595. goto err_free_netdev;
  1596. }
  1597. lp->pci_dev = pdev;
  1598. lp->dev = dev;
  1599. spin_lock_init(&lp->lock);
  1600. SET_NETDEV_DEV(dev, &pdev->dev);
  1601. lp->name = chipname;
  1602. lp->shared_irq = shared;
  1603. lp->tx_ring_size = TX_RING_SIZE; /* default tx ring size */
  1604. lp->rx_ring_size = RX_RING_SIZE; /* default rx ring size */
  1605. lp->tx_mod_mask = lp->tx_ring_size - 1;
  1606. lp->rx_mod_mask = lp->rx_ring_size - 1;
  1607. lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
  1608. lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
  1609. lp->mii_if.full_duplex = fdx;
  1610. lp->mii_if.phy_id_mask = 0x1f;
  1611. lp->mii_if.reg_num_mask = 0x1f;
  1612. lp->dxsuflo = dxsuflo;
  1613. lp->mii = mii;
  1614. lp->chip_version = chip_version;
  1615. lp->msg_enable = pcnet32_debug;
  1616. if ((cards_found >= MAX_UNITS)
  1617. || (options[cards_found] > sizeof(options_mapping)))
  1618. lp->options = PCNET32_PORT_ASEL;
  1619. else
  1620. lp->options = options_mapping[options[cards_found]];
  1621. lp->mii_if.dev = dev;
  1622. lp->mii_if.mdio_read = mdio_read;
  1623. lp->mii_if.mdio_write = mdio_write;
  1624. /* napi.weight is used in both the napi and non-napi cases */
  1625. lp->napi.weight = lp->rx_ring_size / 2;
  1626. netif_napi_add(dev, &lp->napi, pcnet32_poll, lp->rx_ring_size / 2);
  1627. if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
  1628. ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
  1629. lp->options |= PCNET32_PORT_FD;
  1630. if (!a) {
  1631. if (pcnet32_debug & NETIF_MSG_PROBE)
  1632. printk(KERN_ERR PFX "No access methods\n");
  1633. ret = -ENODEV;
  1634. goto err_free_consistent;
  1635. }
  1636. lp->a = *a;
  1637. /* prior to register_netdev, dev->name is not yet correct */
  1638. if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
  1639. ret = -ENOMEM;
  1640. goto err_free_ring;
  1641. }
  1642. /* detect special T1/E1 WAN card by checking for MAC address */
  1643. if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0
  1644. && dev->dev_addr[2] == 0x75)
  1645. lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
  1646. lp->init_block->mode = cpu_to_le16(0x0003); /* Disable Rx and Tx. */
  1647. lp->init_block->tlen_rlen =
  1648. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  1649. for (i = 0; i < 6; i++)
  1650. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  1651. lp->init_block->filter[0] = 0x00000000;
  1652. lp->init_block->filter[1] = 0x00000000;
  1653. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  1654. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  1655. /* switch pcnet32 to 32bit mode */
  1656. a->write_bcr(ioaddr, 20, 2);
  1657. a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1658. a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1659. if (pdev) { /* use the IRQ provided by PCI */
  1660. dev->irq = pdev->irq;
  1661. if (pcnet32_debug & NETIF_MSG_PROBE)
  1662. printk(" assigned IRQ %d.\n", dev->irq);
  1663. } else {
  1664. unsigned long irq_mask = probe_irq_on();
  1665. /*
  1666. * To auto-IRQ we enable the initialization-done and DMA error
  1667. * interrupts. For ISA boards we get a DMA error, but VLB and PCI
  1668. * boards will work.
  1669. */
  1670. /* Trigger an initialization just for the interrupt. */
  1671. a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
  1672. mdelay(1);
  1673. dev->irq = probe_irq_off(irq_mask);
  1674. if (!dev->irq) {
  1675. if (pcnet32_debug & NETIF_MSG_PROBE)
  1676. printk(", failed to detect IRQ line.\n");
  1677. ret = -ENODEV;
  1678. goto err_free_ring;
  1679. }
  1680. if (pcnet32_debug & NETIF_MSG_PROBE)
  1681. printk(", probed IRQ %d.\n", dev->irq);
  1682. }
  1683. /* Set the mii phy_id so that we can query the link state */
  1684. if (lp->mii) {
  1685. /* lp->phycount and lp->phymask are set to 0 by memset above */
  1686. lp->mii_if.phy_id = ((lp->a.read_bcr(ioaddr, 33)) >> 5) & 0x1f;
  1687. /* scan for PHYs */
  1688. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1689. unsigned short id1, id2;
  1690. id1 = mdio_read(dev, i, MII_PHYSID1);
  1691. if (id1 == 0xffff)
  1692. continue;
  1693. id2 = mdio_read(dev, i, MII_PHYSID2);
  1694. if (id2 == 0xffff)
  1695. continue;
  1696. if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
  1697. continue; /* 79C971 & 79C972 have phantom phy at id 31 */
  1698. lp->phycount++;
  1699. lp->phymask |= (1 << i);
  1700. lp->mii_if.phy_id = i;
  1701. if (pcnet32_debug & NETIF_MSG_PROBE)
  1702. printk(KERN_INFO PFX
  1703. "Found PHY %04x:%04x at address %d.\n",
  1704. id1, id2, i);
  1705. }
  1706. lp->a.write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
  1707. if (lp->phycount > 1) {
  1708. lp->options |= PCNET32_PORT_MII;
  1709. }
  1710. }
  1711. init_timer(&lp->watchdog_timer);
  1712. lp->watchdog_timer.data = (unsigned long)dev;
  1713. lp->watchdog_timer.function = (void *)&pcnet32_watchdog;
  1714. /* The PCNET32-specific entries in the device structure. */
  1715. dev->netdev_ops = &pcnet32_netdev_ops;
  1716. dev->ethtool_ops = &pcnet32_ethtool_ops;
  1717. dev->watchdog_timeo = (5 * HZ);
  1718. /* Fill in the generic fields of the device structure. */
  1719. if (register_netdev(dev))
  1720. goto err_free_ring;
  1721. if (pdev) {
  1722. pci_set_drvdata(pdev, dev);
  1723. } else {
  1724. lp->next = pcnet32_dev;
  1725. pcnet32_dev = dev;
  1726. }
  1727. if (pcnet32_debug & NETIF_MSG_PROBE)
  1728. printk(KERN_INFO "%s: registered as %s\n", dev->name, lp->name);
  1729. cards_found++;
  1730. /* enable LED writes */
  1731. a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
  1732. return 0;
  1733. err_free_ring:
  1734. pcnet32_free_ring(dev);
  1735. err_free_consistent:
  1736. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  1737. lp->init_block, lp->init_dma_addr);
  1738. err_free_netdev:
  1739. free_netdev(dev);
  1740. err_release_region:
  1741. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1742. return ret;
  1743. }
  1744. /* if any allocation fails, caller must also call pcnet32_free_ring */
  1745. static int pcnet32_alloc_ring(struct net_device *dev, const char *name)
  1746. {
  1747. struct pcnet32_private *lp = netdev_priv(dev);
  1748. lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
  1749. sizeof(struct pcnet32_tx_head) *
  1750. lp->tx_ring_size,
  1751. &lp->tx_ring_dma_addr);
  1752. if (lp->tx_ring == NULL) {
  1753. if (netif_msg_drv(lp))
  1754. printk("\n" KERN_ERR PFX
  1755. "%s: Consistent memory allocation failed.\n",
  1756. name);
  1757. return -ENOMEM;
  1758. }
  1759. lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
  1760. sizeof(struct pcnet32_rx_head) *
  1761. lp->rx_ring_size,
  1762. &lp->rx_ring_dma_addr);
  1763. if (lp->rx_ring == NULL) {
  1764. if (netif_msg_drv(lp))
  1765. printk("\n" KERN_ERR PFX
  1766. "%s: Consistent memory allocation failed.\n",
  1767. name);
  1768. return -ENOMEM;
  1769. }
  1770. lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
  1771. GFP_ATOMIC);
  1772. if (!lp->tx_dma_addr) {
  1773. if (netif_msg_drv(lp))
  1774. printk("\n" KERN_ERR PFX
  1775. "%s: Memory allocation failed.\n", name);
  1776. return -ENOMEM;
  1777. }
  1778. lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
  1779. GFP_ATOMIC);
  1780. if (!lp->rx_dma_addr) {
  1781. if (netif_msg_drv(lp))
  1782. printk("\n" KERN_ERR PFX
  1783. "%s: Memory allocation failed.\n", name);
  1784. return -ENOMEM;
  1785. }
  1786. lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
  1787. GFP_ATOMIC);
  1788. if (!lp->tx_skbuff) {
  1789. if (netif_msg_drv(lp))
  1790. printk("\n" KERN_ERR PFX
  1791. "%s: Memory allocation failed.\n", name);
  1792. return -ENOMEM;
  1793. }
  1794. lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
  1795. GFP_ATOMIC);
  1796. if (!lp->rx_skbuff) {
  1797. if (netif_msg_drv(lp))
  1798. printk("\n" KERN_ERR PFX
  1799. "%s: Memory allocation failed.\n", name);
  1800. return -ENOMEM;
  1801. }
  1802. return 0;
  1803. }
  1804. static void pcnet32_free_ring(struct net_device *dev)
  1805. {
  1806. struct pcnet32_private *lp = netdev_priv(dev);
  1807. kfree(lp->tx_skbuff);
  1808. lp->tx_skbuff = NULL;
  1809. kfree(lp->rx_skbuff);
  1810. lp->rx_skbuff = NULL;
  1811. kfree(lp->tx_dma_addr);
  1812. lp->tx_dma_addr = NULL;
  1813. kfree(lp->rx_dma_addr);
  1814. lp->rx_dma_addr = NULL;
  1815. if (lp->tx_ring) {
  1816. pci_free_consistent(lp->pci_dev,
  1817. sizeof(struct pcnet32_tx_head) *
  1818. lp->tx_ring_size, lp->tx_ring,
  1819. lp->tx_ring_dma_addr);
  1820. lp->tx_ring = NULL;
  1821. }
  1822. if (lp->rx_ring) {
  1823. pci_free_consistent(lp->pci_dev,
  1824. sizeof(struct pcnet32_rx_head) *
  1825. lp->rx_ring_size, lp->rx_ring,
  1826. lp->rx_ring_dma_addr);
  1827. lp->rx_ring = NULL;
  1828. }
  1829. }
  1830. static int pcnet32_open(struct net_device *dev)
  1831. {
  1832. struct pcnet32_private *lp = netdev_priv(dev);
  1833. unsigned long ioaddr = dev->base_addr;
  1834. u16 val;
  1835. int i;
  1836. int rc;
  1837. unsigned long flags;
  1838. if (request_irq(dev->irq, &pcnet32_interrupt,
  1839. lp->shared_irq ? IRQF_SHARED : 0, dev->name,
  1840. (void *)dev)) {
  1841. return -EAGAIN;
  1842. }
  1843. spin_lock_irqsave(&lp->lock, flags);
  1844. /* Check for a valid station address */
  1845. if (!is_valid_ether_addr(dev->dev_addr)) {
  1846. rc = -EINVAL;
  1847. goto err_free_irq;
  1848. }
  1849. /* Reset the PCNET32 */
  1850. lp->a.reset(ioaddr);
  1851. /* switch pcnet32 to 32bit mode */
  1852. lp->a.write_bcr(ioaddr, 20, 2);
  1853. if (netif_msg_ifup(lp))
  1854. printk(KERN_DEBUG
  1855. "%s: pcnet32_open() irq %d tx/rx rings %#x/%#x init %#x.\n",
  1856. dev->name, dev->irq, (u32) (lp->tx_ring_dma_addr),
  1857. (u32) (lp->rx_ring_dma_addr),
  1858. (u32) (lp->init_dma_addr));
  1859. /* set/reset autoselect bit */
  1860. val = lp->a.read_bcr(ioaddr, 2) & ~2;
  1861. if (lp->options & PCNET32_PORT_ASEL)
  1862. val |= 2;
  1863. lp->a.write_bcr(ioaddr, 2, val);
  1864. /* handle full duplex setting */
  1865. if (lp->mii_if.full_duplex) {
  1866. val = lp->a.read_bcr(ioaddr, 9) & ~3;
  1867. if (lp->options & PCNET32_PORT_FD) {
  1868. val |= 1;
  1869. if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
  1870. val |= 2;
  1871. } else if (lp->options & PCNET32_PORT_ASEL) {
  1872. /* workaround of xSeries250, turn on for 79C975 only */
  1873. if (lp->chip_version == 0x2627)
  1874. val |= 3;
  1875. }
  1876. lp->a.write_bcr(ioaddr, 9, val);
  1877. }
  1878. /* set/reset GPSI bit in test register */
  1879. val = lp->a.read_csr(ioaddr, 124) & ~0x10;
  1880. if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
  1881. val |= 0x10;
  1882. lp->a.write_csr(ioaddr, 124, val);
  1883. /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
  1884. if (lp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_AT &&
  1885. (lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
  1886. lp->pci_dev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
  1887. if (lp->options & PCNET32_PORT_ASEL) {
  1888. lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
  1889. if (netif_msg_link(lp))
  1890. printk(KERN_DEBUG
  1891. "%s: Setting 100Mb-Full Duplex.\n",
  1892. dev->name);
  1893. }
  1894. }
  1895. if (lp->phycount < 2) {
  1896. /*
  1897. * 24 Jun 2004 according AMD, in order to change the PHY,
  1898. * DANAS (or DISPM for 79C976) must be set; then select the speed,
  1899. * duplex, and/or enable auto negotiation, and clear DANAS
  1900. */
  1901. if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
  1902. lp->a.write_bcr(ioaddr, 32,
  1903. lp->a.read_bcr(ioaddr, 32) | 0x0080);
  1904. /* disable Auto Negotiation, set 10Mpbs, HD */
  1905. val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
  1906. if (lp->options & PCNET32_PORT_FD)
  1907. val |= 0x10;
  1908. if (lp->options & PCNET32_PORT_100)
  1909. val |= 0x08;
  1910. lp->a.write_bcr(ioaddr, 32, val);
  1911. } else {
  1912. if (lp->options & PCNET32_PORT_ASEL) {
  1913. lp->a.write_bcr(ioaddr, 32,
  1914. lp->a.read_bcr(ioaddr,
  1915. 32) | 0x0080);
  1916. /* enable auto negotiate, setup, disable fd */
  1917. val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
  1918. val |= 0x20;
  1919. lp->a.write_bcr(ioaddr, 32, val);
  1920. }
  1921. }
  1922. } else {
  1923. int first_phy = -1;
  1924. u16 bmcr;
  1925. u32 bcr9;
  1926. struct ethtool_cmd ecmd;
  1927. /*
  1928. * There is really no good other way to handle multiple PHYs
  1929. * other than turning off all automatics
  1930. */
  1931. val = lp->a.read_bcr(ioaddr, 2);
  1932. lp->a.write_bcr(ioaddr, 2, val & ~2);
  1933. val = lp->a.read_bcr(ioaddr, 32);
  1934. lp->a.write_bcr(ioaddr, 32, val & ~(1 << 7)); /* stop MII manager */
  1935. if (!(lp->options & PCNET32_PORT_ASEL)) {
  1936. /* setup ecmd */
  1937. ecmd.port = PORT_MII;
  1938. ecmd.transceiver = XCVR_INTERNAL;
  1939. ecmd.autoneg = AUTONEG_DISABLE;
  1940. ecmd.speed =
  1941. lp->
  1942. options & PCNET32_PORT_100 ? SPEED_100 : SPEED_10;
  1943. bcr9 = lp->a.read_bcr(ioaddr, 9);
  1944. if (lp->options & PCNET32_PORT_FD) {
  1945. ecmd.duplex = DUPLEX_FULL;
  1946. bcr9 |= (1 << 0);
  1947. } else {
  1948. ecmd.duplex = DUPLEX_HALF;
  1949. bcr9 |= ~(1 << 0);
  1950. }
  1951. lp->a.write_bcr(ioaddr, 9, bcr9);
  1952. }
  1953. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1954. if (lp->phymask & (1 << i)) {
  1955. /* isolate all but the first PHY */
  1956. bmcr = mdio_read(dev, i, MII_BMCR);
  1957. if (first_phy == -1) {
  1958. first_phy = i;
  1959. mdio_write(dev, i, MII_BMCR,
  1960. bmcr & ~BMCR_ISOLATE);
  1961. } else {
  1962. mdio_write(dev, i, MII_BMCR,
  1963. bmcr | BMCR_ISOLATE);
  1964. }
  1965. /* use mii_ethtool_sset to setup PHY */
  1966. lp->mii_if.phy_id = i;
  1967. ecmd.phy_address = i;
  1968. if (lp->options & PCNET32_PORT_ASEL) {
  1969. mii_ethtool_gset(&lp->mii_if, &ecmd);
  1970. ecmd.autoneg = AUTONEG_ENABLE;
  1971. }
  1972. mii_ethtool_sset(&lp->mii_if, &ecmd);
  1973. }
  1974. }
  1975. lp->mii_if.phy_id = first_phy;
  1976. if (netif_msg_link(lp))
  1977. printk(KERN_INFO "%s: Using PHY number %d.\n",
  1978. dev->name, first_phy);
  1979. }
  1980. #ifdef DO_DXSUFLO
  1981. if (lp->dxsuflo) { /* Disable transmit stop on underflow */
  1982. val = lp->a.read_csr(ioaddr, CSR3);
  1983. val |= 0x40;
  1984. lp->a.write_csr(ioaddr, CSR3, val);
  1985. }
  1986. #endif
  1987. lp->init_block->mode =
  1988. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  1989. pcnet32_load_multicast(dev);
  1990. if (pcnet32_init_ring(dev)) {
  1991. rc = -ENOMEM;
  1992. goto err_free_ring;
  1993. }
  1994. napi_enable(&lp->napi);
  1995. /* Re-initialize the PCNET32, and start it when done. */
  1996. lp->a.write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1997. lp->a.write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1998. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1999. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2000. netif_start_queue(dev);
  2001. if (lp->chip_version >= PCNET32_79C970A) {
  2002. /* Print the link status and start the watchdog */
  2003. pcnet32_check_media(dev, 1);
  2004. mod_timer(&lp->watchdog_timer, PCNET32_WATCHDOG_TIMEOUT);
  2005. }
  2006. i = 0;
  2007. while (i++ < 100)
  2008. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2009. break;
  2010. /*
  2011. * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
  2012. * reports that doing so triggers a bug in the '974.
  2013. */
  2014. lp->a.write_csr(ioaddr, CSR0, CSR0_NORMAL);
  2015. if (netif_msg_ifup(lp))
  2016. printk(KERN_DEBUG
  2017. "%s: pcnet32 open after %d ticks, init block %#x csr0 %4.4x.\n",
  2018. dev->name, i,
  2019. (u32) (lp->init_dma_addr),
  2020. lp->a.read_csr(ioaddr, CSR0));
  2021. spin_unlock_irqrestore(&lp->lock, flags);
  2022. return 0; /* Always succeed */
  2023. err_free_ring:
  2024. /* free any allocated skbuffs */
  2025. pcnet32_purge_rx_ring(dev);
  2026. /*
  2027. * Switch back to 16bit mode to avoid problems with dumb
  2028. * DOS packet driver after a warm reboot
  2029. */
  2030. lp->a.write_bcr(ioaddr, 20, 4);
  2031. err_free_irq:
  2032. spin_unlock_irqrestore(&lp->lock, flags);
  2033. free_irq(dev->irq, dev);
  2034. return rc;
  2035. }
  2036. /*
  2037. * The LANCE has been halted for one reason or another (busmaster memory
  2038. * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
  2039. * etc.). Modern LANCE variants always reload their ring-buffer
  2040. * configuration when restarted, so we must reinitialize our ring
  2041. * context before restarting. As part of this reinitialization,
  2042. * find all packets still on the Tx ring and pretend that they had been
  2043. * sent (in effect, drop the packets on the floor) - the higher-level
  2044. * protocols will time out and retransmit. It'd be better to shuffle
  2045. * these skbs to a temp list and then actually re-Tx them after
  2046. * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
  2047. */
  2048. static void pcnet32_purge_tx_ring(struct net_device *dev)
  2049. {
  2050. struct pcnet32_private *lp = netdev_priv(dev);
  2051. int i;
  2052. for (i = 0; i < lp->tx_ring_size; i++) {
  2053. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2054. wmb(); /* Make sure adapter sees owner change */
  2055. if (lp->tx_skbuff[i]) {
  2056. pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
  2057. lp->tx_skbuff[i]->len,
  2058. PCI_DMA_TODEVICE);
  2059. dev_kfree_skb_any(lp->tx_skbuff[i]);
  2060. }
  2061. lp->tx_skbuff[i] = NULL;
  2062. lp->tx_dma_addr[i] = 0;
  2063. }
  2064. }
  2065. /* Initialize the PCNET32 Rx and Tx rings. */
  2066. static int pcnet32_init_ring(struct net_device *dev)
  2067. {
  2068. struct pcnet32_private *lp = netdev_priv(dev);
  2069. int i;
  2070. lp->tx_full = 0;
  2071. lp->cur_rx = lp->cur_tx = 0;
  2072. lp->dirty_rx = lp->dirty_tx = 0;
  2073. for (i = 0; i < lp->rx_ring_size; i++) {
  2074. struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
  2075. if (rx_skbuff == NULL) {
  2076. if (!
  2077. (rx_skbuff = lp->rx_skbuff[i] =
  2078. dev_alloc_skb(PKT_BUF_SKB))) {
  2079. /* there is not much, we can do at this point */
  2080. if (netif_msg_drv(lp))
  2081. printk(KERN_ERR
  2082. "%s: pcnet32_init_ring dev_alloc_skb failed.\n",
  2083. dev->name);
  2084. return -1;
  2085. }
  2086. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  2087. }
  2088. rmb();
  2089. if (lp->rx_dma_addr[i] == 0)
  2090. lp->rx_dma_addr[i] =
  2091. pci_map_single(lp->pci_dev, rx_skbuff->data,
  2092. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  2093. lp->rx_ring[i].base = cpu_to_le32(lp->rx_dma_addr[i]);
  2094. lp->rx_ring[i].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  2095. wmb(); /* Make sure owner changes after all others are visible */
  2096. lp->rx_ring[i].status = cpu_to_le16(0x8000);
  2097. }
  2098. /* The Tx buffer address is filled in as needed, but we do need to clear
  2099. * the upper ownership bit. */
  2100. for (i = 0; i < lp->tx_ring_size; i++) {
  2101. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2102. wmb(); /* Make sure adapter sees owner change */
  2103. lp->tx_ring[i].base = 0;
  2104. lp->tx_dma_addr[i] = 0;
  2105. }
  2106. lp->init_block->tlen_rlen =
  2107. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  2108. for (i = 0; i < 6; i++)
  2109. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  2110. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  2111. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  2112. wmb(); /* Make sure all changes are visible */
  2113. return 0;
  2114. }
  2115. /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
  2116. * then flush the pending transmit operations, re-initialize the ring,
  2117. * and tell the chip to initialize.
  2118. */
  2119. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
  2120. {
  2121. struct pcnet32_private *lp = netdev_priv(dev);
  2122. unsigned long ioaddr = dev->base_addr;
  2123. int i;
  2124. /* wait for stop */
  2125. for (i = 0; i < 100; i++)
  2126. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_STOP)
  2127. break;
  2128. if (i >= 100 && netif_msg_drv(lp))
  2129. printk(KERN_ERR
  2130. "%s: pcnet32_restart timed out waiting for stop.\n",
  2131. dev->name);
  2132. pcnet32_purge_tx_ring(dev);
  2133. if (pcnet32_init_ring(dev))
  2134. return;
  2135. /* ReInit Ring */
  2136. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2137. i = 0;
  2138. while (i++ < 1000)
  2139. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2140. break;
  2141. lp->a.write_csr(ioaddr, CSR0, csr0_bits);
  2142. }
  2143. static void pcnet32_tx_timeout(struct net_device *dev)
  2144. {
  2145. struct pcnet32_private *lp = netdev_priv(dev);
  2146. unsigned long ioaddr = dev->base_addr, flags;
  2147. spin_lock_irqsave(&lp->lock, flags);
  2148. /* Transmitter timeout, serious problems. */
  2149. if (pcnet32_debug & NETIF_MSG_DRV)
  2150. printk(KERN_ERR
  2151. "%s: transmit timed out, status %4.4x, resetting.\n",
  2152. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2153. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2154. dev->stats.tx_errors++;
  2155. if (netif_msg_tx_err(lp)) {
  2156. int i;
  2157. printk(KERN_DEBUG
  2158. " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
  2159. lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
  2160. lp->cur_rx);
  2161. for (i = 0; i < lp->rx_ring_size; i++)
  2162. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2163. le32_to_cpu(lp->rx_ring[i].base),
  2164. (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
  2165. 0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
  2166. le16_to_cpu(lp->rx_ring[i].status));
  2167. for (i = 0; i < lp->tx_ring_size; i++)
  2168. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2169. le32_to_cpu(lp->tx_ring[i].base),
  2170. (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
  2171. le32_to_cpu(lp->tx_ring[i].misc),
  2172. le16_to_cpu(lp->tx_ring[i].status));
  2173. printk("\n");
  2174. }
  2175. pcnet32_restart(dev, CSR0_NORMAL);
  2176. dev->trans_start = jiffies;
  2177. netif_wake_queue(dev);
  2178. spin_unlock_irqrestore(&lp->lock, flags);
  2179. }
  2180. static int pcnet32_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2181. {
  2182. struct pcnet32_private *lp = netdev_priv(dev);
  2183. unsigned long ioaddr = dev->base_addr;
  2184. u16 status;
  2185. int entry;
  2186. unsigned long flags;
  2187. spin_lock_irqsave(&lp->lock, flags);
  2188. if (netif_msg_tx_queued(lp)) {
  2189. printk(KERN_DEBUG
  2190. "%s: pcnet32_start_xmit() called, csr0 %4.4x.\n",
  2191. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2192. }
  2193. /* Default status -- will not enable Successful-TxDone
  2194. * interrupt when that option is available to us.
  2195. */
  2196. status = 0x8300;
  2197. /* Fill in a Tx ring entry */
  2198. /* Mask to ring buffer boundary. */
  2199. entry = lp->cur_tx & lp->tx_mod_mask;
  2200. /* Caution: the write order is important here, set the status
  2201. * with the "ownership" bits last. */
  2202. lp->tx_ring[entry].length = cpu_to_le16(-skb->len);
  2203. lp->tx_ring[entry].misc = 0x00000000;
  2204. lp->tx_skbuff[entry] = skb;
  2205. lp->tx_dma_addr[entry] =
  2206. pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  2207. lp->tx_ring[entry].base = cpu_to_le32(lp->tx_dma_addr[entry]);
  2208. wmb(); /* Make sure owner changes after all others are visible */
  2209. lp->tx_ring[entry].status = cpu_to_le16(status);
  2210. lp->cur_tx++;
  2211. dev->stats.tx_bytes += skb->len;
  2212. /* Trigger an immediate send poll. */
  2213. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
  2214. dev->trans_start = jiffies;
  2215. if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
  2216. lp->tx_full = 1;
  2217. netif_stop_queue(dev);
  2218. }
  2219. spin_unlock_irqrestore(&lp->lock, flags);
  2220. return 0;
  2221. }
  2222. /* The PCNET32 interrupt handler. */
  2223. static irqreturn_t
  2224. pcnet32_interrupt(int irq, void *dev_id)
  2225. {
  2226. struct net_device *dev = dev_id;
  2227. struct pcnet32_private *lp;
  2228. unsigned long ioaddr;
  2229. u16 csr0;
  2230. int boguscnt = max_interrupt_work;
  2231. ioaddr = dev->base_addr;
  2232. lp = netdev_priv(dev);
  2233. spin_lock(&lp->lock);
  2234. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2235. while ((csr0 & 0x8f00) && --boguscnt >= 0) {
  2236. if (csr0 == 0xffff) {
  2237. break; /* PCMCIA remove happened */
  2238. }
  2239. /* Acknowledge all of the current interrupt sources ASAP. */
  2240. lp->a.write_csr(ioaddr, CSR0, csr0 & ~0x004f);
  2241. if (netif_msg_intr(lp))
  2242. printk(KERN_DEBUG
  2243. "%s: interrupt csr0=%#2.2x new csr=%#2.2x.\n",
  2244. dev->name, csr0, lp->a.read_csr(ioaddr, CSR0));
  2245. /* Log misc errors. */
  2246. if (csr0 & 0x4000)
  2247. dev->stats.tx_errors++; /* Tx babble. */
  2248. if (csr0 & 0x1000) {
  2249. /*
  2250. * This happens when our receive ring is full. This
  2251. * shouldn't be a problem as we will see normal rx
  2252. * interrupts for the frames in the receive ring. But
  2253. * there are some PCI chipsets (I can reproduce this
  2254. * on SP3G with Intel saturn chipset) which have
  2255. * sometimes problems and will fill up the receive
  2256. * ring with error descriptors. In this situation we
  2257. * don't get a rx interrupt, but a missed frame
  2258. * interrupt sooner or later.
  2259. */
  2260. dev->stats.rx_errors++; /* Missed a Rx frame. */
  2261. }
  2262. if (csr0 & 0x0800) {
  2263. if (netif_msg_drv(lp))
  2264. printk(KERN_ERR
  2265. "%s: Bus master arbitration failure, status %4.4x.\n",
  2266. dev->name, csr0);
  2267. /* unlike for the lance, there is no restart needed */
  2268. }
  2269. if (napi_schedule_prep(&lp->napi)) {
  2270. u16 val;
  2271. /* set interrupt masks */
  2272. val = lp->a.read_csr(ioaddr, CSR3);
  2273. val |= 0x5f00;
  2274. lp->a.write_csr(ioaddr, CSR3, val);
  2275. mmiowb();
  2276. __napi_schedule(&lp->napi);
  2277. break;
  2278. }
  2279. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2280. }
  2281. if (netif_msg_intr(lp))
  2282. printk(KERN_DEBUG "%s: exiting interrupt, csr0=%#4.4x.\n",
  2283. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2284. spin_unlock(&lp->lock);
  2285. return IRQ_HANDLED;
  2286. }
  2287. static int pcnet32_close(struct net_device *dev)
  2288. {
  2289. unsigned long ioaddr = dev->base_addr;
  2290. struct pcnet32_private *lp = netdev_priv(dev);
  2291. unsigned long flags;
  2292. del_timer_sync(&lp->watchdog_timer);
  2293. netif_stop_queue(dev);
  2294. napi_disable(&lp->napi);
  2295. spin_lock_irqsave(&lp->lock, flags);
  2296. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2297. if (netif_msg_ifdown(lp))
  2298. printk(KERN_DEBUG
  2299. "%s: Shutting down ethercard, status was %2.2x.\n",
  2300. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2301. /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
  2302. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2303. /*
  2304. * Switch back to 16bit mode to avoid problems with dumb
  2305. * DOS packet driver after a warm reboot
  2306. */
  2307. lp->a.write_bcr(ioaddr, 20, 4);
  2308. spin_unlock_irqrestore(&lp->lock, flags);
  2309. free_irq(dev->irq, dev);
  2310. spin_lock_irqsave(&lp->lock, flags);
  2311. pcnet32_purge_rx_ring(dev);
  2312. pcnet32_purge_tx_ring(dev);
  2313. spin_unlock_irqrestore(&lp->lock, flags);
  2314. return 0;
  2315. }
  2316. static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
  2317. {
  2318. struct pcnet32_private *lp = netdev_priv(dev);
  2319. unsigned long ioaddr = dev->base_addr;
  2320. unsigned long flags;
  2321. spin_lock_irqsave(&lp->lock, flags);
  2322. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2323. spin_unlock_irqrestore(&lp->lock, flags);
  2324. return &dev->stats;
  2325. }
  2326. /* taken from the sunlance driver, which it took from the depca driver */
  2327. static void pcnet32_load_multicast(struct net_device *dev)
  2328. {
  2329. struct pcnet32_private *lp = netdev_priv(dev);
  2330. volatile struct pcnet32_init_block *ib = lp->init_block;
  2331. volatile __le16 *mcast_table = (__le16 *)ib->filter;
  2332. struct dev_mc_list *dmi = dev->mc_list;
  2333. unsigned long ioaddr = dev->base_addr;
  2334. char *addrs;
  2335. int i;
  2336. u32 crc;
  2337. /* set all multicast bits */
  2338. if (dev->flags & IFF_ALLMULTI) {
  2339. ib->filter[0] = cpu_to_le32(~0U);
  2340. ib->filter[1] = cpu_to_le32(~0U);
  2341. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
  2342. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
  2343. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
  2344. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
  2345. return;
  2346. }
  2347. /* clear the multicast filter */
  2348. ib->filter[0] = 0;
  2349. ib->filter[1] = 0;
  2350. /* Add addresses */
  2351. for (i = 0; i < dev->mc_count; i++) {
  2352. addrs = dmi->dmi_addr;
  2353. dmi = dmi->next;
  2354. /* multicast address? */
  2355. if (!(*addrs & 1))
  2356. continue;
  2357. crc = ether_crc_le(6, addrs);
  2358. crc = crc >> 26;
  2359. mcast_table[crc >> 4] |= cpu_to_le16(1 << (crc & 0xf));
  2360. }
  2361. for (i = 0; i < 4; i++)
  2362. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER + i,
  2363. le16_to_cpu(mcast_table[i]));
  2364. return;
  2365. }
  2366. /*
  2367. * Set or clear the multicast filter for this adaptor.
  2368. */
  2369. static void pcnet32_set_multicast_list(struct net_device *dev)
  2370. {
  2371. unsigned long ioaddr = dev->base_addr, flags;
  2372. struct pcnet32_private *lp = netdev_priv(dev);
  2373. int csr15, suspended;
  2374. spin_lock_irqsave(&lp->lock, flags);
  2375. suspended = pcnet32_suspend(dev, &flags, 0);
  2376. csr15 = lp->a.read_csr(ioaddr, CSR15);
  2377. if (dev->flags & IFF_PROMISC) {
  2378. /* Log any net taps. */
  2379. if (netif_msg_hw(lp))
  2380. printk(KERN_INFO "%s: Promiscuous mode enabled.\n",
  2381. dev->name);
  2382. lp->init_block->mode =
  2383. cpu_to_le16(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
  2384. 7);
  2385. lp->a.write_csr(ioaddr, CSR15, csr15 | 0x8000);
  2386. } else {
  2387. lp->init_block->mode =
  2388. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  2389. lp->a.write_csr(ioaddr, CSR15, csr15 & 0x7fff);
  2390. pcnet32_load_multicast(dev);
  2391. }
  2392. if (suspended) {
  2393. int csr5;
  2394. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  2395. csr5 = lp->a.read_csr(ioaddr, CSR5);
  2396. lp->a.write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  2397. } else {
  2398. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2399. pcnet32_restart(dev, CSR0_NORMAL);
  2400. netif_wake_queue(dev);
  2401. }
  2402. spin_unlock_irqrestore(&lp->lock, flags);
  2403. }
  2404. /* This routine assumes that the lp->lock is held */
  2405. static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
  2406. {
  2407. struct pcnet32_private *lp = netdev_priv(dev);
  2408. unsigned long ioaddr = dev->base_addr;
  2409. u16 val_out;
  2410. if (!lp->mii)
  2411. return 0;
  2412. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2413. val_out = lp->a.read_bcr(ioaddr, 34);
  2414. return val_out;
  2415. }
  2416. /* This routine assumes that the lp->lock is held */
  2417. static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
  2418. {
  2419. struct pcnet32_private *lp = netdev_priv(dev);
  2420. unsigned long ioaddr = dev->base_addr;
  2421. if (!lp->mii)
  2422. return;
  2423. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2424. lp->a.write_bcr(ioaddr, 34, val);
  2425. }
  2426. static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2427. {
  2428. struct pcnet32_private *lp = netdev_priv(dev);
  2429. int rc;
  2430. unsigned long flags;
  2431. /* SIOC[GS]MIIxxx ioctls */
  2432. if (lp->mii) {
  2433. spin_lock_irqsave(&lp->lock, flags);
  2434. rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
  2435. spin_unlock_irqrestore(&lp->lock, flags);
  2436. } else {
  2437. rc = -EOPNOTSUPP;
  2438. }
  2439. return rc;
  2440. }
  2441. static int pcnet32_check_otherphy(struct net_device *dev)
  2442. {
  2443. struct pcnet32_private *lp = netdev_priv(dev);
  2444. struct mii_if_info mii = lp->mii_if;
  2445. u16 bmcr;
  2446. int i;
  2447. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  2448. if (i == lp->mii_if.phy_id)
  2449. continue; /* skip active phy */
  2450. if (lp->phymask & (1 << i)) {
  2451. mii.phy_id = i;
  2452. if (mii_link_ok(&mii)) {
  2453. /* found PHY with active link */
  2454. if (netif_msg_link(lp))
  2455. printk(KERN_INFO
  2456. "%s: Using PHY number %d.\n",
  2457. dev->name, i);
  2458. /* isolate inactive phy */
  2459. bmcr =
  2460. mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
  2461. mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
  2462. bmcr | BMCR_ISOLATE);
  2463. /* de-isolate new phy */
  2464. bmcr = mdio_read(dev, i, MII_BMCR);
  2465. mdio_write(dev, i, MII_BMCR,
  2466. bmcr & ~BMCR_ISOLATE);
  2467. /* set new phy address */
  2468. lp->mii_if.phy_id = i;
  2469. return 1;
  2470. }
  2471. }
  2472. }
  2473. return 0;
  2474. }
  2475. /*
  2476. * Show the status of the media. Similar to mii_check_media however it
  2477. * correctly shows the link speed for all (tested) pcnet32 variants.
  2478. * Devices with no mii just report link state without speed.
  2479. *
  2480. * Caller is assumed to hold and release the lp->lock.
  2481. */
  2482. static void pcnet32_check_media(struct net_device *dev, int verbose)
  2483. {
  2484. struct pcnet32_private *lp = netdev_priv(dev);
  2485. int curr_link;
  2486. int prev_link = netif_carrier_ok(dev) ? 1 : 0;
  2487. u32 bcr9;
  2488. if (lp->mii) {
  2489. curr_link = mii_link_ok(&lp->mii_if);
  2490. } else {
  2491. ulong ioaddr = dev->base_addr; /* card base I/O address */
  2492. curr_link = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  2493. }
  2494. if (!curr_link) {
  2495. if (prev_link || verbose) {
  2496. netif_carrier_off(dev);
  2497. if (netif_msg_link(lp))
  2498. printk(KERN_INFO "%s: link down\n", dev->name);
  2499. }
  2500. if (lp->phycount > 1) {
  2501. curr_link = pcnet32_check_otherphy(dev);
  2502. prev_link = 0;
  2503. }
  2504. } else if (verbose || !prev_link) {
  2505. netif_carrier_on(dev);
  2506. if (lp->mii) {
  2507. if (netif_msg_link(lp)) {
  2508. struct ethtool_cmd ecmd;
  2509. mii_ethtool_gset(&lp->mii_if, &ecmd);
  2510. printk(KERN_INFO
  2511. "%s: link up, %sMbps, %s-duplex\n",
  2512. dev->name,
  2513. (ecmd.speed == SPEED_100) ? "100" : "10",
  2514. (ecmd.duplex ==
  2515. DUPLEX_FULL) ? "full" : "half");
  2516. }
  2517. bcr9 = lp->a.read_bcr(dev->base_addr, 9);
  2518. if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
  2519. if (lp->mii_if.full_duplex)
  2520. bcr9 |= (1 << 0);
  2521. else
  2522. bcr9 &= ~(1 << 0);
  2523. lp->a.write_bcr(dev->base_addr, 9, bcr9);
  2524. }
  2525. } else {
  2526. if (netif_msg_link(lp))
  2527. printk(KERN_INFO "%s: link up\n", dev->name);
  2528. }
  2529. }
  2530. }
  2531. /*
  2532. * Check for loss of link and link establishment.
  2533. * Can not use mii_check_media because it does nothing if mode is forced.
  2534. */
  2535. static void pcnet32_watchdog(struct net_device *dev)
  2536. {
  2537. struct pcnet32_private *lp = netdev_priv(dev);
  2538. unsigned long flags;
  2539. /* Print the link status if it has changed */
  2540. spin_lock_irqsave(&lp->lock, flags);
  2541. pcnet32_check_media(dev, 0);
  2542. spin_unlock_irqrestore(&lp->lock, flags);
  2543. mod_timer(&lp->watchdog_timer, round_jiffies(PCNET32_WATCHDOG_TIMEOUT));
  2544. }
  2545. static int pcnet32_pm_suspend(struct pci_dev *pdev, pm_message_t state)
  2546. {
  2547. struct net_device *dev = pci_get_drvdata(pdev);
  2548. if (netif_running(dev)) {
  2549. netif_device_detach(dev);
  2550. pcnet32_close(dev);
  2551. }
  2552. pci_save_state(pdev);
  2553. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2554. return 0;
  2555. }
  2556. static int pcnet32_pm_resume(struct pci_dev *pdev)
  2557. {
  2558. struct net_device *dev = pci_get_drvdata(pdev);
  2559. pci_set_power_state(pdev, PCI_D0);
  2560. pci_restore_state(pdev);
  2561. if (netif_running(dev)) {
  2562. pcnet32_open(dev);
  2563. netif_device_attach(dev);
  2564. }
  2565. return 0;
  2566. }
  2567. static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
  2568. {
  2569. struct net_device *dev = pci_get_drvdata(pdev);
  2570. if (dev) {
  2571. struct pcnet32_private *lp = netdev_priv(dev);
  2572. unregister_netdev(dev);
  2573. pcnet32_free_ring(dev);
  2574. release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
  2575. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2576. lp->init_block, lp->init_dma_addr);
  2577. free_netdev(dev);
  2578. pci_disable_device(pdev);
  2579. pci_set_drvdata(pdev, NULL);
  2580. }
  2581. }
  2582. static struct pci_driver pcnet32_driver = {
  2583. .name = DRV_NAME,
  2584. .probe = pcnet32_probe_pci,
  2585. .remove = __devexit_p(pcnet32_remove_one),
  2586. .id_table = pcnet32_pci_tbl,
  2587. .suspend = pcnet32_pm_suspend,
  2588. .resume = pcnet32_pm_resume,
  2589. };
  2590. /* An additional parameter that may be passed in... */
  2591. static int debug = -1;
  2592. static int tx_start_pt = -1;
  2593. static int pcnet32_have_pci;
  2594. module_param(debug, int, 0);
  2595. MODULE_PARM_DESC(debug, DRV_NAME " debug level");
  2596. module_param(max_interrupt_work, int, 0);
  2597. MODULE_PARM_DESC(max_interrupt_work,
  2598. DRV_NAME " maximum events handled per interrupt");
  2599. module_param(rx_copybreak, int, 0);
  2600. MODULE_PARM_DESC(rx_copybreak,
  2601. DRV_NAME " copy breakpoint for copy-only-tiny-frames");
  2602. module_param(tx_start_pt, int, 0);
  2603. MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
  2604. module_param(pcnet32vlb, int, 0);
  2605. MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
  2606. module_param_array(options, int, NULL, 0);
  2607. MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
  2608. module_param_array(full_duplex, int, NULL, 0);
  2609. MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
  2610. /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
  2611. module_param_array(homepna, int, NULL, 0);
  2612. MODULE_PARM_DESC(homepna,
  2613. DRV_NAME
  2614. " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
  2615. MODULE_AUTHOR("Thomas Bogendoerfer");
  2616. MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
  2617. MODULE_LICENSE("GPL");
  2618. #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  2619. static int __init pcnet32_init_module(void)
  2620. {
  2621. printk(KERN_INFO "%s", version);
  2622. pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
  2623. if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
  2624. tx_start = tx_start_pt;
  2625. /* find the PCI devices */
  2626. if (!pci_register_driver(&pcnet32_driver))
  2627. pcnet32_have_pci = 1;
  2628. /* should we find any remaining VLbus devices ? */
  2629. if (pcnet32vlb)
  2630. pcnet32_probe_vlbus(pcnet32_portlist);
  2631. if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
  2632. printk(KERN_INFO PFX "%d cards_found.\n", cards_found);
  2633. return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
  2634. }
  2635. static void __exit pcnet32_cleanup_module(void)
  2636. {
  2637. struct net_device *next_dev;
  2638. while (pcnet32_dev) {
  2639. struct pcnet32_private *lp = netdev_priv(pcnet32_dev);
  2640. next_dev = lp->next;
  2641. unregister_netdev(pcnet32_dev);
  2642. pcnet32_free_ring(pcnet32_dev);
  2643. release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
  2644. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2645. lp->init_block, lp->init_dma_addr);
  2646. free_netdev(pcnet32_dev);
  2647. pcnet32_dev = next_dev;
  2648. }
  2649. if (pcnet32_have_pci)
  2650. pci_unregister_driver(&pcnet32_driver);
  2651. }
  2652. module_init(pcnet32_init_module);
  2653. module_exit(pcnet32_cleanup_module);
  2654. /*
  2655. * Local variables:
  2656. * c-indent-level: 4
  2657. * tab-width: 8
  2658. * End:
  2659. */