netxen_nic_hw.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #include <linux/firmware.h>
  34. #include <net/ip.h>
  35. #define MASK(n) ((1ULL<<(n))-1)
  36. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  37. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  38. #define MS_WIN(addr) (addr & 0x0ffc0000)
  39. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  40. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  41. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  42. #define CRB_WINDOW_2M (0x130060)
  43. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  44. #define CRB_INDIRECT_2M (0x1e0000UL)
  45. #define CRB_WIN_LOCK_TIMEOUT 100000000
  46. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  47. {{{0, 0, 0, 0} } }, /* 0: PCI */
  48. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  49. {1, 0x0110000, 0x0120000, 0x130000},
  50. {1, 0x0120000, 0x0122000, 0x124000},
  51. {1, 0x0130000, 0x0132000, 0x126000},
  52. {1, 0x0140000, 0x0142000, 0x128000},
  53. {1, 0x0150000, 0x0152000, 0x12a000},
  54. {1, 0x0160000, 0x0170000, 0x110000},
  55. {1, 0x0170000, 0x0172000, 0x12e000},
  56. {0, 0x0000000, 0x0000000, 0x000000},
  57. {0, 0x0000000, 0x0000000, 0x000000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {1, 0x01e0000, 0x01e0800, 0x122000},
  63. {0, 0x0000000, 0x0000000, 0x000000} } },
  64. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  65. {{{0, 0, 0, 0} } }, /* 3: */
  66. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  67. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  68. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  69. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  70. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  86. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  102. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  118. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  134. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  135. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  136. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  137. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  138. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  139. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  140. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  141. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  142. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  143. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  144. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  145. {{{0, 0, 0, 0} } }, /* 23: */
  146. {{{0, 0, 0, 0} } }, /* 24: */
  147. {{{0, 0, 0, 0} } }, /* 25: */
  148. {{{0, 0, 0, 0} } }, /* 26: */
  149. {{{0, 0, 0, 0} } }, /* 27: */
  150. {{{0, 0, 0, 0} } }, /* 28: */
  151. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  152. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  153. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  154. {{{0} } }, /* 32: PCI */
  155. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  156. {1, 0x2110000, 0x2120000, 0x130000},
  157. {1, 0x2120000, 0x2122000, 0x124000},
  158. {1, 0x2130000, 0x2132000, 0x126000},
  159. {1, 0x2140000, 0x2142000, 0x128000},
  160. {1, 0x2150000, 0x2152000, 0x12a000},
  161. {1, 0x2160000, 0x2170000, 0x110000},
  162. {1, 0x2170000, 0x2172000, 0x12e000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000} } },
  171. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  172. {{{0} } }, /* 35: */
  173. {{{0} } }, /* 36: */
  174. {{{0} } }, /* 37: */
  175. {{{0} } }, /* 38: */
  176. {{{0} } }, /* 39: */
  177. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  178. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  179. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  180. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  181. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  182. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  183. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  184. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  185. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  186. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  187. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  188. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  189. {{{0} } }, /* 52: */
  190. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  191. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  192. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  193. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  194. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  195. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  196. {{{0} } }, /* 59: I2C0 */
  197. {{{0} } }, /* 60: I2C1 */
  198. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  199. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  200. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  201. };
  202. /*
  203. * top 12 bits of crb internal address (hub, agent)
  204. */
  205. static unsigned crb_hub_agt[64] =
  206. {
  207. 0,
  208. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  209. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  210. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  211. 0,
  212. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  213. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  214. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  215. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  216. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  217. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  218. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  219. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  220. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  234. 0,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  236. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  237. 0,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  242. 0,
  243. 0,
  244. 0,
  245. 0,
  246. 0,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  259. 0,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  264. 0,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  268. 0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  270. 0,
  271. };
  272. /* PCI Windowing for DDR regions. */
  273. #define ADDR_IN_RANGE(addr, low, high) \
  274. (((addr) <= (high)) && ((addr) >= (low)))
  275. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  276. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  277. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  278. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  279. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  280. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  281. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  282. {
  283. struct netxen_adapter *adapter = netdev_priv(netdev);
  284. struct sockaddr *addr = p;
  285. if (netif_running(netdev))
  286. return -EBUSY;
  287. if (!is_valid_ether_addr(addr->sa_data))
  288. return -EADDRNOTAVAIL;
  289. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  290. /* For P3, MAC addr is not set in NIU */
  291. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  292. if (adapter->macaddr_set)
  293. adapter->macaddr_set(adapter, addr->sa_data);
  294. return 0;
  295. }
  296. #define NETXEN_UNICAST_ADDR(port, index) \
  297. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  298. #define NETXEN_MCAST_ADDR(port, index) \
  299. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  300. #define MAC_HI(addr) \
  301. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  302. #define MAC_LO(addr) \
  303. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  304. static int
  305. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  306. {
  307. u32 val = 0;
  308. u16 port = adapter->physical_port;
  309. u8 *addr = adapter->netdev->dev_addr;
  310. if (adapter->mc_enabled)
  311. return 0;
  312. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  313. val |= (1UL << (28+port));
  314. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  315. /* add broadcast addr to filter */
  316. val = 0xffffff;
  317. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  318. netxen_crb_writelit_adapter(adapter,
  319. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  320. /* add station addr to filter */
  321. val = MAC_HI(addr);
  322. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  323. val = MAC_LO(addr);
  324. netxen_crb_writelit_adapter(adapter,
  325. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  326. adapter->mc_enabled = 1;
  327. return 0;
  328. }
  329. static int
  330. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  331. {
  332. u32 val = 0;
  333. u16 port = adapter->physical_port;
  334. u8 *addr = adapter->netdev->dev_addr;
  335. if (!adapter->mc_enabled)
  336. return 0;
  337. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  338. val &= ~(1UL << (28+port));
  339. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  340. val = MAC_HI(addr);
  341. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  342. val = MAC_LO(addr);
  343. netxen_crb_writelit_adapter(adapter,
  344. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  345. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  346. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  347. adapter->mc_enabled = 0;
  348. return 0;
  349. }
  350. static int
  351. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  352. int index, u8 *addr)
  353. {
  354. u32 hi = 0, lo = 0;
  355. u16 port = adapter->physical_port;
  356. lo = MAC_LO(addr);
  357. hi = MAC_HI(addr);
  358. netxen_crb_writelit_adapter(adapter,
  359. NETXEN_MCAST_ADDR(port, index), hi);
  360. netxen_crb_writelit_adapter(adapter,
  361. NETXEN_MCAST_ADDR(port, index)+4, lo);
  362. return 0;
  363. }
  364. void netxen_p2_nic_set_multi(struct net_device *netdev)
  365. {
  366. struct netxen_adapter *adapter = netdev_priv(netdev);
  367. struct dev_mc_list *mc_ptr;
  368. u8 null_addr[6];
  369. int index = 0;
  370. memset(null_addr, 0, 6);
  371. if (netdev->flags & IFF_PROMISC) {
  372. adapter->set_promisc(adapter,
  373. NETXEN_NIU_PROMISC_MODE);
  374. /* Full promiscuous mode */
  375. netxen_nic_disable_mcast_filter(adapter);
  376. return;
  377. }
  378. if (netdev->mc_count == 0) {
  379. adapter->set_promisc(adapter,
  380. NETXEN_NIU_NON_PROMISC_MODE);
  381. netxen_nic_disable_mcast_filter(adapter);
  382. return;
  383. }
  384. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  385. if (netdev->flags & IFF_ALLMULTI ||
  386. netdev->mc_count > adapter->max_mc_count) {
  387. netxen_nic_disable_mcast_filter(adapter);
  388. return;
  389. }
  390. netxen_nic_enable_mcast_filter(adapter);
  391. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  392. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  393. if (index != netdev->mc_count)
  394. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  395. netxen_nic_driver_name, netdev->name);
  396. /* Clear out remaining addresses */
  397. for (; index < adapter->max_mc_count; index++)
  398. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  399. }
  400. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  401. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  402. {
  403. nx_mac_list_t *cur, *prev;
  404. /* if in del_list, move it to adapter->mac_list */
  405. for (cur = *del_list, prev = NULL; cur;) {
  406. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  407. if (prev == NULL)
  408. *del_list = cur->next;
  409. else
  410. prev->next = cur->next;
  411. cur->next = adapter->mac_list;
  412. adapter->mac_list = cur;
  413. return 0;
  414. }
  415. prev = cur;
  416. cur = cur->next;
  417. }
  418. /* make sure to add each mac address only once */
  419. for (cur = adapter->mac_list; cur; cur = cur->next) {
  420. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  421. return 0;
  422. }
  423. /* not in del_list, create new entry and add to add_list */
  424. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  425. if (cur == NULL) {
  426. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  427. "not work properly from now.\n", __func__);
  428. return -1;
  429. }
  430. memcpy(cur->mac_addr, addr, ETH_ALEN);
  431. cur->next = *add_list;
  432. *add_list = cur;
  433. return 0;
  434. }
  435. static int
  436. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  437. struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
  438. {
  439. uint32_t i, producer;
  440. struct netxen_cmd_buffer *pbuf;
  441. struct cmd_desc_type0 *cmd_desc;
  442. if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
  443. printk(KERN_WARNING "%s: Too many command descriptors in a "
  444. "request\n", __func__);
  445. return -EINVAL;
  446. }
  447. i = 0;
  448. netif_tx_lock_bh(adapter->netdev);
  449. producer = adapter->cmd_producer;
  450. do {
  451. cmd_desc = &cmd_desc_arr[i];
  452. pbuf = &adapter->cmd_buf_arr[producer];
  453. pbuf->skb = NULL;
  454. pbuf->frag_count = 0;
  455. /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
  456. memcpy(&adapter->ahw.cmd_desc_head[producer],
  457. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  458. producer = get_next_index(producer,
  459. adapter->num_txd);
  460. i++;
  461. } while (i != nr_elements);
  462. adapter->cmd_producer = producer;
  463. /* write producer index to start the xmit */
  464. netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
  465. netif_tx_unlock_bh(adapter->netdev);
  466. return 0;
  467. }
  468. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  469. u8 *addr, unsigned op)
  470. {
  471. struct netxen_adapter *adapter = netdev_priv(dev);
  472. nx_nic_req_t req;
  473. nx_mac_req_t *mac_req;
  474. u64 word;
  475. int rv;
  476. memset(&req, 0, sizeof(nx_nic_req_t));
  477. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  478. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  479. req.req_hdr = cpu_to_le64(word);
  480. mac_req = (nx_mac_req_t *)&req.words[0];
  481. mac_req->op = op;
  482. memcpy(mac_req->mac_addr, addr, 6);
  483. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  484. if (rv != 0) {
  485. printk(KERN_ERR "ERROR. Could not send mac update\n");
  486. return rv;
  487. }
  488. return 0;
  489. }
  490. void netxen_p3_nic_set_multi(struct net_device *netdev)
  491. {
  492. struct netxen_adapter *adapter = netdev_priv(netdev);
  493. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  494. struct dev_mc_list *mc_ptr;
  495. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  496. u32 mode = VPORT_MISS_MODE_DROP;
  497. del_list = adapter->mac_list;
  498. adapter->mac_list = NULL;
  499. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  500. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  501. if (netdev->flags & IFF_PROMISC) {
  502. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  503. goto send_fw_cmd;
  504. }
  505. if ((netdev->flags & IFF_ALLMULTI) ||
  506. (netdev->mc_count > adapter->max_mc_count)) {
  507. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  508. goto send_fw_cmd;
  509. }
  510. if (netdev->mc_count > 0) {
  511. for (mc_ptr = netdev->mc_list; mc_ptr;
  512. mc_ptr = mc_ptr->next) {
  513. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  514. &add_list, &del_list);
  515. }
  516. }
  517. send_fw_cmd:
  518. adapter->set_promisc(adapter, mode);
  519. for (cur = del_list; cur;) {
  520. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  521. next = cur->next;
  522. kfree(cur);
  523. cur = next;
  524. }
  525. for (cur = add_list; cur;) {
  526. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  527. next = cur->next;
  528. cur->next = adapter->mac_list;
  529. adapter->mac_list = cur;
  530. cur = next;
  531. }
  532. }
  533. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  534. {
  535. nx_nic_req_t req;
  536. u64 word;
  537. memset(&req, 0, sizeof(nx_nic_req_t));
  538. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  539. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  540. ((u64)adapter->portnum << 16);
  541. req.req_hdr = cpu_to_le64(word);
  542. req.words[0] = cpu_to_le64(mode);
  543. return netxen_send_cmd_descs(adapter,
  544. (struct cmd_desc_type0 *)&req, 1);
  545. }
  546. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  547. {
  548. nx_mac_list_t *cur, *next;
  549. cur = adapter->mac_list;
  550. while (cur) {
  551. next = cur->next;
  552. kfree(cur);
  553. cur = next;
  554. }
  555. }
  556. #define NETXEN_CONFIG_INTR_COALESCE 3
  557. /*
  558. * Send the interrupt coalescing parameter set by ethtool to the card.
  559. */
  560. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  561. {
  562. nx_nic_req_t req;
  563. u64 word;
  564. int rv;
  565. memset(&req, 0, sizeof(nx_nic_req_t));
  566. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  567. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  568. req.req_hdr = cpu_to_le64(word);
  569. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  570. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  571. if (rv != 0) {
  572. printk(KERN_ERR "ERROR. Could not send "
  573. "interrupt coalescing parameters\n");
  574. }
  575. return rv;
  576. }
  577. #define RSS_HASHTYPE_IP_TCP 0x3
  578. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  579. {
  580. nx_nic_req_t req;
  581. u64 word;
  582. int i, rv;
  583. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  584. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  585. 0x255b0ec26d5a56daULL };
  586. memset(&req, 0, sizeof(nx_nic_req_t));
  587. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  588. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  589. req.req_hdr = cpu_to_le64(word);
  590. /*
  591. * RSS request:
  592. * bits 3-0: hash_method
  593. * 5-4: hash_type_ipv4
  594. * 7-6: hash_type_ipv6
  595. * 8: enable
  596. * 9: use indirection table
  597. * 47-10: reserved
  598. * 63-48: indirection table mask
  599. */
  600. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  601. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  602. ((u64)(enable & 0x1) << 8) |
  603. ((0x7ULL) << 48);
  604. req.words[0] = cpu_to_le64(word);
  605. for (i = 0; i < 5; i++)
  606. req.words[i+1] = cpu_to_le64(key[i]);
  607. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  608. if (rv != 0) {
  609. printk(KERN_ERR "%s: could not configure RSS\n",
  610. adapter->netdev->name);
  611. }
  612. return rv;
  613. }
  614. /*
  615. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  616. * @returns 0 on success, negative on failure
  617. */
  618. #define MTU_FUDGE_FACTOR 100
  619. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  620. {
  621. struct netxen_adapter *adapter = netdev_priv(netdev);
  622. int max_mtu;
  623. int rc = 0;
  624. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  625. max_mtu = P3_MAX_MTU;
  626. else
  627. max_mtu = P2_MAX_MTU;
  628. if (mtu > max_mtu) {
  629. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  630. netdev->name, max_mtu);
  631. return -EINVAL;
  632. }
  633. if (adapter->set_mtu)
  634. rc = adapter->set_mtu(adapter, mtu);
  635. if (!rc)
  636. netdev->mtu = mtu;
  637. return rc;
  638. }
  639. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  640. int size, __le32 * buf)
  641. {
  642. int i, v, addr;
  643. __le32 *ptr32;
  644. addr = base;
  645. ptr32 = buf;
  646. for (i = 0; i < size / sizeof(u32); i++) {
  647. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  648. return -1;
  649. *ptr32 = cpu_to_le32(v);
  650. ptr32++;
  651. addr += sizeof(u32);
  652. }
  653. if ((char *)buf + size > (char *)ptr32) {
  654. __le32 local;
  655. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  656. return -1;
  657. local = cpu_to_le32(v);
  658. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  659. }
  660. return 0;
  661. }
  662. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  663. {
  664. __le32 *pmac = (__le32 *) mac;
  665. u32 offset;
  666. offset = NETXEN_USER_START +
  667. offsetof(struct netxen_new_user_info, mac_addr) +
  668. adapter->portnum * sizeof(u64);
  669. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  670. return -1;
  671. if (*mac == cpu_to_le64(~0ULL)) {
  672. offset = NETXEN_USER_START_OLD +
  673. offsetof(struct netxen_user_old_info, mac_addr) +
  674. adapter->portnum * sizeof(u64);
  675. if (netxen_get_flash_block(adapter,
  676. offset, sizeof(u64), pmac) == -1)
  677. return -1;
  678. if (*mac == cpu_to_le64(~0ULL))
  679. return -1;
  680. }
  681. return 0;
  682. }
  683. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  684. {
  685. uint32_t crbaddr, mac_hi, mac_lo;
  686. int pci_func = adapter->ahw.pci_func;
  687. crbaddr = CRB_MAC_BLOCK_START +
  688. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  689. adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
  690. adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
  691. if (pci_func & 1)
  692. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  693. else
  694. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  695. return 0;
  696. }
  697. #define CRB_WIN_LOCK_TIMEOUT 100000000
  698. static int crb_win_lock(struct netxen_adapter *adapter)
  699. {
  700. int done = 0, timeout = 0;
  701. while (!done) {
  702. /* acquire semaphore3 from PCI HW block */
  703. adapter->hw_read_wx(adapter,
  704. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  705. if (done == 1)
  706. break;
  707. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  708. return -1;
  709. timeout++;
  710. udelay(1);
  711. }
  712. netxen_crb_writelit_adapter(adapter,
  713. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  714. return 0;
  715. }
  716. static void crb_win_unlock(struct netxen_adapter *adapter)
  717. {
  718. int val;
  719. adapter->hw_read_wx(adapter,
  720. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  721. }
  722. /*
  723. * Changes the CRB window to the specified window.
  724. */
  725. void
  726. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  727. {
  728. void __iomem *offset;
  729. u32 tmp;
  730. int count = 0;
  731. uint8_t func = adapter->ahw.pci_func;
  732. if (adapter->curr_window == wndw)
  733. return;
  734. /*
  735. * Move the CRB window.
  736. * We need to write to the "direct access" region of PCI
  737. * to avoid a race condition where the window register has
  738. * not been successfully written across CRB before the target
  739. * register address is received by PCI. The direct region bypasses
  740. * the CRB bus.
  741. */
  742. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  743. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  744. if (wndw & 0x1)
  745. wndw = NETXEN_WINDOW_ONE;
  746. writel(wndw, offset);
  747. /* MUST make sure window is set before we forge on... */
  748. while ((tmp = readl(offset)) != wndw) {
  749. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  750. "registered properly: 0x%08x.\n",
  751. netxen_nic_driver_name, __func__, tmp);
  752. mdelay(1);
  753. if (count >= 10)
  754. break;
  755. count++;
  756. }
  757. if (wndw == NETXEN_WINDOW_ONE)
  758. adapter->curr_window = 1;
  759. else
  760. adapter->curr_window = 0;
  761. }
  762. /*
  763. * Return -1 if off is not valid,
  764. * 1 if window access is needed. 'off' is set to offset from
  765. * CRB space in 128M pci map
  766. * 0 if no window access is needed. 'off' is set to 2M addr
  767. * In: 'off' is offset from base in 128M pci map
  768. */
  769. static int
  770. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  771. ulong *off, int len)
  772. {
  773. unsigned long end = *off + len;
  774. crb_128M_2M_sub_block_map_t *m;
  775. if (*off >= NETXEN_CRB_MAX)
  776. return -1;
  777. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  778. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  779. (ulong)adapter->ahw.pci_base0;
  780. return 0;
  781. }
  782. if (*off < NETXEN_PCI_CRBSPACE)
  783. return -1;
  784. *off -= NETXEN_PCI_CRBSPACE;
  785. end = *off + len;
  786. /*
  787. * Try direct map
  788. */
  789. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  790. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  791. *off = *off + m->start_2M - m->start_128M +
  792. (ulong)adapter->ahw.pci_base0;
  793. return 0;
  794. }
  795. /*
  796. * Not in direct map, use crb window
  797. */
  798. return 1;
  799. }
  800. /*
  801. * In: 'off' is offset from CRB space in 128M pci map
  802. * Out: 'off' is 2M pci map addr
  803. * side effect: lock crb window
  804. */
  805. static void
  806. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  807. {
  808. u32 win_read;
  809. adapter->crb_win = CRB_HI(*off);
  810. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  811. /*
  812. * Read back value to make sure write has gone through before trying
  813. * to use it.
  814. */
  815. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  816. if (win_read != adapter->crb_win) {
  817. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  818. "Read crbwin (0x%x), off=0x%lx\n",
  819. __func__, adapter->crb_win, win_read, *off);
  820. }
  821. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  822. (ulong)adapter->ahw.pci_base0;
  823. }
  824. static int
  825. netxen_do_load_firmware(struct netxen_adapter *adapter, const char *fwname,
  826. const struct firmware *fw)
  827. {
  828. u64 *ptr64;
  829. u32 i, flashaddr, size;
  830. struct pci_dev *pdev = adapter->pdev;
  831. if (fw)
  832. dev_info(&pdev->dev, "loading firmware from file %s\n", fwname);
  833. else
  834. dev_info(&pdev->dev, "loading firmware from flash\n");
  835. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  836. adapter->pci_write_normalize(adapter,
  837. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  838. if (fw) {
  839. __le64 data;
  840. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
  841. ptr64 = (u64 *)&fw->data[NETXEN_BOOTLD_START];
  842. flashaddr = NETXEN_BOOTLD_START;
  843. for (i = 0; i < size; i++) {
  844. data = cpu_to_le64(ptr64[i]);
  845. adapter->pci_mem_write(adapter, flashaddr, &data, 8);
  846. flashaddr += 8;
  847. }
  848. size = *(u32 *)&fw->data[NX_FW_SIZE_OFFSET];
  849. size = (__force u32)cpu_to_le32(size) / 8;
  850. ptr64 = (u64 *)&fw->data[NETXEN_IMAGE_START];
  851. flashaddr = NETXEN_IMAGE_START;
  852. for (i = 0; i < size; i++) {
  853. data = cpu_to_le64(ptr64[i]);
  854. if (adapter->pci_mem_write(adapter,
  855. flashaddr, &data, 8))
  856. return -EIO;
  857. flashaddr += 8;
  858. }
  859. } else {
  860. u32 data;
  861. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 4;
  862. flashaddr = NETXEN_BOOTLD_START;
  863. for (i = 0; i < size; i++) {
  864. if (netxen_rom_fast_read(adapter,
  865. flashaddr, (int *)&data) != 0)
  866. return -EIO;
  867. if (adapter->pci_mem_write(adapter,
  868. flashaddr, &data, 4))
  869. return -EIO;
  870. flashaddr += 4;
  871. }
  872. }
  873. msleep(1);
  874. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  875. adapter->pci_write_normalize(adapter,
  876. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  877. else {
  878. adapter->pci_write_normalize(adapter,
  879. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  880. adapter->pci_write_normalize(adapter,
  881. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  882. }
  883. return 0;
  884. }
  885. static int
  886. netxen_validate_firmware(struct netxen_adapter *adapter, const char *fwname,
  887. const struct firmware *fw)
  888. {
  889. __le32 val;
  890. u32 major, minor, build, ver, min_ver, bios;
  891. struct pci_dev *pdev = adapter->pdev;
  892. if (fw->size < NX_FW_MIN_SIZE)
  893. return -EINVAL;
  894. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
  895. if ((__force u32)val != NETXEN_BDINFO_MAGIC)
  896. return -EINVAL;
  897. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
  898. major = (__force u32)val & 0xff;
  899. minor = ((__force u32)val >> 8) & 0xff;
  900. build = (__force u32)val >> 16;
  901. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  902. min_ver = NETXEN_VERSION_CODE(4, 0, 216);
  903. else
  904. min_ver = NETXEN_VERSION_CODE(3, 4, 216);
  905. ver = NETXEN_VERSION_CODE(major, minor, build);
  906. if ((major > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
  907. dev_err(&pdev->dev,
  908. "%s: firmware version %d.%d.%d unsupported\n",
  909. fwname, major, minor, build);
  910. return -EINVAL;
  911. }
  912. val = cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
  913. netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
  914. if ((__force u32)val != bios) {
  915. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  916. fwname);
  917. return -EINVAL;
  918. }
  919. /* check if flashed firmware is newer */
  920. if (netxen_rom_fast_read(adapter,
  921. NX_FW_VERSION_OFFSET, (int *)&val))
  922. return -EIO;
  923. major = (__force u32)val & 0xff;
  924. minor = ((__force u32)val >> 8) & 0xff;
  925. build = (__force u32)val >> 16;
  926. if (NETXEN_VERSION_CODE(major, minor, build) > ver)
  927. return -EINVAL;
  928. netxen_nic_reg_write(adapter, NETXEN_CAM_RAM(0x1fc),
  929. NETXEN_BDINFO_MAGIC);
  930. return 0;
  931. }
  932. static char *fw_name[] = { "nxromimg.bin", "nx3fwct.bin", "nx3fwmn.bin" };
  933. int netxen_load_firmware(struct netxen_adapter *adapter)
  934. {
  935. u32 capability, flashed_ver;
  936. const struct firmware *fw;
  937. int fw_type;
  938. struct pci_dev *pdev = adapter->pdev;
  939. int rc = 0;
  940. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  941. fw_type = NX_P2_MN_ROMIMAGE;
  942. goto request_fw;
  943. } else {
  944. fw_type = NX_P3_CT_ROMIMAGE;
  945. goto request_fw;
  946. }
  947. request_mn:
  948. capability = 0;
  949. netxen_rom_fast_read(adapter,
  950. NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
  951. if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
  952. adapter->hw_read_wx(adapter,
  953. NX_PEG_TUNE_CAPABILITY, &capability, 4);
  954. if (capability & NX_PEG_TUNE_MN_PRESENT) {
  955. fw_type = NX_P3_MN_ROMIMAGE;
  956. goto request_fw;
  957. }
  958. }
  959. request_fw:
  960. rc = request_firmware(&fw, fw_name[fw_type], &pdev->dev);
  961. if (rc != 0) {
  962. if (fw_type == NX_P3_CT_ROMIMAGE) {
  963. msleep(1);
  964. goto request_mn;
  965. }
  966. fw = NULL;
  967. goto load_fw;
  968. }
  969. rc = netxen_validate_firmware(adapter, fw_name[fw_type], fw);
  970. if (rc != 0) {
  971. release_firmware(fw);
  972. if (fw_type == NX_P3_CT_ROMIMAGE) {
  973. msleep(1);
  974. goto request_mn;
  975. }
  976. fw = NULL;
  977. }
  978. load_fw:
  979. rc = netxen_do_load_firmware(adapter, fw_name[fw_type], fw);
  980. if (fw)
  981. release_firmware(fw);
  982. return rc;
  983. }
  984. int
  985. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  986. ulong off, void *data, int len)
  987. {
  988. void __iomem *addr;
  989. BUG_ON(len != 4);
  990. if (ADDR_IN_WINDOW1(off)) {
  991. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  992. } else { /* Window 0 */
  993. addr = pci_base_offset(adapter, off);
  994. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  995. }
  996. if (!addr) {
  997. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  998. return 1;
  999. }
  1000. writel(*(u32 *) data, addr);
  1001. if (!ADDR_IN_WINDOW1(off))
  1002. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1003. return 0;
  1004. }
  1005. int
  1006. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  1007. ulong off, void *data, int len)
  1008. {
  1009. void __iomem *addr;
  1010. BUG_ON(len != 4);
  1011. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  1012. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  1013. } else { /* Window 0 */
  1014. addr = pci_base_offset(adapter, off);
  1015. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1016. }
  1017. if (!addr) {
  1018. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1019. return 1;
  1020. }
  1021. *(u32 *)data = readl(addr);
  1022. if (!ADDR_IN_WINDOW1(off))
  1023. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1024. return 0;
  1025. }
  1026. int
  1027. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1028. ulong off, void *data, int len)
  1029. {
  1030. unsigned long flags = 0;
  1031. int rv;
  1032. BUG_ON(len != 4);
  1033. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1034. if (rv == -1) {
  1035. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1036. __func__, off);
  1037. dump_stack();
  1038. return -1;
  1039. }
  1040. if (rv == 1) {
  1041. write_lock_irqsave(&adapter->adapter_lock, flags);
  1042. crb_win_lock(adapter);
  1043. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1044. writel(*(uint32_t *)data, (void __iomem *)off);
  1045. crb_win_unlock(adapter);
  1046. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1047. } else
  1048. writel(*(uint32_t *)data, (void __iomem *)off);
  1049. return 0;
  1050. }
  1051. int
  1052. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1053. ulong off, void *data, int len)
  1054. {
  1055. unsigned long flags = 0;
  1056. int rv;
  1057. BUG_ON(len != 4);
  1058. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1059. if (rv == -1) {
  1060. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1061. __func__, off);
  1062. dump_stack();
  1063. return -1;
  1064. }
  1065. if (rv == 1) {
  1066. write_lock_irqsave(&adapter->adapter_lock, flags);
  1067. crb_win_lock(adapter);
  1068. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1069. *(uint32_t *)data = readl((void __iomem *)off);
  1070. crb_win_unlock(adapter);
  1071. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1072. } else
  1073. *(uint32_t *)data = readl((void __iomem *)off);
  1074. return 0;
  1075. }
  1076. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  1077. {
  1078. adapter->hw_write_wx(adapter, off, &val, 4);
  1079. }
  1080. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  1081. {
  1082. int val;
  1083. adapter->hw_read_wx(adapter, off, &val, 4);
  1084. return val;
  1085. }
  1086. /* Change the window to 0, write and change back to window 1. */
  1087. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  1088. {
  1089. adapter->hw_write_wx(adapter, index, &value, 4);
  1090. }
  1091. /* Change the window to 0, read and change back to window 1. */
  1092. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1093. {
  1094. adapter->hw_read_wx(adapter, index, value, 4);
  1095. }
  1096. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1097. {
  1098. adapter->hw_write_wx(adapter, index, &value, 4);
  1099. }
  1100. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1101. {
  1102. adapter->hw_read_wx(adapter, index, value, 4);
  1103. }
  1104. /*
  1105. * check memory access boundary.
  1106. * used by test agent. support ddr access only for now
  1107. */
  1108. static unsigned long
  1109. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1110. unsigned long long addr, int size)
  1111. {
  1112. if (!ADDR_IN_RANGE(addr,
  1113. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1114. !ADDR_IN_RANGE(addr+size-1,
  1115. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1116. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1117. return 0;
  1118. }
  1119. return 1;
  1120. }
  1121. static int netxen_pci_set_window_warning_count;
  1122. unsigned long
  1123. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1124. unsigned long long addr)
  1125. {
  1126. void __iomem *offset;
  1127. int window;
  1128. unsigned long long qdr_max;
  1129. uint8_t func = adapter->ahw.pci_func;
  1130. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1131. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1132. } else {
  1133. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1134. }
  1135. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1136. /* DDR network side */
  1137. addr -= NETXEN_ADDR_DDR_NET;
  1138. window = (addr >> 25) & 0x3ff;
  1139. if (adapter->ahw.ddr_mn_window != window) {
  1140. adapter->ahw.ddr_mn_window = window;
  1141. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1142. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1143. writel(window, offset);
  1144. /* MUST make sure window is set before we forge on... */
  1145. readl(offset);
  1146. }
  1147. addr -= (window * NETXEN_WINDOW_ONE);
  1148. addr += NETXEN_PCI_DDR_NET;
  1149. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1150. addr -= NETXEN_ADDR_OCM0;
  1151. addr += NETXEN_PCI_OCM0;
  1152. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1153. addr -= NETXEN_ADDR_OCM1;
  1154. addr += NETXEN_PCI_OCM1;
  1155. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1156. /* QDR network side */
  1157. addr -= NETXEN_ADDR_QDR_NET;
  1158. window = (addr >> 22) & 0x3f;
  1159. if (adapter->ahw.qdr_sn_window != window) {
  1160. adapter->ahw.qdr_sn_window = window;
  1161. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1162. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1163. writel((window << 22), offset);
  1164. /* MUST make sure window is set before we forge on... */
  1165. readl(offset);
  1166. }
  1167. addr -= (window * 0x400000);
  1168. addr += NETXEN_PCI_QDR_NET;
  1169. } else {
  1170. /*
  1171. * peg gdb frequently accesses memory that doesn't exist,
  1172. * this limits the chit chat so debugging isn't slowed down.
  1173. */
  1174. if ((netxen_pci_set_window_warning_count++ < 8)
  1175. || (netxen_pci_set_window_warning_count % 64 == 0))
  1176. printk("%s: Warning:netxen_nic_pci_set_window()"
  1177. " Unknown address range!\n",
  1178. netxen_nic_driver_name);
  1179. addr = -1UL;
  1180. }
  1181. return addr;
  1182. }
  1183. /*
  1184. * Note : only 32-bit writes!
  1185. */
  1186. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1187. u64 off, u32 data)
  1188. {
  1189. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1190. return 0;
  1191. }
  1192. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1193. {
  1194. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1195. }
  1196. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1197. u64 off, u32 data)
  1198. {
  1199. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1200. }
  1201. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1202. {
  1203. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1204. }
  1205. unsigned long
  1206. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1207. unsigned long long addr)
  1208. {
  1209. int window;
  1210. u32 win_read;
  1211. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1212. /* DDR network side */
  1213. window = MN_WIN(addr);
  1214. adapter->ahw.ddr_mn_window = window;
  1215. adapter->hw_write_wx(adapter,
  1216. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1217. &window, 4);
  1218. adapter->hw_read_wx(adapter,
  1219. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1220. &win_read, 4);
  1221. if ((win_read << 17) != window) {
  1222. printk(KERN_INFO "Written MNwin (0x%x) != "
  1223. "Read MNwin (0x%x)\n", window, win_read);
  1224. }
  1225. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1226. } else if (ADDR_IN_RANGE(addr,
  1227. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1228. if ((addr & 0x00ff800) == 0xff800) {
  1229. printk("%s: QM access not handled.\n", __func__);
  1230. addr = -1UL;
  1231. }
  1232. window = OCM_WIN(addr);
  1233. adapter->ahw.ddr_mn_window = window;
  1234. adapter->hw_write_wx(adapter,
  1235. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1236. &window, 4);
  1237. adapter->hw_read_wx(adapter,
  1238. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1239. &win_read, 4);
  1240. if ((win_read >> 7) != window) {
  1241. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1242. "Read OCMwin (0x%x)\n",
  1243. __func__, window, win_read);
  1244. }
  1245. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1246. } else if (ADDR_IN_RANGE(addr,
  1247. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1248. /* QDR network side */
  1249. window = MS_WIN(addr);
  1250. adapter->ahw.qdr_sn_window = window;
  1251. adapter->hw_write_wx(adapter,
  1252. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1253. &window, 4);
  1254. adapter->hw_read_wx(adapter,
  1255. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1256. &win_read, 4);
  1257. if (win_read != window) {
  1258. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1259. "Read MSwin (0x%x)\n",
  1260. __func__, window, win_read);
  1261. }
  1262. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1263. } else {
  1264. /*
  1265. * peg gdb frequently accesses memory that doesn't exist,
  1266. * this limits the chit chat so debugging isn't slowed down.
  1267. */
  1268. if ((netxen_pci_set_window_warning_count++ < 8)
  1269. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1270. printk("%s: Warning:%s Unknown address range!\n",
  1271. __func__, netxen_nic_driver_name);
  1272. }
  1273. addr = -1UL;
  1274. }
  1275. return addr;
  1276. }
  1277. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1278. unsigned long long addr)
  1279. {
  1280. int window;
  1281. unsigned long long qdr_max;
  1282. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1283. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1284. else
  1285. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1286. if (ADDR_IN_RANGE(addr,
  1287. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1288. /* DDR network side */
  1289. BUG(); /* MN access can not come here */
  1290. } else if (ADDR_IN_RANGE(addr,
  1291. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1292. return 1;
  1293. } else if (ADDR_IN_RANGE(addr,
  1294. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1295. return 1;
  1296. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1297. /* QDR network side */
  1298. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1299. if (adapter->ahw.qdr_sn_window == window)
  1300. return 1;
  1301. }
  1302. return 0;
  1303. }
  1304. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1305. u64 off, void *data, int size)
  1306. {
  1307. unsigned long flags;
  1308. void __iomem *addr, *mem_ptr = NULL;
  1309. int ret = 0;
  1310. u64 start;
  1311. unsigned long mem_base;
  1312. unsigned long mem_page;
  1313. write_lock_irqsave(&adapter->adapter_lock, flags);
  1314. /*
  1315. * If attempting to access unknown address or straddle hw windows,
  1316. * do not access.
  1317. */
  1318. start = adapter->pci_set_window(adapter, off);
  1319. if ((start == -1UL) ||
  1320. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1321. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1322. printk(KERN_ERR "%s out of bound pci memory access. "
  1323. "offset is 0x%llx\n", netxen_nic_driver_name,
  1324. (unsigned long long)off);
  1325. return -1;
  1326. }
  1327. addr = pci_base_offset(adapter, start);
  1328. if (!addr) {
  1329. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1330. mem_base = pci_resource_start(adapter->pdev, 0);
  1331. mem_page = start & PAGE_MASK;
  1332. /* Map two pages whenever user tries to access addresses in two
  1333. consecutive pages.
  1334. */
  1335. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1336. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1337. else
  1338. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1339. if (mem_ptr == NULL) {
  1340. *(uint8_t *)data = 0;
  1341. return -1;
  1342. }
  1343. addr = mem_ptr;
  1344. addr += start & (PAGE_SIZE - 1);
  1345. write_lock_irqsave(&adapter->adapter_lock, flags);
  1346. }
  1347. switch (size) {
  1348. case 1:
  1349. *(uint8_t *)data = readb(addr);
  1350. break;
  1351. case 2:
  1352. *(uint16_t *)data = readw(addr);
  1353. break;
  1354. case 4:
  1355. *(uint32_t *)data = readl(addr);
  1356. break;
  1357. case 8:
  1358. *(uint64_t *)data = readq(addr);
  1359. break;
  1360. default:
  1361. ret = -1;
  1362. break;
  1363. }
  1364. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1365. if (mem_ptr)
  1366. iounmap(mem_ptr);
  1367. return ret;
  1368. }
  1369. static int
  1370. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1371. void *data, int size)
  1372. {
  1373. unsigned long flags;
  1374. void __iomem *addr, *mem_ptr = NULL;
  1375. int ret = 0;
  1376. u64 start;
  1377. unsigned long mem_base;
  1378. unsigned long mem_page;
  1379. write_lock_irqsave(&adapter->adapter_lock, flags);
  1380. /*
  1381. * If attempting to access unknown address or straddle hw windows,
  1382. * do not access.
  1383. */
  1384. start = adapter->pci_set_window(adapter, off);
  1385. if ((start == -1UL) ||
  1386. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1387. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1388. printk(KERN_ERR "%s out of bound pci memory access. "
  1389. "offset is 0x%llx\n", netxen_nic_driver_name,
  1390. (unsigned long long)off);
  1391. return -1;
  1392. }
  1393. addr = pci_base_offset(adapter, start);
  1394. if (!addr) {
  1395. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1396. mem_base = pci_resource_start(adapter->pdev, 0);
  1397. mem_page = start & PAGE_MASK;
  1398. /* Map two pages whenever user tries to access addresses in two
  1399. * consecutive pages.
  1400. */
  1401. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1402. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1403. else
  1404. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1405. if (mem_ptr == NULL)
  1406. return -1;
  1407. addr = mem_ptr;
  1408. addr += start & (PAGE_SIZE - 1);
  1409. write_lock_irqsave(&adapter->adapter_lock, flags);
  1410. }
  1411. switch (size) {
  1412. case 1:
  1413. writeb(*(uint8_t *)data, addr);
  1414. break;
  1415. case 2:
  1416. writew(*(uint16_t *)data, addr);
  1417. break;
  1418. case 4:
  1419. writel(*(uint32_t *)data, addr);
  1420. break;
  1421. case 8:
  1422. writeq(*(uint64_t *)data, addr);
  1423. break;
  1424. default:
  1425. ret = -1;
  1426. break;
  1427. }
  1428. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1429. if (mem_ptr)
  1430. iounmap(mem_ptr);
  1431. return ret;
  1432. }
  1433. #define MAX_CTL_CHECK 1000
  1434. int
  1435. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1436. u64 off, void *data, int size)
  1437. {
  1438. unsigned long flags;
  1439. int i, j, ret = 0, loop, sz[2], off0;
  1440. uint32_t temp;
  1441. uint64_t off8, tmpw, word[2] = {0, 0};
  1442. void __iomem *mem_crb;
  1443. /*
  1444. * If not MN, go check for MS or invalid.
  1445. */
  1446. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1447. return netxen_nic_pci_mem_write_direct(adapter,
  1448. off, data, size);
  1449. off8 = off & 0xfffffff8;
  1450. off0 = off & 0x7;
  1451. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1452. sz[1] = size - sz[0];
  1453. loop = ((off0 + size - 1) >> 3) + 1;
  1454. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1455. if ((size != 8) || (off0 != 0)) {
  1456. for (i = 0; i < loop; i++) {
  1457. if (adapter->pci_mem_read(adapter,
  1458. off8 + (i << 3), &word[i], 8))
  1459. return -1;
  1460. }
  1461. }
  1462. switch (size) {
  1463. case 1:
  1464. tmpw = *((uint8_t *)data);
  1465. break;
  1466. case 2:
  1467. tmpw = *((uint16_t *)data);
  1468. break;
  1469. case 4:
  1470. tmpw = *((uint32_t *)data);
  1471. break;
  1472. case 8:
  1473. default:
  1474. tmpw = *((uint64_t *)data);
  1475. break;
  1476. }
  1477. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1478. word[0] |= tmpw << (off0 * 8);
  1479. if (loop == 2) {
  1480. word[1] &= ~(~0ULL << (sz[1] * 8));
  1481. word[1] |= tmpw >> (sz[0] * 8);
  1482. }
  1483. write_lock_irqsave(&adapter->adapter_lock, flags);
  1484. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1485. for (i = 0; i < loop; i++) {
  1486. writel((uint32_t)(off8 + (i << 3)),
  1487. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1488. writel(0,
  1489. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1490. writel(word[i] & 0xffffffff,
  1491. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1492. writel((word[i] >> 32) & 0xffffffff,
  1493. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1494. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1495. (mem_crb+MIU_TEST_AGT_CTRL));
  1496. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1497. (mem_crb+MIU_TEST_AGT_CTRL));
  1498. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1499. temp = readl(
  1500. (mem_crb+MIU_TEST_AGT_CTRL));
  1501. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1502. break;
  1503. }
  1504. if (j >= MAX_CTL_CHECK) {
  1505. if (printk_ratelimit())
  1506. dev_err(&adapter->pdev->dev,
  1507. "failed to write through agent\n");
  1508. ret = -1;
  1509. break;
  1510. }
  1511. }
  1512. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1513. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1514. return ret;
  1515. }
  1516. int
  1517. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1518. u64 off, void *data, int size)
  1519. {
  1520. unsigned long flags;
  1521. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1522. uint32_t temp;
  1523. uint64_t off8, val, word[2] = {0, 0};
  1524. void __iomem *mem_crb;
  1525. /*
  1526. * If not MN, go check for MS or invalid.
  1527. */
  1528. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1529. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1530. off8 = off & 0xfffffff8;
  1531. off0[0] = off & 0x7;
  1532. off0[1] = 0;
  1533. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1534. sz[1] = size - sz[0];
  1535. loop = ((off0[0] + size - 1) >> 3) + 1;
  1536. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1537. write_lock_irqsave(&adapter->adapter_lock, flags);
  1538. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1539. for (i = 0; i < loop; i++) {
  1540. writel((uint32_t)(off8 + (i << 3)),
  1541. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1542. writel(0,
  1543. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1544. writel(MIU_TA_CTL_ENABLE,
  1545. (mem_crb+MIU_TEST_AGT_CTRL));
  1546. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1547. (mem_crb+MIU_TEST_AGT_CTRL));
  1548. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1549. temp = readl(
  1550. (mem_crb+MIU_TEST_AGT_CTRL));
  1551. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1552. break;
  1553. }
  1554. if (j >= MAX_CTL_CHECK) {
  1555. if (printk_ratelimit())
  1556. dev_err(&adapter->pdev->dev,
  1557. "failed to read through agent\n");
  1558. break;
  1559. }
  1560. start = off0[i] >> 2;
  1561. end = (off0[i] + sz[i] - 1) >> 2;
  1562. for (k = start; k <= end; k++) {
  1563. word[i] |= ((uint64_t) readl(
  1564. (mem_crb +
  1565. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1566. }
  1567. }
  1568. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1569. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1570. if (j >= MAX_CTL_CHECK)
  1571. return -1;
  1572. if (sz[0] == 8) {
  1573. val = word[0];
  1574. } else {
  1575. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1576. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1577. }
  1578. switch (size) {
  1579. case 1:
  1580. *(uint8_t *)data = val;
  1581. break;
  1582. case 2:
  1583. *(uint16_t *)data = val;
  1584. break;
  1585. case 4:
  1586. *(uint32_t *)data = val;
  1587. break;
  1588. case 8:
  1589. *(uint64_t *)data = val;
  1590. break;
  1591. }
  1592. return 0;
  1593. }
  1594. int
  1595. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1596. u64 off, void *data, int size)
  1597. {
  1598. int i, j, ret = 0, loop, sz[2], off0;
  1599. uint32_t temp;
  1600. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1601. /*
  1602. * If not MN, go check for MS or invalid.
  1603. */
  1604. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1605. mem_crb = NETXEN_CRB_QDR_NET;
  1606. else {
  1607. mem_crb = NETXEN_CRB_DDR_NET;
  1608. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1609. return netxen_nic_pci_mem_write_direct(adapter,
  1610. off, data, size);
  1611. }
  1612. off8 = off & 0xfffffff8;
  1613. off0 = off & 0x7;
  1614. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1615. sz[1] = size - sz[0];
  1616. loop = ((off0 + size - 1) >> 3) + 1;
  1617. if ((size != 8) || (off0 != 0)) {
  1618. for (i = 0; i < loop; i++) {
  1619. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1620. &word[i], 8))
  1621. return -1;
  1622. }
  1623. }
  1624. switch (size) {
  1625. case 1:
  1626. tmpw = *((uint8_t *)data);
  1627. break;
  1628. case 2:
  1629. tmpw = *((uint16_t *)data);
  1630. break;
  1631. case 4:
  1632. tmpw = *((uint32_t *)data);
  1633. break;
  1634. case 8:
  1635. default:
  1636. tmpw = *((uint64_t *)data);
  1637. break;
  1638. }
  1639. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1640. word[0] |= tmpw << (off0 * 8);
  1641. if (loop == 2) {
  1642. word[1] &= ~(~0ULL << (sz[1] * 8));
  1643. word[1] |= tmpw >> (sz[0] * 8);
  1644. }
  1645. /*
  1646. * don't lock here - write_wx gets the lock if each time
  1647. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1648. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1649. */
  1650. for (i = 0; i < loop; i++) {
  1651. temp = off8 + (i << 3);
  1652. adapter->hw_write_wx(adapter,
  1653. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1654. temp = 0;
  1655. adapter->hw_write_wx(adapter,
  1656. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1657. temp = word[i] & 0xffffffff;
  1658. adapter->hw_write_wx(adapter,
  1659. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1660. temp = (word[i] >> 32) & 0xffffffff;
  1661. adapter->hw_write_wx(adapter,
  1662. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1663. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1664. adapter->hw_write_wx(adapter,
  1665. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1666. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1667. adapter->hw_write_wx(adapter,
  1668. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1669. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1670. adapter->hw_read_wx(adapter,
  1671. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1672. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1673. break;
  1674. }
  1675. if (j >= MAX_CTL_CHECK) {
  1676. if (printk_ratelimit())
  1677. dev_err(&adapter->pdev->dev,
  1678. "failed to write through agent\n");
  1679. ret = -1;
  1680. break;
  1681. }
  1682. }
  1683. /*
  1684. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1685. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1686. */
  1687. return ret;
  1688. }
  1689. int
  1690. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1691. u64 off, void *data, int size)
  1692. {
  1693. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1694. uint32_t temp;
  1695. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1696. /*
  1697. * If not MN, go check for MS or invalid.
  1698. */
  1699. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1700. mem_crb = NETXEN_CRB_QDR_NET;
  1701. else {
  1702. mem_crb = NETXEN_CRB_DDR_NET;
  1703. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1704. return netxen_nic_pci_mem_read_direct(adapter,
  1705. off, data, size);
  1706. }
  1707. off8 = off & 0xfffffff8;
  1708. off0[0] = off & 0x7;
  1709. off0[1] = 0;
  1710. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1711. sz[1] = size - sz[0];
  1712. loop = ((off0[0] + size - 1) >> 3) + 1;
  1713. /*
  1714. * don't lock here - write_wx gets the lock if each time
  1715. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1716. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1717. */
  1718. for (i = 0; i < loop; i++) {
  1719. temp = off8 + (i << 3);
  1720. adapter->hw_write_wx(adapter,
  1721. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1722. temp = 0;
  1723. adapter->hw_write_wx(adapter,
  1724. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1725. temp = MIU_TA_CTL_ENABLE;
  1726. adapter->hw_write_wx(adapter,
  1727. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1728. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1729. adapter->hw_write_wx(adapter,
  1730. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1731. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1732. adapter->hw_read_wx(adapter,
  1733. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1734. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1735. break;
  1736. }
  1737. if (j >= MAX_CTL_CHECK) {
  1738. if (printk_ratelimit())
  1739. dev_err(&adapter->pdev->dev,
  1740. "failed to read through agent\n");
  1741. break;
  1742. }
  1743. start = off0[i] >> 2;
  1744. end = (off0[i] + sz[i] - 1) >> 2;
  1745. for (k = start; k <= end; k++) {
  1746. adapter->hw_read_wx(adapter,
  1747. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1748. word[i] |= ((uint64_t)temp << (32 * k));
  1749. }
  1750. }
  1751. /*
  1752. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1753. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1754. */
  1755. if (j >= MAX_CTL_CHECK)
  1756. return -1;
  1757. if (sz[0] == 8) {
  1758. val = word[0];
  1759. } else {
  1760. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1761. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1762. }
  1763. switch (size) {
  1764. case 1:
  1765. *(uint8_t *)data = val;
  1766. break;
  1767. case 2:
  1768. *(uint16_t *)data = val;
  1769. break;
  1770. case 4:
  1771. *(uint32_t *)data = val;
  1772. break;
  1773. case 8:
  1774. *(uint64_t *)data = val;
  1775. break;
  1776. }
  1777. return 0;
  1778. }
  1779. /*
  1780. * Note : only 32-bit writes!
  1781. */
  1782. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1783. u64 off, u32 data)
  1784. {
  1785. adapter->hw_write_wx(adapter, off, &data, 4);
  1786. return 0;
  1787. }
  1788. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1789. {
  1790. u32 temp;
  1791. adapter->hw_read_wx(adapter, off, &temp, 4);
  1792. return temp;
  1793. }
  1794. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1795. u64 off, u32 data)
  1796. {
  1797. adapter->hw_write_wx(adapter, off, &data, 4);
  1798. }
  1799. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1800. {
  1801. u32 temp;
  1802. adapter->hw_read_wx(adapter, off, &temp, 4);
  1803. return temp;
  1804. }
  1805. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1806. {
  1807. int offset, board_type, magic, header_version;
  1808. struct pci_dev *pdev = adapter->pdev;
  1809. offset = NETXEN_BRDCFG_START +
  1810. offsetof(struct netxen_board_info, magic);
  1811. if (netxen_rom_fast_read(adapter, offset, &magic))
  1812. return -EIO;
  1813. offset = NETXEN_BRDCFG_START +
  1814. offsetof(struct netxen_board_info, header_version);
  1815. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1816. return -EIO;
  1817. if (magic != NETXEN_BDINFO_MAGIC ||
  1818. header_version != NETXEN_BDINFO_VERSION) {
  1819. dev_err(&pdev->dev,
  1820. "invalid board config, magic=%08x, version=%08x\n",
  1821. magic, header_version);
  1822. return -EIO;
  1823. }
  1824. offset = NETXEN_BRDCFG_START +
  1825. offsetof(struct netxen_board_info, board_type);
  1826. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1827. return -EIO;
  1828. adapter->ahw.board_type = board_type;
  1829. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1830. u32 gpio = netxen_nic_reg_read(adapter,
  1831. NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1832. if ((gpio & 0x8000) == 0)
  1833. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1834. }
  1835. switch ((netxen_brdtype_t)board_type) {
  1836. case NETXEN_BRDTYPE_P2_SB35_4G:
  1837. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1838. break;
  1839. case NETXEN_BRDTYPE_P2_SB31_10G:
  1840. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1841. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1842. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1843. case NETXEN_BRDTYPE_P3_HMEZ:
  1844. case NETXEN_BRDTYPE_P3_XG_LOM:
  1845. case NETXEN_BRDTYPE_P3_10G_CX4:
  1846. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1847. case NETXEN_BRDTYPE_P3_IMEZ:
  1848. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1849. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1850. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1851. case NETXEN_BRDTYPE_P3_10G_XFP:
  1852. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1853. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1854. break;
  1855. case NETXEN_BRDTYPE_P1_BD:
  1856. case NETXEN_BRDTYPE_P1_SB:
  1857. case NETXEN_BRDTYPE_P1_SMAX:
  1858. case NETXEN_BRDTYPE_P1_SOCK:
  1859. case NETXEN_BRDTYPE_P3_REF_QG:
  1860. case NETXEN_BRDTYPE_P3_4_GB:
  1861. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1862. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1863. break;
  1864. case NETXEN_BRDTYPE_P3_10G_TP:
  1865. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1866. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1867. break;
  1868. default:
  1869. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1870. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1871. break;
  1872. }
  1873. return 0;
  1874. }
  1875. /* NIU access sections */
  1876. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1877. {
  1878. new_mtu += MTU_FUDGE_FACTOR;
  1879. netxen_nic_write_w0(adapter,
  1880. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1881. new_mtu);
  1882. return 0;
  1883. }
  1884. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1885. {
  1886. new_mtu += MTU_FUDGE_FACTOR;
  1887. if (adapter->physical_port == 0)
  1888. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1889. new_mtu);
  1890. else
  1891. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1892. new_mtu);
  1893. return 0;
  1894. }
  1895. void
  1896. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1897. unsigned long off, int data)
  1898. {
  1899. adapter->hw_write_wx(adapter, off, &data, 4);
  1900. }
  1901. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1902. {
  1903. __u32 status;
  1904. __u32 autoneg;
  1905. __u32 port_mode;
  1906. if (!netif_carrier_ok(adapter->netdev)) {
  1907. adapter->link_speed = 0;
  1908. adapter->link_duplex = -1;
  1909. adapter->link_autoneg = AUTONEG_ENABLE;
  1910. return;
  1911. }
  1912. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1913. adapter->hw_read_wx(adapter,
  1914. NETXEN_PORT_MODE_ADDR, &port_mode, 4);
  1915. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1916. adapter->link_speed = SPEED_1000;
  1917. adapter->link_duplex = DUPLEX_FULL;
  1918. adapter->link_autoneg = AUTONEG_DISABLE;
  1919. return;
  1920. }
  1921. if (adapter->phy_read
  1922. && adapter->phy_read(adapter,
  1923. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1924. &status) == 0) {
  1925. if (netxen_get_phy_link(status)) {
  1926. switch (netxen_get_phy_speed(status)) {
  1927. case 0:
  1928. adapter->link_speed = SPEED_10;
  1929. break;
  1930. case 1:
  1931. adapter->link_speed = SPEED_100;
  1932. break;
  1933. case 2:
  1934. adapter->link_speed = SPEED_1000;
  1935. break;
  1936. default:
  1937. adapter->link_speed = 0;
  1938. break;
  1939. }
  1940. switch (netxen_get_phy_duplex(status)) {
  1941. case 0:
  1942. adapter->link_duplex = DUPLEX_HALF;
  1943. break;
  1944. case 1:
  1945. adapter->link_duplex = DUPLEX_FULL;
  1946. break;
  1947. default:
  1948. adapter->link_duplex = -1;
  1949. break;
  1950. }
  1951. if (adapter->phy_read
  1952. && adapter->phy_read(adapter,
  1953. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1954. &autoneg) != 0)
  1955. adapter->link_autoneg = autoneg;
  1956. } else
  1957. goto link_down;
  1958. } else {
  1959. link_down:
  1960. adapter->link_speed = 0;
  1961. adapter->link_duplex = -1;
  1962. }
  1963. }
  1964. }
  1965. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1966. {
  1967. u32 fw_major, fw_minor, fw_build;
  1968. char brd_name[NETXEN_MAX_SHORT_NAME];
  1969. char serial_num[32];
  1970. int i, addr, val;
  1971. int *ptr32;
  1972. struct pci_dev *pdev = adapter->pdev;
  1973. adapter->driver_mismatch = 0;
  1974. ptr32 = (int *)&serial_num;
  1975. addr = NETXEN_USER_START +
  1976. offsetof(struct netxen_new_user_info, serial_num);
  1977. for (i = 0; i < 8; i++) {
  1978. if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
  1979. dev_err(&pdev->dev, "error reading board info\n");
  1980. adapter->driver_mismatch = 1;
  1981. return;
  1982. }
  1983. ptr32[i] = cpu_to_le32(val);
  1984. addr += sizeof(u32);
  1985. }
  1986. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  1987. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  1988. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  1989. adapter->fw_major = fw_major;
  1990. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  1991. if (adapter->portnum == 0) {
  1992. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  1993. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1994. brd_name, serial_num, adapter->ahw.revision_id);
  1995. }
  1996. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  1997. adapter->driver_mismatch = 1;
  1998. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  1999. fw_major, fw_minor, fw_build);
  2000. return;
  2001. }
  2002. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  2003. fw_major, fw_minor, fw_build);
  2004. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  2005. adapter->hw_read_wx(adapter,
  2006. NETXEN_MIU_MN_CONTROL, &i, 4);
  2007. adapter->ahw.cut_through = (i & 0x4) ? 1 : 0;
  2008. dev_info(&pdev->dev, "firmware running in %s mode\n",
  2009. adapter->ahw.cut_through ? "cut-through" : "legacy");
  2010. }
  2011. }
  2012. int
  2013. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  2014. {
  2015. u32 wol_cfg;
  2016. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  2017. return 0;
  2018. wol_cfg = netxen_nic_reg_read(adapter, NETXEN_WOL_CONFIG_NV);
  2019. if (wol_cfg & (1UL << adapter->portnum)) {
  2020. wol_cfg = netxen_nic_reg_read(adapter, NETXEN_WOL_CONFIG);
  2021. if (wol_cfg & (1 << adapter->portnum))
  2022. return 1;
  2023. }
  2024. return 0;
  2025. }