netxen_nic_ctx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic_hw.h"
  31. #include "netxen_nic.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #define NXHAL_VERSION 1
  34. static int
  35. netxen_api_lock(struct netxen_adapter *adapter)
  36. {
  37. u32 done = 0, timeout = 0;
  38. for (;;) {
  39. /* Acquire PCIE HW semaphore5 */
  40. netxen_nic_read_w0(adapter,
  41. NETXEN_PCIE_REG(PCIE_SEM5_LOCK), &done);
  42. if (done == 1)
  43. break;
  44. if (++timeout >= NX_OS_CRB_RETRY_COUNT) {
  45. printk(KERN_ERR "%s: lock timeout.\n", __func__);
  46. return -1;
  47. }
  48. msleep(1);
  49. }
  50. #if 0
  51. netxen_nic_write_w1(adapter,
  52. NETXEN_API_LOCK_ID, NX_OS_API_LOCK_DRIVER);
  53. #endif
  54. return 0;
  55. }
  56. static int
  57. netxen_api_unlock(struct netxen_adapter *adapter)
  58. {
  59. u32 val;
  60. /* Release PCIE HW semaphore5 */
  61. netxen_nic_read_w0(adapter,
  62. NETXEN_PCIE_REG(PCIE_SEM5_UNLOCK), &val);
  63. return 0;
  64. }
  65. static u32
  66. netxen_poll_rsp(struct netxen_adapter *adapter)
  67. {
  68. u32 rsp = NX_CDRP_RSP_OK;
  69. int timeout = 0;
  70. do {
  71. /* give atleast 1ms for firmware to respond */
  72. msleep(1);
  73. if (++timeout > NX_OS_CRB_RETRY_COUNT)
  74. return NX_CDRP_RSP_TIMEOUT;
  75. netxen_nic_read_w1(adapter, NX_CDRP_CRB_OFFSET, &rsp);
  76. } while (!NX_CDRP_IS_RSP(rsp));
  77. return rsp;
  78. }
  79. static u32
  80. netxen_issue_cmd(struct netxen_adapter *adapter,
  81. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  82. {
  83. u32 rsp;
  84. u32 signature = 0;
  85. u32 rcode = NX_RCODE_SUCCESS;
  86. signature = NX_CDRP_SIGNATURE_MAKE(pci_fn, version);
  87. /* Acquire semaphore before accessing CRB */
  88. if (netxen_api_lock(adapter))
  89. return NX_RCODE_TIMEOUT;
  90. netxen_nic_write_w1(adapter, NX_SIGN_CRB_OFFSET, signature);
  91. netxen_nic_write_w1(adapter, NX_ARG1_CRB_OFFSET, arg1);
  92. netxen_nic_write_w1(adapter, NX_ARG2_CRB_OFFSET, arg2);
  93. netxen_nic_write_w1(adapter, NX_ARG3_CRB_OFFSET, arg3);
  94. netxen_nic_write_w1(adapter, NX_CDRP_CRB_OFFSET,
  95. NX_CDRP_FORM_CMD(cmd));
  96. rsp = netxen_poll_rsp(adapter);
  97. if (rsp == NX_CDRP_RSP_TIMEOUT) {
  98. printk(KERN_ERR "%s: card response timeout.\n",
  99. netxen_nic_driver_name);
  100. rcode = NX_RCODE_TIMEOUT;
  101. } else if (rsp == NX_CDRP_RSP_FAIL) {
  102. netxen_nic_read_w1(adapter, NX_ARG1_CRB_OFFSET, &rcode);
  103. printk(KERN_ERR "%s: failed card response code:0x%x\n",
  104. netxen_nic_driver_name, rcode);
  105. }
  106. /* Release semaphore */
  107. netxen_api_unlock(adapter);
  108. return rcode;
  109. }
  110. int
  111. nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu)
  112. {
  113. u32 rcode = NX_RCODE_SUCCESS;
  114. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  115. if (recv_ctx->state == NX_HOST_CTX_STATE_ACTIVE)
  116. rcode = netxen_issue_cmd(adapter,
  117. adapter->ahw.pci_func,
  118. NXHAL_VERSION,
  119. recv_ctx->context_id,
  120. mtu,
  121. 0,
  122. NX_CDRP_CMD_SET_MTU);
  123. if (rcode != NX_RCODE_SUCCESS)
  124. return -EIO;
  125. return 0;
  126. }
  127. static int
  128. nx_fw_cmd_create_rx_ctx(struct netxen_adapter *adapter)
  129. {
  130. void *addr;
  131. nx_hostrq_rx_ctx_t *prq;
  132. nx_cardrsp_rx_ctx_t *prsp;
  133. nx_hostrq_rds_ring_t *prq_rds;
  134. nx_hostrq_sds_ring_t *prq_sds;
  135. nx_cardrsp_rds_ring_t *prsp_rds;
  136. nx_cardrsp_sds_ring_t *prsp_sds;
  137. struct nx_host_rds_ring *rds_ring;
  138. struct nx_host_sds_ring *sds_ring;
  139. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  140. u64 phys_addr;
  141. int i, nrds_rings, nsds_rings;
  142. size_t rq_size, rsp_size;
  143. u32 cap, reg, val;
  144. int err;
  145. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  146. nrds_rings = adapter->max_rds_rings;
  147. nsds_rings = adapter->max_sds_rings;
  148. rq_size =
  149. SIZEOF_HOSTRQ_RX(nx_hostrq_rx_ctx_t, nrds_rings, nsds_rings);
  150. rsp_size =
  151. SIZEOF_CARDRSP_RX(nx_cardrsp_rx_ctx_t, nrds_rings, nsds_rings);
  152. addr = pci_alloc_consistent(adapter->pdev,
  153. rq_size, &hostrq_phys_addr);
  154. if (addr == NULL)
  155. return -ENOMEM;
  156. prq = (nx_hostrq_rx_ctx_t *)addr;
  157. addr = pci_alloc_consistent(adapter->pdev,
  158. rsp_size, &cardrsp_phys_addr);
  159. if (addr == NULL) {
  160. err = -ENOMEM;
  161. goto out_free_rq;
  162. }
  163. prsp = (nx_cardrsp_rx_ctx_t *)addr;
  164. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  165. cap = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN);
  166. cap |= (NX_CAP0_JUMBO_CONTIGUOUS | NX_CAP0_LRO_CONTIGUOUS);
  167. prq->capabilities[0] = cpu_to_le32(cap);
  168. prq->host_int_crb_mode =
  169. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  170. prq->host_rds_crb_mode =
  171. cpu_to_le32(NX_HOST_RDS_CRB_MODE_UNIQUE);
  172. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  173. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  174. prq->rds_ring_offset = cpu_to_le32(0);
  175. val = le32_to_cpu(prq->rds_ring_offset) +
  176. (sizeof(nx_hostrq_rds_ring_t) * nrds_rings);
  177. prq->sds_ring_offset = cpu_to_le32(val);
  178. prq_rds = (nx_hostrq_rds_ring_t *)(prq->data +
  179. le32_to_cpu(prq->rds_ring_offset));
  180. for (i = 0; i < nrds_rings; i++) {
  181. rds_ring = &recv_ctx->rds_rings[i];
  182. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  183. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  184. prq_rds[i].ring_kind = cpu_to_le32(i);
  185. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  186. }
  187. prq_sds = (nx_hostrq_sds_ring_t *)(prq->data +
  188. le32_to_cpu(prq->sds_ring_offset));
  189. for (i = 0; i < nsds_rings; i++) {
  190. sds_ring = &recv_ctx->sds_rings[i];
  191. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  192. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  193. prq_sds[i].msi_index = cpu_to_le16(i);
  194. }
  195. phys_addr = hostrq_phys_addr;
  196. err = netxen_issue_cmd(adapter,
  197. adapter->ahw.pci_func,
  198. NXHAL_VERSION,
  199. (u32)(phys_addr >> 32),
  200. (u32)(phys_addr & 0xffffffff),
  201. rq_size,
  202. NX_CDRP_CMD_CREATE_RX_CTX);
  203. if (err) {
  204. printk(KERN_WARNING
  205. "Failed to create rx ctx in firmware%d\n", err);
  206. goto out_free_rsp;
  207. }
  208. prsp_rds = ((nx_cardrsp_rds_ring_t *)
  209. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  210. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  211. rds_ring = &recv_ctx->rds_rings[i];
  212. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  213. rds_ring->crb_rcv_producer = NETXEN_NIC_REG(reg - 0x200);
  214. }
  215. prsp_sds = ((nx_cardrsp_sds_ring_t *)
  216. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  217. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  218. sds_ring = &recv_ctx->sds_rings[i];
  219. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  220. sds_ring->crb_sts_consumer = NETXEN_NIC_REG(reg - 0x200);
  221. reg = le32_to_cpu(prsp_sds[i].interrupt_crb);
  222. sds_ring->crb_intr_mask = NETXEN_NIC_REG(reg - 0x200);
  223. }
  224. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  225. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  226. recv_ctx->virt_port = prsp->virt_port;
  227. out_free_rsp:
  228. pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
  229. out_free_rq:
  230. pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
  231. return err;
  232. }
  233. static void
  234. nx_fw_cmd_destroy_rx_ctx(struct netxen_adapter *adapter)
  235. {
  236. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  237. if (netxen_issue_cmd(adapter,
  238. adapter->ahw.pci_func,
  239. NXHAL_VERSION,
  240. recv_ctx->context_id,
  241. NX_DESTROY_CTX_RESET,
  242. 0,
  243. NX_CDRP_CMD_DESTROY_RX_CTX)) {
  244. printk(KERN_WARNING
  245. "%s: Failed to destroy rx ctx in firmware\n",
  246. netxen_nic_driver_name);
  247. }
  248. }
  249. static int
  250. nx_fw_cmd_create_tx_ctx(struct netxen_adapter *adapter)
  251. {
  252. nx_hostrq_tx_ctx_t *prq;
  253. nx_hostrq_cds_ring_t *prq_cds;
  254. nx_cardrsp_tx_ctx_t *prsp;
  255. void *rq_addr, *rsp_addr;
  256. size_t rq_size, rsp_size;
  257. u32 temp;
  258. int err = 0;
  259. u64 offset, phys_addr;
  260. dma_addr_t rq_phys_addr, rsp_phys_addr;
  261. rq_size = SIZEOF_HOSTRQ_TX(nx_hostrq_tx_ctx_t);
  262. rq_addr = pci_alloc_consistent(adapter->pdev,
  263. rq_size, &rq_phys_addr);
  264. if (!rq_addr)
  265. return -ENOMEM;
  266. rsp_size = SIZEOF_CARDRSP_TX(nx_cardrsp_tx_ctx_t);
  267. rsp_addr = pci_alloc_consistent(adapter->pdev,
  268. rsp_size, &rsp_phys_addr);
  269. if (!rsp_addr) {
  270. err = -ENOMEM;
  271. goto out_free_rq;
  272. }
  273. memset(rq_addr, 0, rq_size);
  274. prq = (nx_hostrq_tx_ctx_t *)rq_addr;
  275. memset(rsp_addr, 0, rsp_size);
  276. prsp = (nx_cardrsp_tx_ctx_t *)rsp_addr;
  277. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  278. temp = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN | NX_CAP0_LSO);
  279. prq->capabilities[0] = cpu_to_le32(temp);
  280. prq->host_int_crb_mode =
  281. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  282. prq->interrupt_ctl = 0;
  283. prq->msi_index = 0;
  284. prq->dummy_dma_addr = cpu_to_le64(adapter->dummy_dma.phys_addr);
  285. offset = adapter->ctx_desc_phys_addr+sizeof(struct netxen_ring_ctx);
  286. prq->cmd_cons_dma_addr = cpu_to_le64(offset);
  287. prq_cds = &prq->cds_ring;
  288. prq_cds->host_phys_addr =
  289. cpu_to_le64(adapter->ahw.cmd_desc_phys_addr);
  290. prq_cds->ring_size = cpu_to_le32(adapter->num_txd);
  291. phys_addr = rq_phys_addr;
  292. err = netxen_issue_cmd(adapter,
  293. adapter->ahw.pci_func,
  294. NXHAL_VERSION,
  295. (u32)(phys_addr >> 32),
  296. ((u32)phys_addr & 0xffffffff),
  297. rq_size,
  298. NX_CDRP_CMD_CREATE_TX_CTX);
  299. if (err == NX_RCODE_SUCCESS) {
  300. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  301. adapter->crb_addr_cmd_producer =
  302. NETXEN_NIC_REG(temp - 0x200);
  303. #if 0
  304. adapter->tx_state =
  305. le32_to_cpu(prsp->host_ctx_state);
  306. #endif
  307. adapter->tx_context_id =
  308. le16_to_cpu(prsp->context_id);
  309. } else {
  310. printk(KERN_WARNING
  311. "Failed to create tx ctx in firmware%d\n", err);
  312. err = -EIO;
  313. }
  314. pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
  315. out_free_rq:
  316. pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
  317. return err;
  318. }
  319. static void
  320. nx_fw_cmd_destroy_tx_ctx(struct netxen_adapter *adapter)
  321. {
  322. if (netxen_issue_cmd(adapter,
  323. adapter->ahw.pci_func,
  324. NXHAL_VERSION,
  325. adapter->tx_context_id,
  326. NX_DESTROY_CTX_RESET,
  327. 0,
  328. NX_CDRP_CMD_DESTROY_TX_CTX)) {
  329. printk(KERN_WARNING
  330. "%s: Failed to destroy tx ctx in firmware\n",
  331. netxen_nic_driver_name);
  332. }
  333. }
  334. static u64 ctx_addr_sig_regs[][3] = {
  335. {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
  336. {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
  337. {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
  338. {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
  339. };
  340. #define CRB_CTX_ADDR_REG_LO(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][0])
  341. #define CRB_CTX_ADDR_REG_HI(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][2])
  342. #define CRB_CTX_SIGNATURE_REG(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][1])
  343. #define lower32(x) ((u32)((x) & 0xffffffff))
  344. #define upper32(x) ((u32)(((u64)(x) >> 32) & 0xffffffff))
  345. static struct netxen_recv_crb recv_crb_registers[] = {
  346. /* Instance 0 */
  347. {
  348. /* crb_rcv_producer: */
  349. {
  350. NETXEN_NIC_REG(0x100),
  351. /* Jumbo frames */
  352. NETXEN_NIC_REG(0x110),
  353. /* LRO */
  354. NETXEN_NIC_REG(0x120)
  355. },
  356. /* crb_sts_consumer: */
  357. NETXEN_NIC_REG(0x138),
  358. },
  359. /* Instance 1 */
  360. {
  361. /* crb_rcv_producer: */
  362. {
  363. NETXEN_NIC_REG(0x144),
  364. /* Jumbo frames */
  365. NETXEN_NIC_REG(0x154),
  366. /* LRO */
  367. NETXEN_NIC_REG(0x164)
  368. },
  369. /* crb_sts_consumer: */
  370. NETXEN_NIC_REG(0x17c),
  371. },
  372. /* Instance 2 */
  373. {
  374. /* crb_rcv_producer: */
  375. {
  376. NETXEN_NIC_REG(0x1d8),
  377. /* Jumbo frames */
  378. NETXEN_NIC_REG(0x1f8),
  379. /* LRO */
  380. NETXEN_NIC_REG(0x208)
  381. },
  382. /* crb_sts_consumer: */
  383. NETXEN_NIC_REG(0x220),
  384. },
  385. /* Instance 3 */
  386. {
  387. /* crb_rcv_producer: */
  388. {
  389. NETXEN_NIC_REG(0x22c),
  390. /* Jumbo frames */
  391. NETXEN_NIC_REG(0x23c),
  392. /* LRO */
  393. NETXEN_NIC_REG(0x24c)
  394. },
  395. /* crb_sts_consumer: */
  396. NETXEN_NIC_REG(0x264),
  397. },
  398. };
  399. static int
  400. netxen_init_old_ctx(struct netxen_adapter *adapter)
  401. {
  402. struct netxen_recv_context *recv_ctx;
  403. struct nx_host_rds_ring *rds_ring;
  404. struct nx_host_sds_ring *sds_ring;
  405. int ring;
  406. int func_id = adapter->portnum;
  407. adapter->ctx_desc->cmd_ring_addr =
  408. cpu_to_le64(adapter->ahw.cmd_desc_phys_addr);
  409. adapter->ctx_desc->cmd_ring_size =
  410. cpu_to_le32(adapter->num_txd);
  411. recv_ctx = &adapter->recv_ctx;
  412. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  413. rds_ring = &recv_ctx->rds_rings[ring];
  414. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_addr =
  415. cpu_to_le64(rds_ring->phys_addr);
  416. adapter->ctx_desc->rcv_ctx[ring].rcv_ring_size =
  417. cpu_to_le32(rds_ring->num_desc);
  418. }
  419. sds_ring = &recv_ctx->sds_rings[0];
  420. adapter->ctx_desc->sts_ring_addr = cpu_to_le64(sds_ring->phys_addr);
  421. adapter->ctx_desc->sts_ring_size = cpu_to_le32(sds_ring->num_desc);
  422. adapter->pci_write_normalize(adapter, CRB_CTX_ADDR_REG_LO(func_id),
  423. lower32(adapter->ctx_desc_phys_addr));
  424. adapter->pci_write_normalize(adapter, CRB_CTX_ADDR_REG_HI(func_id),
  425. upper32(adapter->ctx_desc_phys_addr));
  426. adapter->pci_write_normalize(adapter, CRB_CTX_SIGNATURE_REG(func_id),
  427. NETXEN_CTX_SIGNATURE | func_id);
  428. return 0;
  429. }
  430. static uint32_t sw_int_mask[4] = {
  431. CRB_SW_INT_MASK_0, CRB_SW_INT_MASK_1,
  432. CRB_SW_INT_MASK_2, CRB_SW_INT_MASK_3
  433. };
  434. int netxen_alloc_hw_resources(struct netxen_adapter *adapter)
  435. {
  436. struct netxen_hardware_context *hw = &adapter->ahw;
  437. u32 state = 0;
  438. void *addr;
  439. int err = 0;
  440. int ring;
  441. struct netxen_recv_context *recv_ctx;
  442. struct nx_host_rds_ring *rds_ring;
  443. struct nx_host_sds_ring *sds_ring;
  444. struct pci_dev *pdev = adapter->pdev;
  445. struct net_device *netdev = adapter->netdev;
  446. err = netxen_receive_peg_ready(adapter);
  447. if (err) {
  448. printk(KERN_ERR "Rcv Peg initialization not complete:%x.\n",
  449. state);
  450. return err;
  451. }
  452. addr = pci_alloc_consistent(pdev,
  453. sizeof(struct netxen_ring_ctx) + sizeof(uint32_t),
  454. &adapter->ctx_desc_phys_addr);
  455. if (addr == NULL) {
  456. dev_err(&pdev->dev, "failed to allocate hw context\n");
  457. return -ENOMEM;
  458. }
  459. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  460. adapter->ctx_desc = (struct netxen_ring_ctx *)addr;
  461. adapter->ctx_desc->ctx_id = cpu_to_le32(adapter->portnum);
  462. adapter->ctx_desc->cmd_consumer_offset =
  463. cpu_to_le64(adapter->ctx_desc_phys_addr +
  464. sizeof(struct netxen_ring_ctx));
  465. adapter->cmd_consumer =
  466. (__le32 *)(((char *)addr) + sizeof(struct netxen_ring_ctx));
  467. /* cmd desc ring */
  468. addr = pci_alloc_consistent(pdev,
  469. TX_DESC_RINGSIZE(adapter),
  470. &hw->cmd_desc_phys_addr);
  471. if (addr == NULL) {
  472. dev_err(&pdev->dev, "%s: failed to allocate tx desc ring\n",
  473. netdev->name);
  474. return -ENOMEM;
  475. }
  476. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  477. recv_ctx = &adapter->recv_ctx;
  478. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  479. rds_ring = &recv_ctx->rds_rings[ring];
  480. addr = pci_alloc_consistent(adapter->pdev,
  481. RCV_DESC_RINGSIZE(rds_ring),
  482. &rds_ring->phys_addr);
  483. if (addr == NULL) {
  484. dev_err(&pdev->dev,
  485. "%s: failed to allocate rds ring [%d]\n",
  486. netdev->name, ring);
  487. err = -ENOMEM;
  488. goto err_out_free;
  489. }
  490. rds_ring->desc_head = (struct rcv_desc *)addr;
  491. if (adapter->fw_major < 4)
  492. rds_ring->crb_rcv_producer =
  493. recv_crb_registers[adapter->portnum].
  494. crb_rcv_producer[ring];
  495. }
  496. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  497. sds_ring = &recv_ctx->sds_rings[ring];
  498. addr = pci_alloc_consistent(adapter->pdev,
  499. STATUS_DESC_RINGSIZE(sds_ring),
  500. &sds_ring->phys_addr);
  501. if (addr == NULL) {
  502. dev_err(&pdev->dev,
  503. "%s: failed to allocate sds ring [%d]\n",
  504. netdev->name, ring);
  505. err = -ENOMEM;
  506. goto err_out_free;
  507. }
  508. sds_ring->desc_head = (struct status_desc *)addr;
  509. }
  510. if (adapter->fw_major >= 4) {
  511. adapter->intr_scheme = INTR_SCHEME_PERPORT;
  512. adapter->msi_mode = MSI_MODE_MULTIFUNC;
  513. err = nx_fw_cmd_create_rx_ctx(adapter);
  514. if (err)
  515. goto err_out_free;
  516. err = nx_fw_cmd_create_tx_ctx(adapter);
  517. if (err)
  518. goto err_out_free;
  519. } else {
  520. sds_ring = &recv_ctx->sds_rings[0];
  521. sds_ring->crb_sts_consumer =
  522. recv_crb_registers[adapter->portnum].crb_sts_consumer;
  523. adapter->intr_scheme = adapter->pci_read_normalize(adapter,
  524. CRB_NIC_CAPABILITIES_FW);
  525. adapter->msi_mode = adapter->pci_read_normalize(adapter,
  526. CRB_NIC_MSI_MODE_FW);
  527. recv_ctx->sds_rings[0].crb_intr_mask =
  528. sw_int_mask[adapter->portnum];
  529. err = netxen_init_old_ctx(adapter);
  530. if (err) {
  531. netxen_free_hw_resources(adapter);
  532. return err;
  533. }
  534. }
  535. return 0;
  536. err_out_free:
  537. netxen_free_hw_resources(adapter);
  538. return err;
  539. }
  540. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  541. {
  542. struct netxen_recv_context *recv_ctx;
  543. struct nx_host_rds_ring *rds_ring;
  544. struct nx_host_sds_ring *sds_ring;
  545. int ring;
  546. if (adapter->fw_major >= 4) {
  547. nx_fw_cmd_destroy_tx_ctx(adapter);
  548. nx_fw_cmd_destroy_rx_ctx(adapter);
  549. }
  550. if (adapter->ctx_desc != NULL) {
  551. pci_free_consistent(adapter->pdev,
  552. sizeof(struct netxen_ring_ctx) +
  553. sizeof(uint32_t),
  554. adapter->ctx_desc,
  555. adapter->ctx_desc_phys_addr);
  556. adapter->ctx_desc = NULL;
  557. }
  558. if (adapter->ahw.cmd_desc_head != NULL) {
  559. pci_free_consistent(adapter->pdev,
  560. sizeof(struct cmd_desc_type0) *
  561. adapter->num_txd,
  562. adapter->ahw.cmd_desc_head,
  563. adapter->ahw.cmd_desc_phys_addr);
  564. adapter->ahw.cmd_desc_head = NULL;
  565. }
  566. recv_ctx = &adapter->recv_ctx;
  567. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  568. rds_ring = &recv_ctx->rds_rings[ring];
  569. if (rds_ring->desc_head != NULL) {
  570. pci_free_consistent(adapter->pdev,
  571. RCV_DESC_RINGSIZE(rds_ring),
  572. rds_ring->desc_head,
  573. rds_ring->phys_addr);
  574. rds_ring->desc_head = NULL;
  575. }
  576. }
  577. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  578. sds_ring = &recv_ctx->sds_rings[ring];
  579. if (sds_ring->desc_head != NULL) {
  580. pci_free_consistent(adapter->pdev,
  581. STATUS_DESC_RINGSIZE(sds_ring),
  582. sds_ring->desc_head,
  583. sds_ring->phys_addr);
  584. sds_ring->desc_head = NULL;
  585. }
  586. }
  587. }