myri_sbus.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184
  1. /* myri_sbus.c: MyriCOM MyriNET SBUS card driver.
  2. *
  3. * Copyright (C) 1996, 1999, 2006, 2008 David S. Miller (davem@davemloft.net)
  4. */
  5. static char version[] =
  6. "myri_sbus.c:v2.0 June 23, 2006 David S. Miller (davem@davemloft.net)\n";
  7. #include <linux/module.h>
  8. #include <linux/errno.h>
  9. #include <linux/kernel.h>
  10. #include <linux/types.h>
  11. #include <linux/fcntl.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/ioport.h>
  14. #include <linux/in.h>
  15. #include <linux/slab.h>
  16. #include <linux/string.h>
  17. #include <linux/delay.h>
  18. #include <linux/init.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/skbuff.h>
  22. #include <linux/bitops.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/firmware.h>
  27. #include <net/dst.h>
  28. #include <net/arp.h>
  29. #include <net/sock.h>
  30. #include <net/ipv6.h>
  31. #include <asm/system.h>
  32. #include <asm/io.h>
  33. #include <asm/dma.h>
  34. #include <asm/byteorder.h>
  35. #include <asm/idprom.h>
  36. #include <asm/openprom.h>
  37. #include <asm/oplib.h>
  38. #include <asm/auxio.h>
  39. #include <asm/pgtable.h>
  40. #include <asm/irq.h>
  41. #include "myri_sbus.h"
  42. /* #define DEBUG_DETECT */
  43. /* #define DEBUG_IRQ */
  44. /* #define DEBUG_TRANSMIT */
  45. /* #define DEBUG_RECEIVE */
  46. /* #define DEBUG_HEADER */
  47. #ifdef DEBUG_DETECT
  48. #define DET(x) printk x
  49. #else
  50. #define DET(x)
  51. #endif
  52. #ifdef DEBUG_IRQ
  53. #define DIRQ(x) printk x
  54. #else
  55. #define DIRQ(x)
  56. #endif
  57. #ifdef DEBUG_TRANSMIT
  58. #define DTX(x) printk x
  59. #else
  60. #define DTX(x)
  61. #endif
  62. #ifdef DEBUG_RECEIVE
  63. #define DRX(x) printk x
  64. #else
  65. #define DRX(x)
  66. #endif
  67. #ifdef DEBUG_HEADER
  68. #define DHDR(x) printk x
  69. #else
  70. #define DHDR(x)
  71. #endif
  72. /* Firmware name */
  73. #define FWNAME "myricom/lanai.bin"
  74. static void myri_reset_off(void __iomem *lp, void __iomem *cregs)
  75. {
  76. /* Clear IRQ mask. */
  77. sbus_writel(0, lp + LANAI_EIMASK);
  78. /* Turn RESET function off. */
  79. sbus_writel(CONTROL_ROFF, cregs + MYRICTRL_CTRL);
  80. }
  81. static void myri_reset_on(void __iomem *cregs)
  82. {
  83. /* Enable RESET function. */
  84. sbus_writel(CONTROL_RON, cregs + MYRICTRL_CTRL);
  85. /* Disable IRQ's. */
  86. sbus_writel(CONTROL_DIRQ, cregs + MYRICTRL_CTRL);
  87. }
  88. static void myri_disable_irq(void __iomem *lp, void __iomem *cregs)
  89. {
  90. sbus_writel(CONTROL_DIRQ, cregs + MYRICTRL_CTRL);
  91. sbus_writel(0, lp + LANAI_EIMASK);
  92. sbus_writel(ISTAT_HOST, lp + LANAI_ISTAT);
  93. }
  94. static void myri_enable_irq(void __iomem *lp, void __iomem *cregs)
  95. {
  96. sbus_writel(CONTROL_EIRQ, cregs + MYRICTRL_CTRL);
  97. sbus_writel(ISTAT_HOST, lp + LANAI_EIMASK);
  98. }
  99. static inline void bang_the_chip(struct myri_eth *mp)
  100. {
  101. struct myri_shmem __iomem *shmem = mp->shmem;
  102. void __iomem *cregs = mp->cregs;
  103. sbus_writel(1, &shmem->send);
  104. sbus_writel(CONTROL_WON, cregs + MYRICTRL_CTRL);
  105. }
  106. static int myri_do_handshake(struct myri_eth *mp)
  107. {
  108. struct myri_shmem __iomem *shmem = mp->shmem;
  109. void __iomem *cregs = mp->cregs;
  110. struct myri_channel __iomem *chan = &shmem->channel;
  111. int tick = 0;
  112. DET(("myri_do_handshake: "));
  113. if (sbus_readl(&chan->state) == STATE_READY) {
  114. DET(("Already STATE_READY, failed.\n"));
  115. return -1; /* We're hosed... */
  116. }
  117. myri_disable_irq(mp->lregs, cregs);
  118. while (tick++ < 25) {
  119. u32 softstate;
  120. /* Wake it up. */
  121. DET(("shakedown, CONTROL_WON, "));
  122. sbus_writel(1, &shmem->shakedown);
  123. sbus_writel(CONTROL_WON, cregs + MYRICTRL_CTRL);
  124. softstate = sbus_readl(&chan->state);
  125. DET(("chanstate[%08x] ", softstate));
  126. if (softstate == STATE_READY) {
  127. DET(("wakeup successful, "));
  128. break;
  129. }
  130. if (softstate != STATE_WFN) {
  131. DET(("not WFN setting that, "));
  132. sbus_writel(STATE_WFN, &chan->state);
  133. }
  134. udelay(20);
  135. }
  136. myri_enable_irq(mp->lregs, cregs);
  137. if (tick > 25) {
  138. DET(("25 ticks we lose, failure.\n"));
  139. return -1;
  140. }
  141. DET(("success\n"));
  142. return 0;
  143. }
  144. static int __devinit myri_load_lanai(struct myri_eth *mp)
  145. {
  146. const struct firmware *fw;
  147. struct net_device *dev = mp->dev;
  148. struct myri_shmem __iomem *shmem = mp->shmem;
  149. void __iomem *rptr;
  150. int i, lanai4_data_size;
  151. myri_disable_irq(mp->lregs, mp->cregs);
  152. myri_reset_on(mp->cregs);
  153. rptr = mp->lanai;
  154. for (i = 0; i < mp->eeprom.ramsz; i++)
  155. sbus_writeb(0, rptr + i);
  156. if (mp->eeprom.cpuvers >= CPUVERS_3_0)
  157. sbus_writel(mp->eeprom.cval, mp->lregs + LANAI_CVAL);
  158. i = request_firmware(&fw, FWNAME, &mp->myri_op->dev);
  159. if (i) {
  160. printk(KERN_ERR "Failed to load image \"%s\" err %d\n",
  161. FWNAME, i);
  162. return i;
  163. }
  164. if (fw->size < 2) {
  165. printk(KERN_ERR "Bogus length %zu in image \"%s\"\n",
  166. fw->size, FWNAME);
  167. release_firmware(fw);
  168. return -EINVAL;
  169. }
  170. lanai4_data_size = fw->data[0] << 8 | fw->data[1];
  171. /* Load executable code. */
  172. for (i = 2; i < fw->size; i++)
  173. sbus_writeb(fw->data[i], rptr++);
  174. /* Load data segment. */
  175. for (i = 0; i < lanai4_data_size; i++)
  176. sbus_writeb(0, rptr++);
  177. /* Set device address. */
  178. sbus_writeb(0, &shmem->addr[0]);
  179. sbus_writeb(0, &shmem->addr[1]);
  180. for (i = 0; i < 6; i++)
  181. sbus_writeb(dev->dev_addr[i],
  182. &shmem->addr[i + 2]);
  183. /* Set SBUS bursts and interrupt mask. */
  184. sbus_writel(((mp->myri_bursts & 0xf8) >> 3), &shmem->burst);
  185. sbus_writel(SHMEM_IMASK_RX, &shmem->imask);
  186. /* Release the LANAI. */
  187. myri_disable_irq(mp->lregs, mp->cregs);
  188. myri_reset_off(mp->lregs, mp->cregs);
  189. myri_disable_irq(mp->lregs, mp->cregs);
  190. /* Wait for the reset to complete. */
  191. for (i = 0; i < 5000; i++) {
  192. if (sbus_readl(&shmem->channel.state) != STATE_READY)
  193. break;
  194. else
  195. udelay(10);
  196. }
  197. if (i == 5000)
  198. printk(KERN_ERR "myricom: Chip would not reset after firmware load.\n");
  199. i = myri_do_handshake(mp);
  200. if (i)
  201. printk(KERN_ERR "myricom: Handshake with LANAI failed.\n");
  202. if (mp->eeprom.cpuvers == CPUVERS_4_0)
  203. sbus_writel(0, mp->lregs + LANAI_VERS);
  204. release_firmware(fw);
  205. return i;
  206. }
  207. static void myri_clean_rings(struct myri_eth *mp)
  208. {
  209. struct sendq __iomem *sq = mp->sq;
  210. struct recvq __iomem *rq = mp->rq;
  211. int i;
  212. sbus_writel(0, &rq->tail);
  213. sbus_writel(0, &rq->head);
  214. for (i = 0; i < (RX_RING_SIZE+1); i++) {
  215. if (mp->rx_skbs[i] != NULL) {
  216. struct myri_rxd __iomem *rxd = &rq->myri_rxd[i];
  217. u32 dma_addr;
  218. dma_addr = sbus_readl(&rxd->myri_scatters[0].addr);
  219. dma_unmap_single(&mp->myri_op->dev, dma_addr,
  220. RX_ALLOC_SIZE, DMA_FROM_DEVICE);
  221. dev_kfree_skb(mp->rx_skbs[i]);
  222. mp->rx_skbs[i] = NULL;
  223. }
  224. }
  225. mp->tx_old = 0;
  226. sbus_writel(0, &sq->tail);
  227. sbus_writel(0, &sq->head);
  228. for (i = 0; i < TX_RING_SIZE; i++) {
  229. if (mp->tx_skbs[i] != NULL) {
  230. struct sk_buff *skb = mp->tx_skbs[i];
  231. struct myri_txd __iomem *txd = &sq->myri_txd[i];
  232. u32 dma_addr;
  233. dma_addr = sbus_readl(&txd->myri_gathers[0].addr);
  234. dma_unmap_single(&mp->myri_op->dev, dma_addr,
  235. (skb->len + 3) & ~3,
  236. DMA_TO_DEVICE);
  237. dev_kfree_skb(mp->tx_skbs[i]);
  238. mp->tx_skbs[i] = NULL;
  239. }
  240. }
  241. }
  242. static void myri_init_rings(struct myri_eth *mp, int from_irq)
  243. {
  244. struct recvq __iomem *rq = mp->rq;
  245. struct myri_rxd __iomem *rxd = &rq->myri_rxd[0];
  246. struct net_device *dev = mp->dev;
  247. gfp_t gfp_flags = GFP_KERNEL;
  248. int i;
  249. if (from_irq || in_interrupt())
  250. gfp_flags = GFP_ATOMIC;
  251. myri_clean_rings(mp);
  252. for (i = 0; i < RX_RING_SIZE; i++) {
  253. struct sk_buff *skb = myri_alloc_skb(RX_ALLOC_SIZE, gfp_flags);
  254. u32 dma_addr;
  255. if (!skb)
  256. continue;
  257. mp->rx_skbs[i] = skb;
  258. skb->dev = dev;
  259. skb_put(skb, RX_ALLOC_SIZE);
  260. dma_addr = dma_map_single(&mp->myri_op->dev,
  261. skb->data, RX_ALLOC_SIZE,
  262. DMA_FROM_DEVICE);
  263. sbus_writel(dma_addr, &rxd[i].myri_scatters[0].addr);
  264. sbus_writel(RX_ALLOC_SIZE, &rxd[i].myri_scatters[0].len);
  265. sbus_writel(i, &rxd[i].ctx);
  266. sbus_writel(1, &rxd[i].num_sg);
  267. }
  268. sbus_writel(0, &rq->head);
  269. sbus_writel(RX_RING_SIZE, &rq->tail);
  270. }
  271. static int myri_init(struct myri_eth *mp, int from_irq)
  272. {
  273. myri_init_rings(mp, from_irq);
  274. return 0;
  275. }
  276. static void myri_is_not_so_happy(struct myri_eth *mp)
  277. {
  278. }
  279. #ifdef DEBUG_HEADER
  280. static void dump_ehdr(struct ethhdr *ehdr)
  281. {
  282. printk("ehdr[h_dst(%pM)"
  283. "h_source(%pM)"
  284. "h_proto(%04x)]\n",
  285. ehdr->h_dest, ehdr->h_source, ehdr->h_proto);
  286. }
  287. static void dump_ehdr_and_myripad(unsigned char *stuff)
  288. {
  289. struct ethhdr *ehdr = (struct ethhdr *) (stuff + 2);
  290. printk("pad[%02x:%02x]", stuff[0], stuff[1]);
  291. dump_ehdr(ehdr);
  292. }
  293. #endif
  294. static void myri_tx(struct myri_eth *mp, struct net_device *dev)
  295. {
  296. struct sendq __iomem *sq= mp->sq;
  297. int entry = mp->tx_old;
  298. int limit = sbus_readl(&sq->head);
  299. DTX(("entry[%d] limit[%d] ", entry, limit));
  300. if (entry == limit)
  301. return;
  302. while (entry != limit) {
  303. struct sk_buff *skb = mp->tx_skbs[entry];
  304. u32 dma_addr;
  305. DTX(("SKB[%d] ", entry));
  306. dma_addr = sbus_readl(&sq->myri_txd[entry].myri_gathers[0].addr);
  307. dma_unmap_single(&mp->myri_op->dev, dma_addr,
  308. skb->len, DMA_TO_DEVICE);
  309. dev_kfree_skb(skb);
  310. mp->tx_skbs[entry] = NULL;
  311. dev->stats.tx_packets++;
  312. entry = NEXT_TX(entry);
  313. }
  314. mp->tx_old = entry;
  315. }
  316. /* Determine the packet's protocol ID. The rule here is that we
  317. * assume 802.3 if the type field is short enough to be a length.
  318. * This is normal practice and works for any 'now in use' protocol.
  319. */
  320. static __be16 myri_type_trans(struct sk_buff *skb, struct net_device *dev)
  321. {
  322. struct ethhdr *eth;
  323. unsigned char *rawp;
  324. skb_set_mac_header(skb, MYRI_PAD_LEN);
  325. skb_pull(skb, dev->hard_header_len);
  326. eth = eth_hdr(skb);
  327. #ifdef DEBUG_HEADER
  328. DHDR(("myri_type_trans: "));
  329. dump_ehdr(eth);
  330. #endif
  331. if (*eth->h_dest & 1) {
  332. if (memcmp(eth->h_dest, dev->broadcast, ETH_ALEN)==0)
  333. skb->pkt_type = PACKET_BROADCAST;
  334. else
  335. skb->pkt_type = PACKET_MULTICAST;
  336. } else if (dev->flags & (IFF_PROMISC|IFF_ALLMULTI)) {
  337. if (memcmp(eth->h_dest, dev->dev_addr, ETH_ALEN))
  338. skb->pkt_type = PACKET_OTHERHOST;
  339. }
  340. if (ntohs(eth->h_proto) >= 1536)
  341. return eth->h_proto;
  342. rawp = skb->data;
  343. /* This is a magic hack to spot IPX packets. Older Novell breaks
  344. * the protocol design and runs IPX over 802.3 without an 802.2 LLC
  345. * layer. We look for FFFF which isn't a used 802.2 SSAP/DSAP. This
  346. * won't work for fault tolerant netware but does for the rest.
  347. */
  348. if (*(unsigned short *)rawp == 0xFFFF)
  349. return htons(ETH_P_802_3);
  350. /* Real 802.2 LLC */
  351. return htons(ETH_P_802_2);
  352. }
  353. static void myri_rx(struct myri_eth *mp, struct net_device *dev)
  354. {
  355. struct recvq __iomem *rq = mp->rq;
  356. struct recvq __iomem *rqa = mp->rqack;
  357. int entry = sbus_readl(&rqa->head);
  358. int limit = sbus_readl(&rqa->tail);
  359. int drops;
  360. DRX(("entry[%d] limit[%d] ", entry, limit));
  361. if (entry == limit)
  362. return;
  363. drops = 0;
  364. DRX(("\n"));
  365. while (entry != limit) {
  366. struct myri_rxd __iomem *rxdack = &rqa->myri_rxd[entry];
  367. u32 csum = sbus_readl(&rxdack->csum);
  368. int len = sbus_readl(&rxdack->myri_scatters[0].len);
  369. int index = sbus_readl(&rxdack->ctx);
  370. struct myri_rxd __iomem *rxd = &rq->myri_rxd[sbus_readl(&rq->tail)];
  371. struct sk_buff *skb = mp->rx_skbs[index];
  372. /* Ack it. */
  373. sbus_writel(NEXT_RX(entry), &rqa->head);
  374. /* Check for errors. */
  375. DRX(("rxd[%d]: %p len[%d] csum[%08x] ", entry, rxd, len, csum));
  376. dma_sync_single_for_cpu(&mp->myri_op->dev,
  377. sbus_readl(&rxd->myri_scatters[0].addr),
  378. RX_ALLOC_SIZE, DMA_FROM_DEVICE);
  379. if (len < (ETH_HLEN + MYRI_PAD_LEN) || (skb->data[0] != MYRI_PAD_LEN)) {
  380. DRX(("ERROR["));
  381. dev->stats.rx_errors++;
  382. if (len < (ETH_HLEN + MYRI_PAD_LEN)) {
  383. DRX(("BAD_LENGTH] "));
  384. dev->stats.rx_length_errors++;
  385. } else {
  386. DRX(("NO_PADDING] "));
  387. dev->stats.rx_frame_errors++;
  388. }
  389. /* Return it to the LANAI. */
  390. drop_it:
  391. drops++;
  392. DRX(("DROP "));
  393. dev->stats.rx_dropped++;
  394. dma_sync_single_for_device(&mp->myri_op->dev,
  395. sbus_readl(&rxd->myri_scatters[0].addr),
  396. RX_ALLOC_SIZE,
  397. DMA_FROM_DEVICE);
  398. sbus_writel(RX_ALLOC_SIZE, &rxd->myri_scatters[0].len);
  399. sbus_writel(index, &rxd->ctx);
  400. sbus_writel(1, &rxd->num_sg);
  401. sbus_writel(NEXT_RX(sbus_readl(&rq->tail)), &rq->tail);
  402. goto next;
  403. }
  404. DRX(("len[%d] ", len));
  405. if (len > RX_COPY_THRESHOLD) {
  406. struct sk_buff *new_skb;
  407. u32 dma_addr;
  408. DRX(("BIGBUFF "));
  409. new_skb = myri_alloc_skb(RX_ALLOC_SIZE, GFP_ATOMIC);
  410. if (new_skb == NULL) {
  411. DRX(("skb_alloc(FAILED) "));
  412. goto drop_it;
  413. }
  414. dma_unmap_single(&mp->myri_op->dev,
  415. sbus_readl(&rxd->myri_scatters[0].addr),
  416. RX_ALLOC_SIZE,
  417. DMA_FROM_DEVICE);
  418. mp->rx_skbs[index] = new_skb;
  419. new_skb->dev = dev;
  420. skb_put(new_skb, RX_ALLOC_SIZE);
  421. dma_addr = dma_map_single(&mp->myri_op->dev,
  422. new_skb->data,
  423. RX_ALLOC_SIZE,
  424. DMA_FROM_DEVICE);
  425. sbus_writel(dma_addr, &rxd->myri_scatters[0].addr);
  426. sbus_writel(RX_ALLOC_SIZE, &rxd->myri_scatters[0].len);
  427. sbus_writel(index, &rxd->ctx);
  428. sbus_writel(1, &rxd->num_sg);
  429. sbus_writel(NEXT_RX(sbus_readl(&rq->tail)), &rq->tail);
  430. /* Trim the original skb for the netif. */
  431. DRX(("trim(%d) ", len));
  432. skb_trim(skb, len);
  433. } else {
  434. struct sk_buff *copy_skb = dev_alloc_skb(len);
  435. DRX(("SMALLBUFF "));
  436. if (copy_skb == NULL) {
  437. DRX(("dev_alloc_skb(FAILED) "));
  438. goto drop_it;
  439. }
  440. /* DMA sync already done above. */
  441. copy_skb->dev = dev;
  442. DRX(("resv_and_put "));
  443. skb_put(copy_skb, len);
  444. skb_copy_from_linear_data(skb, copy_skb->data, len);
  445. /* Reuse original ring buffer. */
  446. DRX(("reuse "));
  447. dma_sync_single_for_device(&mp->myri_op->dev,
  448. sbus_readl(&rxd->myri_scatters[0].addr),
  449. RX_ALLOC_SIZE,
  450. DMA_FROM_DEVICE);
  451. sbus_writel(RX_ALLOC_SIZE, &rxd->myri_scatters[0].len);
  452. sbus_writel(index, &rxd->ctx);
  453. sbus_writel(1, &rxd->num_sg);
  454. sbus_writel(NEXT_RX(sbus_readl(&rq->tail)), &rq->tail);
  455. skb = copy_skb;
  456. }
  457. /* Just like the happy meal we get checksums from this card. */
  458. skb->csum = csum;
  459. skb->ip_summed = CHECKSUM_UNNECESSARY; /* XXX */
  460. skb->protocol = myri_type_trans(skb, dev);
  461. DRX(("prot[%04x] netif_rx ", skb->protocol));
  462. netif_rx(skb);
  463. dev->stats.rx_packets++;
  464. dev->stats.rx_bytes += len;
  465. next:
  466. DRX(("NEXT\n"));
  467. entry = NEXT_RX(entry);
  468. }
  469. }
  470. static irqreturn_t myri_interrupt(int irq, void *dev_id)
  471. {
  472. struct net_device *dev = (struct net_device *) dev_id;
  473. struct myri_eth *mp = netdev_priv(dev);
  474. void __iomem *lregs = mp->lregs;
  475. struct myri_channel __iomem *chan = &mp->shmem->channel;
  476. unsigned long flags;
  477. u32 status;
  478. int handled = 0;
  479. spin_lock_irqsave(&mp->irq_lock, flags);
  480. status = sbus_readl(lregs + LANAI_ISTAT);
  481. DIRQ(("myri_interrupt: status[%08x] ", status));
  482. if (status & ISTAT_HOST) {
  483. u32 softstate;
  484. handled = 1;
  485. DIRQ(("IRQ_DISAB "));
  486. myri_disable_irq(lregs, mp->cregs);
  487. softstate = sbus_readl(&chan->state);
  488. DIRQ(("state[%08x] ", softstate));
  489. if (softstate != STATE_READY) {
  490. DIRQ(("myri_not_so_happy "));
  491. myri_is_not_so_happy(mp);
  492. }
  493. DIRQ(("\nmyri_rx: "));
  494. myri_rx(mp, dev);
  495. DIRQ(("\nistat=ISTAT_HOST "));
  496. sbus_writel(ISTAT_HOST, lregs + LANAI_ISTAT);
  497. DIRQ(("IRQ_ENAB "));
  498. myri_enable_irq(lregs, mp->cregs);
  499. }
  500. DIRQ(("\n"));
  501. spin_unlock_irqrestore(&mp->irq_lock, flags);
  502. return IRQ_RETVAL(handled);
  503. }
  504. static int myri_open(struct net_device *dev)
  505. {
  506. struct myri_eth *mp = netdev_priv(dev);
  507. return myri_init(mp, in_interrupt());
  508. }
  509. static int myri_close(struct net_device *dev)
  510. {
  511. struct myri_eth *mp = netdev_priv(dev);
  512. myri_clean_rings(mp);
  513. return 0;
  514. }
  515. static void myri_tx_timeout(struct net_device *dev)
  516. {
  517. struct myri_eth *mp = netdev_priv(dev);
  518. printk(KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
  519. dev->stats.tx_errors++;
  520. myri_init(mp, 0);
  521. netif_wake_queue(dev);
  522. }
  523. static int myri_start_xmit(struct sk_buff *skb, struct net_device *dev)
  524. {
  525. struct myri_eth *mp = netdev_priv(dev);
  526. struct sendq __iomem *sq = mp->sq;
  527. struct myri_txd __iomem *txd;
  528. unsigned long flags;
  529. unsigned int head, tail;
  530. int len, entry;
  531. u32 dma_addr;
  532. DTX(("myri_start_xmit: "));
  533. myri_tx(mp, dev);
  534. netif_stop_queue(dev);
  535. /* This is just to prevent multiple PIO reads for TX_BUFFS_AVAIL. */
  536. head = sbus_readl(&sq->head);
  537. tail = sbus_readl(&sq->tail);
  538. if (!TX_BUFFS_AVAIL(head, tail)) {
  539. DTX(("no buffs available, returning 1\n"));
  540. return 1;
  541. }
  542. spin_lock_irqsave(&mp->irq_lock, flags);
  543. DHDR(("xmit[skbdata(%p)]\n", skb->data));
  544. #ifdef DEBUG_HEADER
  545. dump_ehdr_and_myripad(((unsigned char *) skb->data));
  546. #endif
  547. /* XXX Maybe this can go as well. */
  548. len = skb->len;
  549. if (len & 3) {
  550. DTX(("len&3 "));
  551. len = (len + 4) & (~3);
  552. }
  553. entry = sbus_readl(&sq->tail);
  554. txd = &sq->myri_txd[entry];
  555. mp->tx_skbs[entry] = skb;
  556. /* Must do this before we sbus map it. */
  557. if (skb->data[MYRI_PAD_LEN] & 0x1) {
  558. sbus_writew(0xffff, &txd->addr[0]);
  559. sbus_writew(0xffff, &txd->addr[1]);
  560. sbus_writew(0xffff, &txd->addr[2]);
  561. sbus_writew(0xffff, &txd->addr[3]);
  562. } else {
  563. sbus_writew(0xffff, &txd->addr[0]);
  564. sbus_writew((skb->data[0] << 8) | skb->data[1], &txd->addr[1]);
  565. sbus_writew((skb->data[2] << 8) | skb->data[3], &txd->addr[2]);
  566. sbus_writew((skb->data[4] << 8) | skb->data[5], &txd->addr[3]);
  567. }
  568. dma_addr = dma_map_single(&mp->myri_op->dev, skb->data,
  569. len, DMA_TO_DEVICE);
  570. sbus_writel(dma_addr, &txd->myri_gathers[0].addr);
  571. sbus_writel(len, &txd->myri_gathers[0].len);
  572. sbus_writel(1, &txd->num_sg);
  573. sbus_writel(KERNEL_CHANNEL, &txd->chan);
  574. sbus_writel(len, &txd->len);
  575. sbus_writel((u32)-1, &txd->csum_off);
  576. sbus_writel(0, &txd->csum_field);
  577. sbus_writel(NEXT_TX(entry), &sq->tail);
  578. DTX(("BangTheChip "));
  579. bang_the_chip(mp);
  580. DTX(("tbusy=0, returning 0\n"));
  581. netif_start_queue(dev);
  582. spin_unlock_irqrestore(&mp->irq_lock, flags);
  583. return 0;
  584. }
  585. /* Create the MyriNet MAC header for an arbitrary protocol layer
  586. *
  587. * saddr=NULL means use device source address
  588. * daddr=NULL means leave destination address (eg unresolved arp)
  589. */
  590. static int myri_header(struct sk_buff *skb, struct net_device *dev,
  591. unsigned short type, const void *daddr,
  592. const void *saddr, unsigned len)
  593. {
  594. struct ethhdr *eth = (struct ethhdr *) skb_push(skb, ETH_HLEN);
  595. unsigned char *pad = (unsigned char *) skb_push(skb, MYRI_PAD_LEN);
  596. #ifdef DEBUG_HEADER
  597. DHDR(("myri_header: pad[%02x,%02x] ", pad[0], pad[1]));
  598. dump_ehdr(eth);
  599. #endif
  600. /* Set the MyriNET padding identifier. */
  601. pad[0] = MYRI_PAD_LEN;
  602. pad[1] = 0xab;
  603. /* Set the protocol type. For a packet of type ETH_P_802_3 we put the length
  604. * in here instead. It is up to the 802.2 layer to carry protocol information.
  605. */
  606. if (type != ETH_P_802_3)
  607. eth->h_proto = htons(type);
  608. else
  609. eth->h_proto = htons(len);
  610. /* Set the source hardware address. */
  611. if (saddr)
  612. memcpy(eth->h_source, saddr, dev->addr_len);
  613. else
  614. memcpy(eth->h_source, dev->dev_addr, dev->addr_len);
  615. /* Anyway, the loopback-device should never use this function... */
  616. if (dev->flags & IFF_LOOPBACK) {
  617. int i;
  618. for (i = 0; i < dev->addr_len; i++)
  619. eth->h_dest[i] = 0;
  620. return(dev->hard_header_len);
  621. }
  622. if (daddr) {
  623. memcpy(eth->h_dest, daddr, dev->addr_len);
  624. return dev->hard_header_len;
  625. }
  626. return -dev->hard_header_len;
  627. }
  628. /* Rebuild the MyriNet MAC header. This is called after an ARP
  629. * (or in future other address resolution) has completed on this
  630. * sk_buff. We now let ARP fill in the other fields.
  631. */
  632. static int myri_rebuild_header(struct sk_buff *skb)
  633. {
  634. unsigned char *pad = (unsigned char *) skb->data;
  635. struct ethhdr *eth = (struct ethhdr *) (pad + MYRI_PAD_LEN);
  636. struct net_device *dev = skb->dev;
  637. #ifdef DEBUG_HEADER
  638. DHDR(("myri_rebuild_header: pad[%02x,%02x] ", pad[0], pad[1]));
  639. dump_ehdr(eth);
  640. #endif
  641. /* Refill MyriNet padding identifiers, this is just being anal. */
  642. pad[0] = MYRI_PAD_LEN;
  643. pad[1] = 0xab;
  644. switch (eth->h_proto)
  645. {
  646. #ifdef CONFIG_INET
  647. case cpu_to_be16(ETH_P_IP):
  648. return arp_find(eth->h_dest, skb);
  649. #endif
  650. default:
  651. printk(KERN_DEBUG
  652. "%s: unable to resolve type %X addresses.\n",
  653. dev->name, (int)eth->h_proto);
  654. memcpy(eth->h_source, dev->dev_addr, dev->addr_len);
  655. return 0;
  656. break;
  657. }
  658. return 0;
  659. }
  660. static int myri_header_cache(const struct neighbour *neigh, struct hh_cache *hh)
  661. {
  662. unsigned short type = hh->hh_type;
  663. unsigned char *pad;
  664. struct ethhdr *eth;
  665. const struct net_device *dev = neigh->dev;
  666. pad = ((unsigned char *) hh->hh_data) +
  667. HH_DATA_OFF(sizeof(*eth) + MYRI_PAD_LEN);
  668. eth = (struct ethhdr *) (pad + MYRI_PAD_LEN);
  669. if (type == htons(ETH_P_802_3))
  670. return -1;
  671. /* Refill MyriNet padding identifiers, this is just being anal. */
  672. pad[0] = MYRI_PAD_LEN;
  673. pad[1] = 0xab;
  674. eth->h_proto = type;
  675. memcpy(eth->h_source, dev->dev_addr, dev->addr_len);
  676. memcpy(eth->h_dest, neigh->ha, dev->addr_len);
  677. hh->hh_len = 16;
  678. return 0;
  679. }
  680. /* Called by Address Resolution module to notify changes in address. */
  681. void myri_header_cache_update(struct hh_cache *hh,
  682. const struct net_device *dev,
  683. const unsigned char * haddr)
  684. {
  685. memcpy(((u8*)hh->hh_data) + HH_DATA_OFF(sizeof(struct ethhdr)),
  686. haddr, dev->addr_len);
  687. }
  688. static int myri_change_mtu(struct net_device *dev, int new_mtu)
  689. {
  690. if ((new_mtu < (ETH_HLEN + MYRI_PAD_LEN)) || (new_mtu > MYRINET_MTU))
  691. return -EINVAL;
  692. dev->mtu = new_mtu;
  693. return 0;
  694. }
  695. static void myri_set_multicast(struct net_device *dev)
  696. {
  697. /* Do nothing, all MyriCOM nodes transmit multicast frames
  698. * as broadcast packets...
  699. */
  700. }
  701. static inline void set_boardid_from_idprom(struct myri_eth *mp, int num)
  702. {
  703. mp->eeprom.id[0] = 0;
  704. mp->eeprom.id[1] = idprom->id_machtype;
  705. mp->eeprom.id[2] = (idprom->id_sernum >> 16) & 0xff;
  706. mp->eeprom.id[3] = (idprom->id_sernum >> 8) & 0xff;
  707. mp->eeprom.id[4] = (idprom->id_sernum >> 0) & 0xff;
  708. mp->eeprom.id[5] = num;
  709. }
  710. static inline void determine_reg_space_size(struct myri_eth *mp)
  711. {
  712. switch(mp->eeprom.cpuvers) {
  713. case CPUVERS_2_3:
  714. case CPUVERS_3_0:
  715. case CPUVERS_3_1:
  716. case CPUVERS_3_2:
  717. mp->reg_size = (3 * 128 * 1024) + 4096;
  718. break;
  719. case CPUVERS_4_0:
  720. case CPUVERS_4_1:
  721. mp->reg_size = ((4096<<1) + mp->eeprom.ramsz);
  722. break;
  723. case CPUVERS_4_2:
  724. case CPUVERS_5_0:
  725. default:
  726. printk("myricom: AIEEE weird cpu version %04x assuming pre4.0\n",
  727. mp->eeprom.cpuvers);
  728. mp->reg_size = (3 * 128 * 1024) + 4096;
  729. };
  730. }
  731. #ifdef DEBUG_DETECT
  732. static void dump_eeprom(struct myri_eth *mp)
  733. {
  734. printk("EEPROM: clockval[%08x] cpuvers[%04x] "
  735. "id[%02x,%02x,%02x,%02x,%02x,%02x]\n",
  736. mp->eeprom.cval, mp->eeprom.cpuvers,
  737. mp->eeprom.id[0], mp->eeprom.id[1], mp->eeprom.id[2],
  738. mp->eeprom.id[3], mp->eeprom.id[4], mp->eeprom.id[5]);
  739. printk("EEPROM: ramsz[%08x]\n", mp->eeprom.ramsz);
  740. printk("EEPROM: fvers[%02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  741. mp->eeprom.fvers[0], mp->eeprom.fvers[1], mp->eeprom.fvers[2],
  742. mp->eeprom.fvers[3], mp->eeprom.fvers[4], mp->eeprom.fvers[5],
  743. mp->eeprom.fvers[6], mp->eeprom.fvers[7]);
  744. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  745. mp->eeprom.fvers[8], mp->eeprom.fvers[9], mp->eeprom.fvers[10],
  746. mp->eeprom.fvers[11], mp->eeprom.fvers[12], mp->eeprom.fvers[13],
  747. mp->eeprom.fvers[14], mp->eeprom.fvers[15]);
  748. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  749. mp->eeprom.fvers[16], mp->eeprom.fvers[17], mp->eeprom.fvers[18],
  750. mp->eeprom.fvers[19], mp->eeprom.fvers[20], mp->eeprom.fvers[21],
  751. mp->eeprom.fvers[22], mp->eeprom.fvers[23]);
  752. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x]\n",
  753. mp->eeprom.fvers[24], mp->eeprom.fvers[25], mp->eeprom.fvers[26],
  754. mp->eeprom.fvers[27], mp->eeprom.fvers[28], mp->eeprom.fvers[29],
  755. mp->eeprom.fvers[30], mp->eeprom.fvers[31]);
  756. printk("EEPROM: mvers[%02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x\n",
  757. mp->eeprom.mvers[0], mp->eeprom.mvers[1], mp->eeprom.mvers[2],
  758. mp->eeprom.mvers[3], mp->eeprom.mvers[4], mp->eeprom.mvers[5],
  759. mp->eeprom.mvers[6], mp->eeprom.mvers[7]);
  760. printk("EEPROM: %02x,%02x,%02x,%02x,%02x,%02x,%02x,%02x]\n",
  761. mp->eeprom.mvers[8], mp->eeprom.mvers[9], mp->eeprom.mvers[10],
  762. mp->eeprom.mvers[11], mp->eeprom.mvers[12], mp->eeprom.mvers[13],
  763. mp->eeprom.mvers[14], mp->eeprom.mvers[15]);
  764. printk("EEPROM: dlval[%04x] brd_type[%04x] bus_type[%04x] prod_code[%04x]\n",
  765. mp->eeprom.dlval, mp->eeprom.brd_type, mp->eeprom.bus_type,
  766. mp->eeprom.prod_code);
  767. printk("EEPROM: serial_num[%08x]\n", mp->eeprom.serial_num);
  768. }
  769. #endif
  770. static const struct header_ops myri_header_ops = {
  771. .create = myri_header,
  772. .rebuild = myri_rebuild_header,
  773. .cache = myri_header_cache,
  774. .cache_update = myri_header_cache_update,
  775. };
  776. static const struct net_device_ops myri_ops = {
  777. .ndo_open = myri_open,
  778. .ndo_stop = myri_close,
  779. .ndo_start_xmit = myri_start_xmit,
  780. .ndo_set_multicast_list = myri_set_multicast,
  781. .ndo_tx_timeout = myri_tx_timeout,
  782. .ndo_change_mtu = myri_change_mtu,
  783. .ndo_set_mac_address = eth_mac_addr,
  784. .ndo_validate_addr = eth_validate_addr,
  785. };
  786. static int __devinit myri_sbus_probe(struct of_device *op, const struct of_device_id *match)
  787. {
  788. struct device_node *dp = op->node;
  789. static unsigned version_printed;
  790. struct net_device *dev;
  791. struct myri_eth *mp;
  792. const void *prop;
  793. static int num;
  794. int i, len;
  795. DET(("myri_ether_init(%p,%d):\n", op, num));
  796. dev = alloc_etherdev(sizeof(struct myri_eth));
  797. if (!dev)
  798. return -ENOMEM;
  799. if (version_printed++ == 0)
  800. printk(version);
  801. SET_NETDEV_DEV(dev, &op->dev);
  802. mp = netdev_priv(dev);
  803. spin_lock_init(&mp->irq_lock);
  804. mp->myri_op = op;
  805. /* Clean out skb arrays. */
  806. for (i = 0; i < (RX_RING_SIZE + 1); i++)
  807. mp->rx_skbs[i] = NULL;
  808. for (i = 0; i < TX_RING_SIZE; i++)
  809. mp->tx_skbs[i] = NULL;
  810. /* First check for EEPROM information. */
  811. prop = of_get_property(dp, "myrinet-eeprom-info", &len);
  812. if (prop)
  813. memcpy(&mp->eeprom, prop, sizeof(struct myri_eeprom));
  814. if (!prop) {
  815. /* No eeprom property, must cook up the values ourselves. */
  816. DET(("No EEPROM: "));
  817. mp->eeprom.bus_type = BUS_TYPE_SBUS;
  818. mp->eeprom.cpuvers =
  819. of_getintprop_default(dp, "cpu_version", 0);
  820. mp->eeprom.cval =
  821. of_getintprop_default(dp, "clock_value", 0);
  822. mp->eeprom.ramsz = of_getintprop_default(dp, "sram_size", 0);
  823. if (!mp->eeprom.cpuvers)
  824. mp->eeprom.cpuvers = CPUVERS_2_3;
  825. if (mp->eeprom.cpuvers < CPUVERS_3_0)
  826. mp->eeprom.cval = 0;
  827. if (!mp->eeprom.ramsz)
  828. mp->eeprom.ramsz = (128 * 1024);
  829. prop = of_get_property(dp, "myrinet-board-id", &len);
  830. if (prop)
  831. memcpy(&mp->eeprom.id[0], prop, 6);
  832. else
  833. set_boardid_from_idprom(mp, num);
  834. prop = of_get_property(dp, "fpga_version", &len);
  835. if (prop)
  836. memcpy(&mp->eeprom.fvers[0], prop, 32);
  837. else
  838. memset(&mp->eeprom.fvers[0], 0, 32);
  839. if (mp->eeprom.cpuvers == CPUVERS_4_1) {
  840. if (mp->eeprom.ramsz == (128 * 1024))
  841. mp->eeprom.ramsz = (256 * 1024);
  842. if ((mp->eeprom.cval == 0x40414041) ||
  843. (mp->eeprom.cval == 0x90449044))
  844. mp->eeprom.cval = 0x50e450e4;
  845. }
  846. }
  847. #ifdef DEBUG_DETECT
  848. dump_eeprom(mp);
  849. #endif
  850. for (i = 0; i < 6; i++)
  851. dev->dev_addr[i] = mp->eeprom.id[i];
  852. determine_reg_space_size(mp);
  853. /* Map in the MyriCOM register/localram set. */
  854. if (mp->eeprom.cpuvers < CPUVERS_4_0) {
  855. /* XXX Makes no sense, if control reg is non-existant this
  856. * XXX driver cannot function at all... maybe pre-4.0 is
  857. * XXX only a valid version for PCI cards? Ask feldy...
  858. */
  859. DET(("Mapping regs for cpuvers < CPUVERS_4_0\n"));
  860. mp->regs = of_ioremap(&op->resource[0], 0,
  861. mp->reg_size, "MyriCOM Regs");
  862. if (!mp->regs) {
  863. printk("MyriCOM: Cannot map MyriCOM registers.\n");
  864. goto err;
  865. }
  866. mp->lanai = mp->regs + (256 * 1024);
  867. mp->lregs = mp->lanai + (0x10000 * 2);
  868. } else {
  869. DET(("Mapping regs for cpuvers >= CPUVERS_4_0\n"));
  870. mp->cregs = of_ioremap(&op->resource[0], 0,
  871. PAGE_SIZE, "MyriCOM Control Regs");
  872. mp->lregs = of_ioremap(&op->resource[0], (256 * 1024),
  873. PAGE_SIZE, "MyriCOM LANAI Regs");
  874. mp->lanai = of_ioremap(&op->resource[0], (512 * 1024),
  875. mp->eeprom.ramsz, "MyriCOM SRAM");
  876. }
  877. DET(("Registers mapped: cregs[%p] lregs[%p] lanai[%p]\n",
  878. mp->cregs, mp->lregs, mp->lanai));
  879. if (mp->eeprom.cpuvers >= CPUVERS_4_0)
  880. mp->shmem_base = 0xf000;
  881. else
  882. mp->shmem_base = 0x8000;
  883. DET(("Shared memory base is %04x, ", mp->shmem_base));
  884. mp->shmem = (struct myri_shmem __iomem *)
  885. (mp->lanai + (mp->shmem_base * 2));
  886. DET(("shmem mapped at %p\n", mp->shmem));
  887. mp->rqack = &mp->shmem->channel.recvqa;
  888. mp->rq = &mp->shmem->channel.recvq;
  889. mp->sq = &mp->shmem->channel.sendq;
  890. /* Reset the board. */
  891. DET(("Resetting LANAI\n"));
  892. myri_reset_off(mp->lregs, mp->cregs);
  893. myri_reset_on(mp->cregs);
  894. /* Turn IRQ's off. */
  895. myri_disable_irq(mp->lregs, mp->cregs);
  896. /* Reset once more. */
  897. myri_reset_on(mp->cregs);
  898. /* Get the supported DVMA burst sizes from our SBUS. */
  899. mp->myri_bursts = of_getintprop_default(dp->parent,
  900. "burst-sizes", 0x00);
  901. if (!sbus_can_burst64())
  902. mp->myri_bursts &= ~(DMA_BURST64);
  903. DET(("MYRI bursts %02x\n", mp->myri_bursts));
  904. /* Encode SBUS interrupt level in second control register. */
  905. i = of_getintprop_default(dp, "interrupts", 0);
  906. if (i == 0)
  907. i = 4;
  908. DET(("prom_getint(interrupts)==%d, irqlvl set to %04x\n",
  909. i, (1 << i)));
  910. sbus_writel((1 << i), mp->cregs + MYRICTRL_IRQLVL);
  911. mp->dev = dev;
  912. dev->watchdog_timeo = 5*HZ;
  913. dev->irq = op->irqs[0];
  914. dev->netdev_ops = &myri_ops;
  915. /* Register interrupt handler now. */
  916. DET(("Requesting MYRIcom IRQ line.\n"));
  917. if (request_irq(dev->irq, &myri_interrupt,
  918. IRQF_SHARED, "MyriCOM Ethernet", (void *) dev)) {
  919. printk("MyriCOM: Cannot register interrupt handler.\n");
  920. goto err;
  921. }
  922. dev->mtu = MYRINET_MTU;
  923. dev->header_ops = &myri_header_ops;
  924. dev->hard_header_len = (ETH_HLEN + MYRI_PAD_LEN);
  925. /* Load code onto the LANai. */
  926. DET(("Loading LANAI firmware\n"));
  927. if (myri_load_lanai(mp)) {
  928. printk(KERN_ERR "MyriCOM: Cannot Load LANAI firmware.\n");
  929. goto err_free_irq;
  930. }
  931. if (register_netdev(dev)) {
  932. printk("MyriCOM: Cannot register device.\n");
  933. goto err_free_irq;
  934. }
  935. dev_set_drvdata(&op->dev, mp);
  936. num++;
  937. printk("%s: MyriCOM MyriNET Ethernet %pM\n",
  938. dev->name, dev->dev_addr);
  939. return 0;
  940. err_free_irq:
  941. free_irq(dev->irq, dev);
  942. err:
  943. /* This will also free the co-allocated private data*/
  944. free_netdev(dev);
  945. return -ENODEV;
  946. }
  947. static int __devexit myri_sbus_remove(struct of_device *op)
  948. {
  949. struct myri_eth *mp = dev_get_drvdata(&op->dev);
  950. struct net_device *net_dev = mp->dev;
  951. unregister_netdev(net_dev);
  952. free_irq(net_dev->irq, net_dev);
  953. if (mp->eeprom.cpuvers < CPUVERS_4_0) {
  954. of_iounmap(&op->resource[0], mp->regs, mp->reg_size);
  955. } else {
  956. of_iounmap(&op->resource[0], mp->cregs, PAGE_SIZE);
  957. of_iounmap(&op->resource[0], mp->lregs, (256 * 1024));
  958. of_iounmap(&op->resource[0], mp->lanai, (512 * 1024));
  959. }
  960. free_netdev(net_dev);
  961. dev_set_drvdata(&op->dev, NULL);
  962. return 0;
  963. }
  964. static const struct of_device_id myri_sbus_match[] = {
  965. {
  966. .name = "MYRICOM,mlanai",
  967. },
  968. {
  969. .name = "myri",
  970. },
  971. {},
  972. };
  973. MODULE_DEVICE_TABLE(of, myri_sbus_match);
  974. static struct of_platform_driver myri_sbus_driver = {
  975. .name = "myri",
  976. .match_table = myri_sbus_match,
  977. .probe = myri_sbus_probe,
  978. .remove = __devexit_p(myri_sbus_remove),
  979. };
  980. static int __init myri_sbus_init(void)
  981. {
  982. return of_register_driver(&myri_sbus_driver, &of_bus_type);
  983. }
  984. static void __exit myri_sbus_exit(void)
  985. {
  986. of_unregister_driver(&myri_sbus_driver);
  987. }
  988. module_init(myri_sbus_init);
  989. module_exit(myri_sbus_exit);
  990. MODULE_LICENSE("GPL");
  991. MODULE_FIRMWARE(FWNAME);