macb.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346
  1. /*
  2. * Atmel MACB Ethernet Controller driver
  3. *
  4. * Copyright (C) 2004-2006 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/slab.h>
  16. #include <linux/init.h>
  17. #include <linux/netdevice.h>
  18. #include <linux/etherdevice.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/phy.h>
  22. #include <mach/board.h>
  23. #include <mach/cpu.h>
  24. #include "macb.h"
  25. #define RX_BUFFER_SIZE 128
  26. #define RX_RING_SIZE 512
  27. #define RX_RING_BYTES (sizeof(struct dma_desc) * RX_RING_SIZE)
  28. /* Make the IP header word-aligned (the ethernet header is 14 bytes) */
  29. #define RX_OFFSET 2
  30. #define TX_RING_SIZE 128
  31. #define DEF_TX_RING_PENDING (TX_RING_SIZE - 1)
  32. #define TX_RING_BYTES (sizeof(struct dma_desc) * TX_RING_SIZE)
  33. #define TX_RING_GAP(bp) \
  34. (TX_RING_SIZE - (bp)->tx_pending)
  35. #define TX_BUFFS_AVAIL(bp) \
  36. (((bp)->tx_tail <= (bp)->tx_head) ? \
  37. (bp)->tx_tail + (bp)->tx_pending - (bp)->tx_head : \
  38. (bp)->tx_tail - (bp)->tx_head - TX_RING_GAP(bp))
  39. #define NEXT_TX(n) (((n) + 1) & (TX_RING_SIZE - 1))
  40. #define NEXT_RX(n) (((n) + 1) & (RX_RING_SIZE - 1))
  41. /* minimum number of free TX descriptors before waking up TX process */
  42. #define MACB_TX_WAKEUP_THRESH (TX_RING_SIZE / 4)
  43. #define MACB_RX_INT_FLAGS (MACB_BIT(RCOMP) | MACB_BIT(RXUBR) \
  44. | MACB_BIT(ISR_ROVR))
  45. static void __macb_set_hwaddr(struct macb *bp)
  46. {
  47. u32 bottom;
  48. u16 top;
  49. bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
  50. macb_writel(bp, SA1B, bottom);
  51. top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
  52. macb_writel(bp, SA1T, top);
  53. }
  54. static void __init macb_get_hwaddr(struct macb *bp)
  55. {
  56. u32 bottom;
  57. u16 top;
  58. u8 addr[6];
  59. bottom = macb_readl(bp, SA1B);
  60. top = macb_readl(bp, SA1T);
  61. addr[0] = bottom & 0xff;
  62. addr[1] = (bottom >> 8) & 0xff;
  63. addr[2] = (bottom >> 16) & 0xff;
  64. addr[3] = (bottom >> 24) & 0xff;
  65. addr[4] = top & 0xff;
  66. addr[5] = (top >> 8) & 0xff;
  67. if (is_valid_ether_addr(addr)) {
  68. memcpy(bp->dev->dev_addr, addr, sizeof(addr));
  69. } else {
  70. dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
  71. random_ether_addr(bp->dev->dev_addr);
  72. }
  73. }
  74. static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  75. {
  76. struct macb *bp = bus->priv;
  77. int value;
  78. macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
  79. | MACB_BF(RW, MACB_MAN_READ)
  80. | MACB_BF(PHYA, mii_id)
  81. | MACB_BF(REGA, regnum)
  82. | MACB_BF(CODE, MACB_MAN_CODE)));
  83. /* wait for end of transfer */
  84. while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
  85. cpu_relax();
  86. value = MACB_BFEXT(DATA, macb_readl(bp, MAN));
  87. return value;
  88. }
  89. static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
  90. u16 value)
  91. {
  92. struct macb *bp = bus->priv;
  93. macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
  94. | MACB_BF(RW, MACB_MAN_WRITE)
  95. | MACB_BF(PHYA, mii_id)
  96. | MACB_BF(REGA, regnum)
  97. | MACB_BF(CODE, MACB_MAN_CODE)
  98. | MACB_BF(DATA, value)));
  99. /* wait for end of transfer */
  100. while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
  101. cpu_relax();
  102. return 0;
  103. }
  104. static int macb_mdio_reset(struct mii_bus *bus)
  105. {
  106. return 0;
  107. }
  108. static void macb_handle_link_change(struct net_device *dev)
  109. {
  110. struct macb *bp = netdev_priv(dev);
  111. struct phy_device *phydev = bp->phy_dev;
  112. unsigned long flags;
  113. int status_change = 0;
  114. spin_lock_irqsave(&bp->lock, flags);
  115. if (phydev->link) {
  116. if ((bp->speed != phydev->speed) ||
  117. (bp->duplex != phydev->duplex)) {
  118. u32 reg;
  119. reg = macb_readl(bp, NCFGR);
  120. reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
  121. if (phydev->duplex)
  122. reg |= MACB_BIT(FD);
  123. if (phydev->speed == SPEED_100)
  124. reg |= MACB_BIT(SPD);
  125. macb_writel(bp, NCFGR, reg);
  126. bp->speed = phydev->speed;
  127. bp->duplex = phydev->duplex;
  128. status_change = 1;
  129. }
  130. }
  131. if (phydev->link != bp->link) {
  132. if (!phydev->link) {
  133. bp->speed = 0;
  134. bp->duplex = -1;
  135. }
  136. bp->link = phydev->link;
  137. status_change = 1;
  138. }
  139. spin_unlock_irqrestore(&bp->lock, flags);
  140. if (status_change) {
  141. if (phydev->link)
  142. printk(KERN_INFO "%s: link up (%d/%s)\n",
  143. dev->name, phydev->speed,
  144. DUPLEX_FULL == phydev->duplex ? "Full":"Half");
  145. else
  146. printk(KERN_INFO "%s: link down\n", dev->name);
  147. }
  148. }
  149. /* based on au1000_eth. c*/
  150. static int macb_mii_probe(struct net_device *dev)
  151. {
  152. struct macb *bp = netdev_priv(dev);
  153. struct phy_device *phydev = NULL;
  154. struct eth_platform_data *pdata;
  155. int phy_addr;
  156. /* find the first phy */
  157. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  158. if (bp->mii_bus->phy_map[phy_addr]) {
  159. phydev = bp->mii_bus->phy_map[phy_addr];
  160. break;
  161. }
  162. }
  163. if (!phydev) {
  164. printk (KERN_ERR "%s: no PHY found\n", dev->name);
  165. return -1;
  166. }
  167. pdata = bp->pdev->dev.platform_data;
  168. /* TODO : add pin_irq */
  169. /* attach the mac to the phy */
  170. if (pdata && pdata->is_rmii) {
  171. phydev = phy_connect(dev, dev_name(&phydev->dev),
  172. &macb_handle_link_change, 0, PHY_INTERFACE_MODE_RMII);
  173. } else {
  174. phydev = phy_connect(dev, dev_name(&phydev->dev),
  175. &macb_handle_link_change, 0, PHY_INTERFACE_MODE_MII);
  176. }
  177. if (IS_ERR(phydev)) {
  178. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  179. return PTR_ERR(phydev);
  180. }
  181. /* mask with MAC supported features */
  182. phydev->supported &= PHY_BASIC_FEATURES;
  183. phydev->advertising = phydev->supported;
  184. bp->link = 0;
  185. bp->speed = 0;
  186. bp->duplex = -1;
  187. bp->phy_dev = phydev;
  188. return 0;
  189. }
  190. static int macb_mii_init(struct macb *bp)
  191. {
  192. struct eth_platform_data *pdata;
  193. int err = -ENXIO, i;
  194. /* Enable managment port */
  195. macb_writel(bp, NCR, MACB_BIT(MPE));
  196. bp->mii_bus = mdiobus_alloc();
  197. if (bp->mii_bus == NULL) {
  198. err = -ENOMEM;
  199. goto err_out;
  200. }
  201. bp->mii_bus->name = "MACB_mii_bus";
  202. bp->mii_bus->read = &macb_mdio_read;
  203. bp->mii_bus->write = &macb_mdio_write;
  204. bp->mii_bus->reset = &macb_mdio_reset;
  205. snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%x", bp->pdev->id);
  206. bp->mii_bus->priv = bp;
  207. bp->mii_bus->parent = &bp->dev->dev;
  208. pdata = bp->pdev->dev.platform_data;
  209. if (pdata)
  210. bp->mii_bus->phy_mask = pdata->phy_mask;
  211. bp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  212. if (!bp->mii_bus->irq) {
  213. err = -ENOMEM;
  214. goto err_out_free_mdiobus;
  215. }
  216. for (i = 0; i < PHY_MAX_ADDR; i++)
  217. bp->mii_bus->irq[i] = PHY_POLL;
  218. platform_set_drvdata(bp->dev, bp->mii_bus);
  219. if (mdiobus_register(bp->mii_bus))
  220. goto err_out_free_mdio_irq;
  221. if (macb_mii_probe(bp->dev) != 0) {
  222. goto err_out_unregister_bus;
  223. }
  224. return 0;
  225. err_out_unregister_bus:
  226. mdiobus_unregister(bp->mii_bus);
  227. err_out_free_mdio_irq:
  228. kfree(bp->mii_bus->irq);
  229. err_out_free_mdiobus:
  230. mdiobus_free(bp->mii_bus);
  231. err_out:
  232. return err;
  233. }
  234. static void macb_update_stats(struct macb *bp)
  235. {
  236. u32 __iomem *reg = bp->regs + MACB_PFR;
  237. u32 *p = &bp->hw_stats.rx_pause_frames;
  238. u32 *end = &bp->hw_stats.tx_pause_frames + 1;
  239. WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);
  240. for(; p < end; p++, reg++)
  241. *p += __raw_readl(reg);
  242. }
  243. static void macb_tx(struct macb *bp)
  244. {
  245. unsigned int tail;
  246. unsigned int head;
  247. u32 status;
  248. status = macb_readl(bp, TSR);
  249. macb_writel(bp, TSR, status);
  250. dev_dbg(&bp->pdev->dev, "macb_tx status = %02lx\n",
  251. (unsigned long)status);
  252. if (status & (MACB_BIT(UND) | MACB_BIT(TSR_RLE))) {
  253. int i;
  254. printk(KERN_ERR "%s: TX %s, resetting buffers\n",
  255. bp->dev->name, status & MACB_BIT(UND) ?
  256. "underrun" : "retry limit exceeded");
  257. /* Transfer ongoing, disable transmitter, to avoid confusion */
  258. if (status & MACB_BIT(TGO))
  259. macb_writel(bp, NCR, macb_readl(bp, NCR) & ~MACB_BIT(TE));
  260. head = bp->tx_head;
  261. /*Mark all the buffer as used to avoid sending a lost buffer*/
  262. for (i = 0; i < TX_RING_SIZE; i++)
  263. bp->tx_ring[i].ctrl = MACB_BIT(TX_USED);
  264. /* free transmit buffer in upper layer*/
  265. for (tail = bp->tx_tail; tail != head; tail = NEXT_TX(tail)) {
  266. struct ring_info *rp = &bp->tx_skb[tail];
  267. struct sk_buff *skb = rp->skb;
  268. BUG_ON(skb == NULL);
  269. rmb();
  270. dma_unmap_single(&bp->pdev->dev, rp->mapping, skb->len,
  271. DMA_TO_DEVICE);
  272. rp->skb = NULL;
  273. dev_kfree_skb_irq(skb);
  274. }
  275. bp->tx_head = bp->tx_tail = 0;
  276. /* Enable the transmitter again */
  277. if (status & MACB_BIT(TGO))
  278. macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TE));
  279. }
  280. if (!(status & MACB_BIT(COMP)))
  281. /*
  282. * This may happen when a buffer becomes complete
  283. * between reading the ISR and scanning the
  284. * descriptors. Nothing to worry about.
  285. */
  286. return;
  287. head = bp->tx_head;
  288. for (tail = bp->tx_tail; tail != head; tail = NEXT_TX(tail)) {
  289. struct ring_info *rp = &bp->tx_skb[tail];
  290. struct sk_buff *skb = rp->skb;
  291. u32 bufstat;
  292. BUG_ON(skb == NULL);
  293. rmb();
  294. bufstat = bp->tx_ring[tail].ctrl;
  295. if (!(bufstat & MACB_BIT(TX_USED)))
  296. break;
  297. dev_dbg(&bp->pdev->dev, "skb %u (data %p) TX complete\n",
  298. tail, skb->data);
  299. dma_unmap_single(&bp->pdev->dev, rp->mapping, skb->len,
  300. DMA_TO_DEVICE);
  301. bp->stats.tx_packets++;
  302. bp->stats.tx_bytes += skb->len;
  303. rp->skb = NULL;
  304. dev_kfree_skb_irq(skb);
  305. }
  306. bp->tx_tail = tail;
  307. if (netif_queue_stopped(bp->dev) &&
  308. TX_BUFFS_AVAIL(bp) > MACB_TX_WAKEUP_THRESH)
  309. netif_wake_queue(bp->dev);
  310. }
  311. static int macb_rx_frame(struct macb *bp, unsigned int first_frag,
  312. unsigned int last_frag)
  313. {
  314. unsigned int len;
  315. unsigned int frag;
  316. unsigned int offset = 0;
  317. struct sk_buff *skb;
  318. len = MACB_BFEXT(RX_FRMLEN, bp->rx_ring[last_frag].ctrl);
  319. dev_dbg(&bp->pdev->dev, "macb_rx_frame frags %u - %u (len %u)\n",
  320. first_frag, last_frag, len);
  321. skb = dev_alloc_skb(len + RX_OFFSET);
  322. if (!skb) {
  323. bp->stats.rx_dropped++;
  324. for (frag = first_frag; ; frag = NEXT_RX(frag)) {
  325. bp->rx_ring[frag].addr &= ~MACB_BIT(RX_USED);
  326. if (frag == last_frag)
  327. break;
  328. }
  329. wmb();
  330. return 1;
  331. }
  332. skb_reserve(skb, RX_OFFSET);
  333. skb->ip_summed = CHECKSUM_NONE;
  334. skb_put(skb, len);
  335. for (frag = first_frag; ; frag = NEXT_RX(frag)) {
  336. unsigned int frag_len = RX_BUFFER_SIZE;
  337. if (offset + frag_len > len) {
  338. BUG_ON(frag != last_frag);
  339. frag_len = len - offset;
  340. }
  341. skb_copy_to_linear_data_offset(skb, offset,
  342. (bp->rx_buffers +
  343. (RX_BUFFER_SIZE * frag)),
  344. frag_len);
  345. offset += RX_BUFFER_SIZE;
  346. bp->rx_ring[frag].addr &= ~MACB_BIT(RX_USED);
  347. wmb();
  348. if (frag == last_frag)
  349. break;
  350. }
  351. skb->protocol = eth_type_trans(skb, bp->dev);
  352. bp->stats.rx_packets++;
  353. bp->stats.rx_bytes += len;
  354. dev_dbg(&bp->pdev->dev, "received skb of length %u, csum: %08x\n",
  355. skb->len, skb->csum);
  356. netif_receive_skb(skb);
  357. return 0;
  358. }
  359. /* Mark DMA descriptors from begin up to and not including end as unused */
  360. static void discard_partial_frame(struct macb *bp, unsigned int begin,
  361. unsigned int end)
  362. {
  363. unsigned int frag;
  364. for (frag = begin; frag != end; frag = NEXT_RX(frag))
  365. bp->rx_ring[frag].addr &= ~MACB_BIT(RX_USED);
  366. wmb();
  367. /*
  368. * When this happens, the hardware stats registers for
  369. * whatever caused this is updated, so we don't have to record
  370. * anything.
  371. */
  372. }
  373. static int macb_rx(struct macb *bp, int budget)
  374. {
  375. int received = 0;
  376. unsigned int tail = bp->rx_tail;
  377. int first_frag = -1;
  378. for (; budget > 0; tail = NEXT_RX(tail)) {
  379. u32 addr, ctrl;
  380. rmb();
  381. addr = bp->rx_ring[tail].addr;
  382. ctrl = bp->rx_ring[tail].ctrl;
  383. if (!(addr & MACB_BIT(RX_USED)))
  384. break;
  385. if (ctrl & MACB_BIT(RX_SOF)) {
  386. if (first_frag != -1)
  387. discard_partial_frame(bp, first_frag, tail);
  388. first_frag = tail;
  389. }
  390. if (ctrl & MACB_BIT(RX_EOF)) {
  391. int dropped;
  392. BUG_ON(first_frag == -1);
  393. dropped = macb_rx_frame(bp, first_frag, tail);
  394. first_frag = -1;
  395. if (!dropped) {
  396. received++;
  397. budget--;
  398. }
  399. }
  400. }
  401. if (first_frag != -1)
  402. bp->rx_tail = first_frag;
  403. else
  404. bp->rx_tail = tail;
  405. return received;
  406. }
  407. static int macb_poll(struct napi_struct *napi, int budget)
  408. {
  409. struct macb *bp = container_of(napi, struct macb, napi);
  410. int work_done;
  411. u32 status;
  412. status = macb_readl(bp, RSR);
  413. macb_writel(bp, RSR, status);
  414. work_done = 0;
  415. dev_dbg(&bp->pdev->dev, "poll: status = %08lx, budget = %d\n",
  416. (unsigned long)status, budget);
  417. work_done = macb_rx(bp, budget);
  418. if (work_done < budget)
  419. napi_complete(napi);
  420. /*
  421. * We've done what we can to clean the buffers. Make sure we
  422. * get notified when new packets arrive.
  423. */
  424. macb_writel(bp, IER, MACB_RX_INT_FLAGS);
  425. /* TODO: Handle errors */
  426. return work_done;
  427. }
  428. static irqreturn_t macb_interrupt(int irq, void *dev_id)
  429. {
  430. struct net_device *dev = dev_id;
  431. struct macb *bp = netdev_priv(dev);
  432. u32 status;
  433. status = macb_readl(bp, ISR);
  434. if (unlikely(!status))
  435. return IRQ_NONE;
  436. spin_lock(&bp->lock);
  437. while (status) {
  438. /* close possible race with dev_close */
  439. if (unlikely(!netif_running(dev))) {
  440. macb_writel(bp, IDR, ~0UL);
  441. break;
  442. }
  443. if (status & MACB_RX_INT_FLAGS) {
  444. if (napi_schedule_prep(&bp->napi)) {
  445. /*
  446. * There's no point taking any more interrupts
  447. * until we have processed the buffers
  448. */
  449. macb_writel(bp, IDR, MACB_RX_INT_FLAGS);
  450. dev_dbg(&bp->pdev->dev,
  451. "scheduling RX softirq\n");
  452. __napi_schedule(&bp->napi);
  453. }
  454. }
  455. if (status & (MACB_BIT(TCOMP) | MACB_BIT(ISR_TUND) |
  456. MACB_BIT(ISR_RLE)))
  457. macb_tx(bp);
  458. /*
  459. * Link change detection isn't possible with RMII, so we'll
  460. * add that if/when we get our hands on a full-blown MII PHY.
  461. */
  462. if (status & MACB_BIT(HRESP)) {
  463. /*
  464. * TODO: Reset the hardware, and maybe move the printk
  465. * to a lower-priority context as well (work queue?)
  466. */
  467. printk(KERN_ERR "%s: DMA bus error: HRESP not OK\n",
  468. dev->name);
  469. }
  470. status = macb_readl(bp, ISR);
  471. }
  472. spin_unlock(&bp->lock);
  473. return IRQ_HANDLED;
  474. }
  475. static int macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
  476. {
  477. struct macb *bp = netdev_priv(dev);
  478. dma_addr_t mapping;
  479. unsigned int len, entry;
  480. u32 ctrl;
  481. #ifdef DEBUG
  482. int i;
  483. dev_dbg(&bp->pdev->dev,
  484. "start_xmit: len %u head %p data %p tail %p end %p\n",
  485. skb->len, skb->head, skb->data,
  486. skb_tail_pointer(skb), skb_end_pointer(skb));
  487. dev_dbg(&bp->pdev->dev,
  488. "data:");
  489. for (i = 0; i < 16; i++)
  490. printk(" %02x", (unsigned int)skb->data[i]);
  491. printk("\n");
  492. #endif
  493. len = skb->len;
  494. spin_lock_irq(&bp->lock);
  495. /* This is a hard error, log it. */
  496. if (TX_BUFFS_AVAIL(bp) < 1) {
  497. netif_stop_queue(dev);
  498. spin_unlock_irq(&bp->lock);
  499. dev_err(&bp->pdev->dev,
  500. "BUG! Tx Ring full when queue awake!\n");
  501. dev_dbg(&bp->pdev->dev, "tx_head = %u, tx_tail = %u\n",
  502. bp->tx_head, bp->tx_tail);
  503. return 1;
  504. }
  505. entry = bp->tx_head;
  506. dev_dbg(&bp->pdev->dev, "Allocated ring entry %u\n", entry);
  507. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  508. len, DMA_TO_DEVICE);
  509. bp->tx_skb[entry].skb = skb;
  510. bp->tx_skb[entry].mapping = mapping;
  511. dev_dbg(&bp->pdev->dev, "Mapped skb data %p to DMA addr %08lx\n",
  512. skb->data, (unsigned long)mapping);
  513. ctrl = MACB_BF(TX_FRMLEN, len);
  514. ctrl |= MACB_BIT(TX_LAST);
  515. if (entry == (TX_RING_SIZE - 1))
  516. ctrl |= MACB_BIT(TX_WRAP);
  517. bp->tx_ring[entry].addr = mapping;
  518. bp->tx_ring[entry].ctrl = ctrl;
  519. wmb();
  520. entry = NEXT_TX(entry);
  521. bp->tx_head = entry;
  522. macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));
  523. if (TX_BUFFS_AVAIL(bp) < 1)
  524. netif_stop_queue(dev);
  525. spin_unlock_irq(&bp->lock);
  526. dev->trans_start = jiffies;
  527. return 0;
  528. }
  529. static void macb_free_consistent(struct macb *bp)
  530. {
  531. if (bp->tx_skb) {
  532. kfree(bp->tx_skb);
  533. bp->tx_skb = NULL;
  534. }
  535. if (bp->rx_ring) {
  536. dma_free_coherent(&bp->pdev->dev, RX_RING_BYTES,
  537. bp->rx_ring, bp->rx_ring_dma);
  538. bp->rx_ring = NULL;
  539. }
  540. if (bp->tx_ring) {
  541. dma_free_coherent(&bp->pdev->dev, TX_RING_BYTES,
  542. bp->tx_ring, bp->tx_ring_dma);
  543. bp->tx_ring = NULL;
  544. }
  545. if (bp->rx_buffers) {
  546. dma_free_coherent(&bp->pdev->dev,
  547. RX_RING_SIZE * RX_BUFFER_SIZE,
  548. bp->rx_buffers, bp->rx_buffers_dma);
  549. bp->rx_buffers = NULL;
  550. }
  551. }
  552. static int macb_alloc_consistent(struct macb *bp)
  553. {
  554. int size;
  555. size = TX_RING_SIZE * sizeof(struct ring_info);
  556. bp->tx_skb = kmalloc(size, GFP_KERNEL);
  557. if (!bp->tx_skb)
  558. goto out_err;
  559. size = RX_RING_BYTES;
  560. bp->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
  561. &bp->rx_ring_dma, GFP_KERNEL);
  562. if (!bp->rx_ring)
  563. goto out_err;
  564. dev_dbg(&bp->pdev->dev,
  565. "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
  566. size, (unsigned long)bp->rx_ring_dma, bp->rx_ring);
  567. size = TX_RING_BYTES;
  568. bp->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
  569. &bp->tx_ring_dma, GFP_KERNEL);
  570. if (!bp->tx_ring)
  571. goto out_err;
  572. dev_dbg(&bp->pdev->dev,
  573. "Allocated TX ring of %d bytes at %08lx (mapped %p)\n",
  574. size, (unsigned long)bp->tx_ring_dma, bp->tx_ring);
  575. size = RX_RING_SIZE * RX_BUFFER_SIZE;
  576. bp->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
  577. &bp->rx_buffers_dma, GFP_KERNEL);
  578. if (!bp->rx_buffers)
  579. goto out_err;
  580. dev_dbg(&bp->pdev->dev,
  581. "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
  582. size, (unsigned long)bp->rx_buffers_dma, bp->rx_buffers);
  583. return 0;
  584. out_err:
  585. macb_free_consistent(bp);
  586. return -ENOMEM;
  587. }
  588. static void macb_init_rings(struct macb *bp)
  589. {
  590. int i;
  591. dma_addr_t addr;
  592. addr = bp->rx_buffers_dma;
  593. for (i = 0; i < RX_RING_SIZE; i++) {
  594. bp->rx_ring[i].addr = addr;
  595. bp->rx_ring[i].ctrl = 0;
  596. addr += RX_BUFFER_SIZE;
  597. }
  598. bp->rx_ring[RX_RING_SIZE - 1].addr |= MACB_BIT(RX_WRAP);
  599. for (i = 0; i < TX_RING_SIZE; i++) {
  600. bp->tx_ring[i].addr = 0;
  601. bp->tx_ring[i].ctrl = MACB_BIT(TX_USED);
  602. }
  603. bp->tx_ring[TX_RING_SIZE - 1].ctrl |= MACB_BIT(TX_WRAP);
  604. bp->rx_tail = bp->tx_head = bp->tx_tail = 0;
  605. }
  606. static void macb_reset_hw(struct macb *bp)
  607. {
  608. /* Make sure we have the write buffer for ourselves */
  609. wmb();
  610. /*
  611. * Disable RX and TX (XXX: Should we halt the transmission
  612. * more gracefully?)
  613. */
  614. macb_writel(bp, NCR, 0);
  615. /* Clear the stats registers (XXX: Update stats first?) */
  616. macb_writel(bp, NCR, MACB_BIT(CLRSTAT));
  617. /* Clear all status flags */
  618. macb_writel(bp, TSR, ~0UL);
  619. macb_writel(bp, RSR, ~0UL);
  620. /* Disable all interrupts */
  621. macb_writel(bp, IDR, ~0UL);
  622. macb_readl(bp, ISR);
  623. }
  624. static void macb_init_hw(struct macb *bp)
  625. {
  626. u32 config;
  627. macb_reset_hw(bp);
  628. __macb_set_hwaddr(bp);
  629. config = macb_readl(bp, NCFGR) & MACB_BF(CLK, -1L);
  630. config |= MACB_BIT(PAE); /* PAuse Enable */
  631. config |= MACB_BIT(DRFCS); /* Discard Rx FCS */
  632. if (bp->dev->flags & IFF_PROMISC)
  633. config |= MACB_BIT(CAF); /* Copy All Frames */
  634. if (!(bp->dev->flags & IFF_BROADCAST))
  635. config |= MACB_BIT(NBC); /* No BroadCast */
  636. macb_writel(bp, NCFGR, config);
  637. /* Initialize TX and RX buffers */
  638. macb_writel(bp, RBQP, bp->rx_ring_dma);
  639. macb_writel(bp, TBQP, bp->tx_ring_dma);
  640. /* Enable TX and RX */
  641. macb_writel(bp, NCR, MACB_BIT(RE) | MACB_BIT(TE) | MACB_BIT(MPE));
  642. /* Enable interrupts */
  643. macb_writel(bp, IER, (MACB_BIT(RCOMP)
  644. | MACB_BIT(RXUBR)
  645. | MACB_BIT(ISR_TUND)
  646. | MACB_BIT(ISR_RLE)
  647. | MACB_BIT(TXERR)
  648. | MACB_BIT(TCOMP)
  649. | MACB_BIT(ISR_ROVR)
  650. | MACB_BIT(HRESP)));
  651. }
  652. /*
  653. * The hash address register is 64 bits long and takes up two
  654. * locations in the memory map. The least significant bits are stored
  655. * in EMAC_HSL and the most significant bits in EMAC_HSH.
  656. *
  657. * The unicast hash enable and the multicast hash enable bits in the
  658. * network configuration register enable the reception of hash matched
  659. * frames. The destination address is reduced to a 6 bit index into
  660. * the 64 bit hash register using the following hash function. The
  661. * hash function is an exclusive or of every sixth bit of the
  662. * destination address.
  663. *
  664. * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
  665. * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
  666. * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
  667. * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
  668. * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
  669. * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
  670. *
  671. * da[0] represents the least significant bit of the first byte
  672. * received, that is, the multicast/unicast indicator, and da[47]
  673. * represents the most significant bit of the last byte received. If
  674. * the hash index, hi[n], points to a bit that is set in the hash
  675. * register then the frame will be matched according to whether the
  676. * frame is multicast or unicast. A multicast match will be signalled
  677. * if the multicast hash enable bit is set, da[0] is 1 and the hash
  678. * index points to a bit set in the hash register. A unicast match
  679. * will be signalled if the unicast hash enable bit is set, da[0] is 0
  680. * and the hash index points to a bit set in the hash register. To
  681. * receive all multicast frames, the hash register should be set with
  682. * all ones and the multicast hash enable bit should be set in the
  683. * network configuration register.
  684. */
  685. static inline int hash_bit_value(int bitnr, __u8 *addr)
  686. {
  687. if (addr[bitnr / 8] & (1 << (bitnr % 8)))
  688. return 1;
  689. return 0;
  690. }
  691. /*
  692. * Return the hash index value for the specified address.
  693. */
  694. static int hash_get_index(__u8 *addr)
  695. {
  696. int i, j, bitval;
  697. int hash_index = 0;
  698. for (j = 0; j < 6; j++) {
  699. for (i = 0, bitval = 0; i < 8; i++)
  700. bitval ^= hash_bit_value(i*6 + j, addr);
  701. hash_index |= (bitval << j);
  702. }
  703. return hash_index;
  704. }
  705. /*
  706. * Add multicast addresses to the internal multicast-hash table.
  707. */
  708. static void macb_sethashtable(struct net_device *dev)
  709. {
  710. struct dev_mc_list *curr;
  711. unsigned long mc_filter[2];
  712. unsigned int i, bitnr;
  713. struct macb *bp = netdev_priv(dev);
  714. mc_filter[0] = mc_filter[1] = 0;
  715. curr = dev->mc_list;
  716. for (i = 0; i < dev->mc_count; i++, curr = curr->next) {
  717. if (!curr) break; /* unexpected end of list */
  718. bitnr = hash_get_index(curr->dmi_addr);
  719. mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
  720. }
  721. macb_writel(bp, HRB, mc_filter[0]);
  722. macb_writel(bp, HRT, mc_filter[1]);
  723. }
  724. /*
  725. * Enable/Disable promiscuous and multicast modes.
  726. */
  727. static void macb_set_rx_mode(struct net_device *dev)
  728. {
  729. unsigned long cfg;
  730. struct macb *bp = netdev_priv(dev);
  731. cfg = macb_readl(bp, NCFGR);
  732. if (dev->flags & IFF_PROMISC)
  733. /* Enable promiscuous mode */
  734. cfg |= MACB_BIT(CAF);
  735. else if (dev->flags & (~IFF_PROMISC))
  736. /* Disable promiscuous mode */
  737. cfg &= ~MACB_BIT(CAF);
  738. if (dev->flags & IFF_ALLMULTI) {
  739. /* Enable all multicast mode */
  740. macb_writel(bp, HRB, -1);
  741. macb_writel(bp, HRT, -1);
  742. cfg |= MACB_BIT(NCFGR_MTI);
  743. } else if (dev->mc_count > 0) {
  744. /* Enable specific multicasts */
  745. macb_sethashtable(dev);
  746. cfg |= MACB_BIT(NCFGR_MTI);
  747. } else if (dev->flags & (~IFF_ALLMULTI)) {
  748. /* Disable all multicast mode */
  749. macb_writel(bp, HRB, 0);
  750. macb_writel(bp, HRT, 0);
  751. cfg &= ~MACB_BIT(NCFGR_MTI);
  752. }
  753. macb_writel(bp, NCFGR, cfg);
  754. }
  755. static int macb_open(struct net_device *dev)
  756. {
  757. struct macb *bp = netdev_priv(dev);
  758. int err;
  759. dev_dbg(&bp->pdev->dev, "open\n");
  760. /* if the phy is not yet register, retry later*/
  761. if (!bp->phy_dev)
  762. return -EAGAIN;
  763. if (!is_valid_ether_addr(dev->dev_addr))
  764. return -EADDRNOTAVAIL;
  765. err = macb_alloc_consistent(bp);
  766. if (err) {
  767. printk(KERN_ERR
  768. "%s: Unable to allocate DMA memory (error %d)\n",
  769. dev->name, err);
  770. return err;
  771. }
  772. napi_enable(&bp->napi);
  773. macb_init_rings(bp);
  774. macb_init_hw(bp);
  775. /* schedule a link state check */
  776. phy_start(bp->phy_dev);
  777. netif_start_queue(dev);
  778. return 0;
  779. }
  780. static int macb_close(struct net_device *dev)
  781. {
  782. struct macb *bp = netdev_priv(dev);
  783. unsigned long flags;
  784. netif_stop_queue(dev);
  785. napi_disable(&bp->napi);
  786. if (bp->phy_dev)
  787. phy_stop(bp->phy_dev);
  788. spin_lock_irqsave(&bp->lock, flags);
  789. macb_reset_hw(bp);
  790. netif_carrier_off(dev);
  791. spin_unlock_irqrestore(&bp->lock, flags);
  792. macb_free_consistent(bp);
  793. return 0;
  794. }
  795. static struct net_device_stats *macb_get_stats(struct net_device *dev)
  796. {
  797. struct macb *bp = netdev_priv(dev);
  798. struct net_device_stats *nstat = &bp->stats;
  799. struct macb_stats *hwstat = &bp->hw_stats;
  800. /* read stats from hardware */
  801. macb_update_stats(bp);
  802. /* Convert HW stats into netdevice stats */
  803. nstat->rx_errors = (hwstat->rx_fcs_errors +
  804. hwstat->rx_align_errors +
  805. hwstat->rx_resource_errors +
  806. hwstat->rx_overruns +
  807. hwstat->rx_oversize_pkts +
  808. hwstat->rx_jabbers +
  809. hwstat->rx_undersize_pkts +
  810. hwstat->sqe_test_errors +
  811. hwstat->rx_length_mismatch);
  812. nstat->tx_errors = (hwstat->tx_late_cols +
  813. hwstat->tx_excessive_cols +
  814. hwstat->tx_underruns +
  815. hwstat->tx_carrier_errors);
  816. nstat->collisions = (hwstat->tx_single_cols +
  817. hwstat->tx_multiple_cols +
  818. hwstat->tx_excessive_cols);
  819. nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
  820. hwstat->rx_jabbers +
  821. hwstat->rx_undersize_pkts +
  822. hwstat->rx_length_mismatch);
  823. nstat->rx_over_errors = hwstat->rx_resource_errors;
  824. nstat->rx_crc_errors = hwstat->rx_fcs_errors;
  825. nstat->rx_frame_errors = hwstat->rx_align_errors;
  826. nstat->rx_fifo_errors = hwstat->rx_overruns;
  827. /* XXX: What does "missed" mean? */
  828. nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
  829. nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
  830. nstat->tx_fifo_errors = hwstat->tx_underruns;
  831. /* Don't know about heartbeat or window errors... */
  832. return nstat;
  833. }
  834. static int macb_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  835. {
  836. struct macb *bp = netdev_priv(dev);
  837. struct phy_device *phydev = bp->phy_dev;
  838. if (!phydev)
  839. return -ENODEV;
  840. return phy_ethtool_gset(phydev, cmd);
  841. }
  842. static int macb_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  843. {
  844. struct macb *bp = netdev_priv(dev);
  845. struct phy_device *phydev = bp->phy_dev;
  846. if (!phydev)
  847. return -ENODEV;
  848. return phy_ethtool_sset(phydev, cmd);
  849. }
  850. static void macb_get_drvinfo(struct net_device *dev,
  851. struct ethtool_drvinfo *info)
  852. {
  853. struct macb *bp = netdev_priv(dev);
  854. strcpy(info->driver, bp->pdev->dev.driver->name);
  855. strcpy(info->version, "$Revision: 1.14 $");
  856. strcpy(info->bus_info, dev_name(&bp->pdev->dev));
  857. }
  858. static struct ethtool_ops macb_ethtool_ops = {
  859. .get_settings = macb_get_settings,
  860. .set_settings = macb_set_settings,
  861. .get_drvinfo = macb_get_drvinfo,
  862. .get_link = ethtool_op_get_link,
  863. };
  864. static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  865. {
  866. struct macb *bp = netdev_priv(dev);
  867. struct phy_device *phydev = bp->phy_dev;
  868. if (!netif_running(dev))
  869. return -EINVAL;
  870. if (!phydev)
  871. return -ENODEV;
  872. return phy_mii_ioctl(phydev, if_mii(rq), cmd);
  873. }
  874. static const struct net_device_ops macb_netdev_ops = {
  875. .ndo_open = macb_open,
  876. .ndo_stop = macb_close,
  877. .ndo_start_xmit = macb_start_xmit,
  878. .ndo_set_multicast_list = macb_set_rx_mode,
  879. .ndo_get_stats = macb_get_stats,
  880. .ndo_do_ioctl = macb_ioctl,
  881. .ndo_validate_addr = eth_validate_addr,
  882. .ndo_change_mtu = eth_change_mtu,
  883. .ndo_set_mac_address = eth_mac_addr,
  884. };
  885. static int __init macb_probe(struct platform_device *pdev)
  886. {
  887. struct eth_platform_data *pdata;
  888. struct resource *regs;
  889. struct net_device *dev;
  890. struct macb *bp;
  891. struct phy_device *phydev;
  892. unsigned long pclk_hz;
  893. u32 config;
  894. int err = -ENXIO;
  895. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  896. if (!regs) {
  897. dev_err(&pdev->dev, "no mmio resource defined\n");
  898. goto err_out;
  899. }
  900. err = -ENOMEM;
  901. dev = alloc_etherdev(sizeof(*bp));
  902. if (!dev) {
  903. dev_err(&pdev->dev, "etherdev alloc failed, aborting.\n");
  904. goto err_out;
  905. }
  906. SET_NETDEV_DEV(dev, &pdev->dev);
  907. /* TODO: Actually, we have some interesting features... */
  908. dev->features |= 0;
  909. bp = netdev_priv(dev);
  910. bp->pdev = pdev;
  911. bp->dev = dev;
  912. spin_lock_init(&bp->lock);
  913. #if defined(CONFIG_ARCH_AT91)
  914. bp->pclk = clk_get(&pdev->dev, "macb_clk");
  915. if (IS_ERR(bp->pclk)) {
  916. dev_err(&pdev->dev, "failed to get macb_clk\n");
  917. goto err_out_free_dev;
  918. }
  919. clk_enable(bp->pclk);
  920. #else
  921. bp->pclk = clk_get(&pdev->dev, "pclk");
  922. if (IS_ERR(bp->pclk)) {
  923. dev_err(&pdev->dev, "failed to get pclk\n");
  924. goto err_out_free_dev;
  925. }
  926. bp->hclk = clk_get(&pdev->dev, "hclk");
  927. if (IS_ERR(bp->hclk)) {
  928. dev_err(&pdev->dev, "failed to get hclk\n");
  929. goto err_out_put_pclk;
  930. }
  931. clk_enable(bp->pclk);
  932. clk_enable(bp->hclk);
  933. #endif
  934. bp->regs = ioremap(regs->start, regs->end - regs->start + 1);
  935. if (!bp->regs) {
  936. dev_err(&pdev->dev, "failed to map registers, aborting.\n");
  937. err = -ENOMEM;
  938. goto err_out_disable_clocks;
  939. }
  940. dev->irq = platform_get_irq(pdev, 0);
  941. err = request_irq(dev->irq, macb_interrupt, IRQF_SAMPLE_RANDOM,
  942. dev->name, dev);
  943. if (err) {
  944. printk(KERN_ERR
  945. "%s: Unable to request IRQ %d (error %d)\n",
  946. dev->name, dev->irq, err);
  947. goto err_out_iounmap;
  948. }
  949. dev->netdev_ops = &macb_netdev_ops;
  950. netif_napi_add(dev, &bp->napi, macb_poll, 64);
  951. dev->ethtool_ops = &macb_ethtool_ops;
  952. dev->base_addr = regs->start;
  953. /* Set MII management clock divider */
  954. pclk_hz = clk_get_rate(bp->pclk);
  955. if (pclk_hz <= 20000000)
  956. config = MACB_BF(CLK, MACB_CLK_DIV8);
  957. else if (pclk_hz <= 40000000)
  958. config = MACB_BF(CLK, MACB_CLK_DIV16);
  959. else if (pclk_hz <= 80000000)
  960. config = MACB_BF(CLK, MACB_CLK_DIV32);
  961. else
  962. config = MACB_BF(CLK, MACB_CLK_DIV64);
  963. macb_writel(bp, NCFGR, config);
  964. macb_get_hwaddr(bp);
  965. pdata = pdev->dev.platform_data;
  966. if (pdata && pdata->is_rmii)
  967. #if defined(CONFIG_ARCH_AT91)
  968. macb_writel(bp, USRIO, (MACB_BIT(RMII) | MACB_BIT(CLKEN)) );
  969. #else
  970. macb_writel(bp, USRIO, 0);
  971. #endif
  972. else
  973. #if defined(CONFIG_ARCH_AT91)
  974. macb_writel(bp, USRIO, MACB_BIT(CLKEN));
  975. #else
  976. macb_writel(bp, USRIO, MACB_BIT(MII));
  977. #endif
  978. bp->tx_pending = DEF_TX_RING_PENDING;
  979. err = register_netdev(dev);
  980. if (err) {
  981. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  982. goto err_out_free_irq;
  983. }
  984. if (macb_mii_init(bp) != 0) {
  985. goto err_out_unregister_netdev;
  986. }
  987. platform_set_drvdata(pdev, dev);
  988. printk(KERN_INFO "%s: Atmel MACB at 0x%08lx irq %d (%pM)\n",
  989. dev->name, dev->base_addr, dev->irq, dev->dev_addr);
  990. phydev = bp->phy_dev;
  991. printk(KERN_INFO "%s: attached PHY driver [%s] "
  992. "(mii_bus:phy_addr=%s, irq=%d)\n", dev->name,
  993. phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  994. return 0;
  995. err_out_unregister_netdev:
  996. unregister_netdev(dev);
  997. err_out_free_irq:
  998. free_irq(dev->irq, dev);
  999. err_out_iounmap:
  1000. iounmap(bp->regs);
  1001. err_out_disable_clocks:
  1002. #ifndef CONFIG_ARCH_AT91
  1003. clk_disable(bp->hclk);
  1004. clk_put(bp->hclk);
  1005. #endif
  1006. clk_disable(bp->pclk);
  1007. #ifndef CONFIG_ARCH_AT91
  1008. err_out_put_pclk:
  1009. #endif
  1010. clk_put(bp->pclk);
  1011. err_out_free_dev:
  1012. free_netdev(dev);
  1013. err_out:
  1014. platform_set_drvdata(pdev, NULL);
  1015. return err;
  1016. }
  1017. static int __exit macb_remove(struct platform_device *pdev)
  1018. {
  1019. struct net_device *dev;
  1020. struct macb *bp;
  1021. dev = platform_get_drvdata(pdev);
  1022. if (dev) {
  1023. bp = netdev_priv(dev);
  1024. if (bp->phy_dev)
  1025. phy_disconnect(bp->phy_dev);
  1026. mdiobus_unregister(bp->mii_bus);
  1027. kfree(bp->mii_bus->irq);
  1028. mdiobus_free(bp->mii_bus);
  1029. unregister_netdev(dev);
  1030. free_irq(dev->irq, dev);
  1031. iounmap(bp->regs);
  1032. #ifndef CONFIG_ARCH_AT91
  1033. clk_disable(bp->hclk);
  1034. clk_put(bp->hclk);
  1035. #endif
  1036. clk_disable(bp->pclk);
  1037. clk_put(bp->pclk);
  1038. free_netdev(dev);
  1039. platform_set_drvdata(pdev, NULL);
  1040. }
  1041. return 0;
  1042. }
  1043. #ifdef CONFIG_PM
  1044. static int macb_suspend(struct platform_device *pdev, pm_message_t state)
  1045. {
  1046. struct net_device *netdev = platform_get_drvdata(pdev);
  1047. struct macb *bp = netdev_priv(netdev);
  1048. netif_device_detach(netdev);
  1049. #ifndef CONFIG_ARCH_AT91
  1050. clk_disable(bp->hclk);
  1051. #endif
  1052. clk_disable(bp->pclk);
  1053. return 0;
  1054. }
  1055. static int macb_resume(struct platform_device *pdev)
  1056. {
  1057. struct net_device *netdev = platform_get_drvdata(pdev);
  1058. struct macb *bp = netdev_priv(netdev);
  1059. clk_enable(bp->pclk);
  1060. #ifndef CONFIG_ARCH_AT91
  1061. clk_enable(bp->hclk);
  1062. #endif
  1063. netif_device_attach(netdev);
  1064. return 0;
  1065. }
  1066. #else
  1067. #define macb_suspend NULL
  1068. #define macb_resume NULL
  1069. #endif
  1070. static struct platform_driver macb_driver = {
  1071. .remove = __exit_p(macb_remove),
  1072. .suspend = macb_suspend,
  1073. .resume = macb_resume,
  1074. .driver = {
  1075. .name = "macb",
  1076. .owner = THIS_MODULE,
  1077. },
  1078. };
  1079. static int __init macb_init(void)
  1080. {
  1081. return platform_driver_probe(&macb_driver, macb_probe);
  1082. }
  1083. static void __exit macb_exit(void)
  1084. {
  1085. platform_driver_unregister(&macb_driver);
  1086. }
  1087. module_init(macb_init);
  1088. module_exit(macb_exit);
  1089. MODULE_LICENSE("GPL");
  1090. MODULE_DESCRIPTION("Atmel MACB Ethernet driver");
  1091. MODULE_AUTHOR("Haavard Skinnemoen <hskinnemoen@atmel.com>");
  1092. MODULE_ALIAS("platform:macb");