w83977af_ir.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366
  1. /*********************************************************************
  2. *
  3. * Filename: w83977af_ir.c
  4. * Version: 1.0
  5. * Description: FIR driver for the Winbond W83977AF Super I/O chip
  6. * Status: Experimental.
  7. * Author: Paul VanderSpek
  8. * Created at: Wed Nov 4 11:46:16 1998
  9. * Modified at: Fri Jan 28 12:10:59 2000
  10. * Modified by: Dag Brattli <dagb@cs.uit.no>
  11. *
  12. * Copyright (c) 1998-2000 Dag Brattli <dagb@cs.uit.no>
  13. * Copyright (c) 1998-1999 Rebel.com
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * Neither Paul VanderSpek nor Rebel.com admit liability nor provide
  21. * warranty for any of this software. This material is provided "AS-IS"
  22. * and at no charge.
  23. *
  24. * If you find bugs in this file, its very likely that the same bug
  25. * will also be in pc87108.c since the implementations are quite
  26. * similar.
  27. *
  28. * Notice that all functions that needs to access the chip in _any_
  29. * way, must save BSR register on entry, and restore it on exit.
  30. * It is _very_ important to follow this policy!
  31. *
  32. * __u8 bank;
  33. *
  34. * bank = inb( iobase+BSR);
  35. *
  36. * do_your_stuff_here();
  37. *
  38. * outb( bank, iobase+BSR);
  39. *
  40. ********************************************************************/
  41. #include <linux/module.h>
  42. #include <linux/kernel.h>
  43. #include <linux/types.h>
  44. #include <linux/skbuff.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/ioport.h>
  47. #include <linux/delay.h>
  48. #include <linux/slab.h>
  49. #include <linux/init.h>
  50. #include <linux/rtnetlink.h>
  51. #include <linux/dma-mapping.h>
  52. #include <asm/io.h>
  53. #include <asm/dma.h>
  54. #include <asm/byteorder.h>
  55. #include <net/irda/irda.h>
  56. #include <net/irda/wrapper.h>
  57. #include <net/irda/irda_device.h>
  58. #include "w83977af.h"
  59. #include "w83977af_ir.h"
  60. #ifdef CONFIG_ARCH_NETWINDER /* Adjust to NetWinder differences */
  61. #undef CONFIG_NETWINDER_TX_DMA_PROBLEMS /* Not needed */
  62. #define CONFIG_NETWINDER_RX_DMA_PROBLEMS /* Must have this one! */
  63. #endif
  64. #undef CONFIG_USE_INTERNAL_TIMER /* Just cannot make that timer work */
  65. #define CONFIG_USE_W977_PNP /* Currently needed */
  66. #define PIO_MAX_SPEED 115200
  67. static char *driver_name = "w83977af_ir";
  68. static int qos_mtt_bits = 0x07; /* 1 ms or more */
  69. #define CHIP_IO_EXTENT 8
  70. static unsigned int io[] = { 0x180, ~0, ~0, ~0 };
  71. #ifdef CONFIG_ARCH_NETWINDER /* Adjust to NetWinder differences */
  72. static unsigned int irq[] = { 6, 0, 0, 0 };
  73. #else
  74. static unsigned int irq[] = { 11, 0, 0, 0 };
  75. #endif
  76. static unsigned int dma[] = { 1, 0, 0, 0 };
  77. static unsigned int efbase[] = { W977_EFIO_BASE, W977_EFIO2_BASE };
  78. static unsigned int efio = W977_EFIO_BASE;
  79. static struct w83977af_ir *dev_self[] = { NULL, NULL, NULL, NULL};
  80. /* Some prototypes */
  81. static int w83977af_open(int i, unsigned int iobase, unsigned int irq,
  82. unsigned int dma);
  83. static int w83977af_close(struct w83977af_ir *self);
  84. static int w83977af_probe(int iobase, int irq, int dma);
  85. static int w83977af_dma_receive(struct w83977af_ir *self);
  86. static int w83977af_dma_receive_complete(struct w83977af_ir *self);
  87. static int w83977af_hard_xmit(struct sk_buff *skb, struct net_device *dev);
  88. static int w83977af_pio_write(int iobase, __u8 *buf, int len, int fifo_size);
  89. static void w83977af_dma_write(struct w83977af_ir *self, int iobase);
  90. static void w83977af_change_speed(struct w83977af_ir *self, __u32 speed);
  91. static int w83977af_is_receiving(struct w83977af_ir *self);
  92. static int w83977af_net_open(struct net_device *dev);
  93. static int w83977af_net_close(struct net_device *dev);
  94. static int w83977af_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  95. /*
  96. * Function w83977af_init ()
  97. *
  98. * Initialize chip. Just try to find out how many chips we are dealing with
  99. * and where they are
  100. */
  101. static int __init w83977af_init(void)
  102. {
  103. int i;
  104. IRDA_DEBUG(0, "%s()\n", __func__ );
  105. for (i=0; (io[i] < 2000) && (i < ARRAY_SIZE(dev_self)); i++) {
  106. if (w83977af_open(i, io[i], irq[i], dma[i]) == 0)
  107. return 0;
  108. }
  109. return -ENODEV;
  110. }
  111. /*
  112. * Function w83977af_cleanup ()
  113. *
  114. * Close all configured chips
  115. *
  116. */
  117. static void __exit w83977af_cleanup(void)
  118. {
  119. int i;
  120. IRDA_DEBUG(4, "%s()\n", __func__ );
  121. for (i=0; i < ARRAY_SIZE(dev_self); i++) {
  122. if (dev_self[i])
  123. w83977af_close(dev_self[i]);
  124. }
  125. }
  126. static const struct net_device_ops w83977_netdev_ops = {
  127. .ndo_open = w83977af_net_open,
  128. .ndo_stop = w83977af_net_close,
  129. .ndo_start_xmit = w83977af_hard_xmit,
  130. .ndo_do_ioctl = w83977af_net_ioctl,
  131. };
  132. /*
  133. * Function w83977af_open (iobase, irq)
  134. *
  135. * Open driver instance
  136. *
  137. */
  138. static int w83977af_open(int i, unsigned int iobase, unsigned int irq,
  139. unsigned int dma)
  140. {
  141. struct net_device *dev;
  142. struct w83977af_ir *self;
  143. int err;
  144. IRDA_DEBUG(0, "%s()\n", __func__ );
  145. /* Lock the port that we need */
  146. if (!request_region(iobase, CHIP_IO_EXTENT, driver_name)) {
  147. IRDA_DEBUG(0, "%s(), can't get iobase of 0x%03x\n",
  148. __func__ , iobase);
  149. return -ENODEV;
  150. }
  151. if (w83977af_probe(iobase, irq, dma) == -1) {
  152. err = -1;
  153. goto err_out;
  154. }
  155. /*
  156. * Allocate new instance of the driver
  157. */
  158. dev = alloc_irdadev(sizeof(struct w83977af_ir));
  159. if (dev == NULL) {
  160. printk( KERN_ERR "IrDA: Can't allocate memory for "
  161. "IrDA control block!\n");
  162. err = -ENOMEM;
  163. goto err_out;
  164. }
  165. self = netdev_priv(dev);
  166. spin_lock_init(&self->lock);
  167. /* Initialize IO */
  168. self->io.fir_base = iobase;
  169. self->io.irq = irq;
  170. self->io.fir_ext = CHIP_IO_EXTENT;
  171. self->io.dma = dma;
  172. self->io.fifo_size = 32;
  173. /* Initialize QoS for this device */
  174. irda_init_max_qos_capabilies(&self->qos);
  175. /* The only value we must override it the baudrate */
  176. /* FIXME: The HP HDLS-1100 does not support 1152000! */
  177. self->qos.baud_rate.bits = IR_9600|IR_19200|IR_38400|IR_57600|
  178. IR_115200|IR_576000|IR_1152000|(IR_4000000 << 8);
  179. /* The HP HDLS-1100 needs 1 ms according to the specs */
  180. self->qos.min_turn_time.bits = qos_mtt_bits;
  181. irda_qos_bits_to_value(&self->qos);
  182. /* Max DMA buffer size needed = (data_size + 6) * (window_size) + 6; */
  183. self->rx_buff.truesize = 14384;
  184. self->tx_buff.truesize = 4000;
  185. /* Allocate memory if needed */
  186. self->rx_buff.head =
  187. dma_alloc_coherent(NULL, self->rx_buff.truesize,
  188. &self->rx_buff_dma, GFP_KERNEL);
  189. if (self->rx_buff.head == NULL) {
  190. err = -ENOMEM;
  191. goto err_out1;
  192. }
  193. memset(self->rx_buff.head, 0, self->rx_buff.truesize);
  194. self->tx_buff.head =
  195. dma_alloc_coherent(NULL, self->tx_buff.truesize,
  196. &self->tx_buff_dma, GFP_KERNEL);
  197. if (self->tx_buff.head == NULL) {
  198. err = -ENOMEM;
  199. goto err_out2;
  200. }
  201. memset(self->tx_buff.head, 0, self->tx_buff.truesize);
  202. self->rx_buff.in_frame = FALSE;
  203. self->rx_buff.state = OUTSIDE_FRAME;
  204. self->tx_buff.data = self->tx_buff.head;
  205. self->rx_buff.data = self->rx_buff.head;
  206. self->netdev = dev;
  207. dev->netdev_ops = &w83977_netdev_ops;
  208. err = register_netdev(dev);
  209. if (err) {
  210. IRDA_ERROR("%s(), register_netdevice() failed!\n", __func__);
  211. goto err_out3;
  212. }
  213. IRDA_MESSAGE("IrDA: Registered device %s\n", dev->name);
  214. /* Need to store self somewhere */
  215. dev_self[i] = self;
  216. return 0;
  217. err_out3:
  218. dma_free_coherent(NULL, self->tx_buff.truesize,
  219. self->tx_buff.head, self->tx_buff_dma);
  220. err_out2:
  221. dma_free_coherent(NULL, self->rx_buff.truesize,
  222. self->rx_buff.head, self->rx_buff_dma);
  223. err_out1:
  224. free_netdev(dev);
  225. err_out:
  226. release_region(iobase, CHIP_IO_EXTENT);
  227. return err;
  228. }
  229. /*
  230. * Function w83977af_close (self)
  231. *
  232. * Close driver instance
  233. *
  234. */
  235. static int w83977af_close(struct w83977af_ir *self)
  236. {
  237. int iobase;
  238. IRDA_DEBUG(0, "%s()\n", __func__ );
  239. iobase = self->io.fir_base;
  240. #ifdef CONFIG_USE_W977_PNP
  241. /* enter PnP configuration mode */
  242. w977_efm_enter(efio);
  243. w977_select_device(W977_DEVICE_IR, efio);
  244. /* Deactivate device */
  245. w977_write_reg(0x30, 0x00, efio);
  246. w977_efm_exit(efio);
  247. #endif /* CONFIG_USE_W977_PNP */
  248. /* Remove netdevice */
  249. unregister_netdev(self->netdev);
  250. /* Release the PORT that this driver is using */
  251. IRDA_DEBUG(0 , "%s(), Releasing Region %03x\n",
  252. __func__ , self->io.fir_base);
  253. release_region(self->io.fir_base, self->io.fir_ext);
  254. if (self->tx_buff.head)
  255. dma_free_coherent(NULL, self->tx_buff.truesize,
  256. self->tx_buff.head, self->tx_buff_dma);
  257. if (self->rx_buff.head)
  258. dma_free_coherent(NULL, self->rx_buff.truesize,
  259. self->rx_buff.head, self->rx_buff_dma);
  260. free_netdev(self->netdev);
  261. return 0;
  262. }
  263. static int w83977af_probe(int iobase, int irq, int dma)
  264. {
  265. int version;
  266. int i;
  267. for (i=0; i < 2; i++) {
  268. IRDA_DEBUG( 0, "%s()\n", __func__ );
  269. #ifdef CONFIG_USE_W977_PNP
  270. /* Enter PnP configuration mode */
  271. w977_efm_enter(efbase[i]);
  272. w977_select_device(W977_DEVICE_IR, efbase[i]);
  273. /* Configure PnP port, IRQ, and DMA channel */
  274. w977_write_reg(0x60, (iobase >> 8) & 0xff, efbase[i]);
  275. w977_write_reg(0x61, (iobase) & 0xff, efbase[i]);
  276. w977_write_reg(0x70, irq, efbase[i]);
  277. #ifdef CONFIG_ARCH_NETWINDER
  278. /* Netwinder uses 1 higher than Linux */
  279. w977_write_reg(0x74, dma+1, efbase[i]);
  280. #else
  281. w977_write_reg(0x74, dma, efbase[i]);
  282. #endif /*CONFIG_ARCH_NETWINDER */
  283. w977_write_reg(0x75, 0x04, efbase[i]); /* Disable Tx DMA */
  284. /* Set append hardware CRC, enable IR bank selection */
  285. w977_write_reg(0xf0, APEDCRC|ENBNKSEL, efbase[i]);
  286. /* Activate device */
  287. w977_write_reg(0x30, 0x01, efbase[i]);
  288. w977_efm_exit(efbase[i]);
  289. #endif /* CONFIG_USE_W977_PNP */
  290. /* Disable Advanced mode */
  291. switch_bank(iobase, SET2);
  292. outb(iobase+2, 0x00);
  293. /* Turn on UART (global) interrupts */
  294. switch_bank(iobase, SET0);
  295. outb(HCR_EN_IRQ, iobase+HCR);
  296. /* Switch to advanced mode */
  297. switch_bank(iobase, SET2);
  298. outb(inb(iobase+ADCR1) | ADCR1_ADV_SL, iobase+ADCR1);
  299. /* Set default IR-mode */
  300. switch_bank(iobase, SET0);
  301. outb(HCR_SIR, iobase+HCR);
  302. /* Read the Advanced IR ID */
  303. switch_bank(iobase, SET3);
  304. version = inb(iobase+AUID);
  305. /* Should be 0x1? */
  306. if (0x10 == (version & 0xf0)) {
  307. efio = efbase[i];
  308. /* Set FIFO size to 32 */
  309. switch_bank(iobase, SET2);
  310. outb(ADCR2_RXFS32|ADCR2_TXFS32, iobase+ADCR2);
  311. /* Set FIFO threshold to TX17, RX16 */
  312. switch_bank(iobase, SET0);
  313. outb(UFR_RXTL|UFR_TXTL|UFR_TXF_RST|UFR_RXF_RST|
  314. UFR_EN_FIFO,iobase+UFR);
  315. /* Receiver frame length */
  316. switch_bank(iobase, SET4);
  317. outb(2048 & 0xff, iobase+6);
  318. outb((2048 >> 8) & 0x1f, iobase+7);
  319. /*
  320. * Init HP HSDL-1100 transceiver.
  321. *
  322. * Set IRX_MSL since we have 2 * receive paths IRRX,
  323. * and IRRXH. Clear IRSL0D since we want IRSL0 * to
  324. * be a input pin used for IRRXH
  325. *
  326. * IRRX pin 37 connected to receiver
  327. * IRTX pin 38 connected to transmitter
  328. * FIRRX pin 39 connected to receiver (IRSL0)
  329. * CIRRX pin 40 connected to pin 37
  330. */
  331. switch_bank(iobase, SET7);
  332. outb(0x40, iobase+7);
  333. IRDA_MESSAGE("W83977AF (IR) driver loaded. "
  334. "Version: 0x%02x\n", version);
  335. return 0;
  336. } else {
  337. /* Try next extented function register address */
  338. IRDA_DEBUG( 0, "%s(), Wrong chip version", __func__ );
  339. }
  340. }
  341. return -1;
  342. }
  343. static void w83977af_change_speed(struct w83977af_ir *self, __u32 speed)
  344. {
  345. int ir_mode = HCR_SIR;
  346. int iobase;
  347. __u8 set;
  348. iobase = self->io.fir_base;
  349. /* Update accounting for new speed */
  350. self->io.speed = speed;
  351. /* Save current bank */
  352. set = inb(iobase+SSR);
  353. /* Disable interrupts */
  354. switch_bank(iobase, SET0);
  355. outb(0, iobase+ICR);
  356. /* Select Set 2 */
  357. switch_bank(iobase, SET2);
  358. outb(0x00, iobase+ABHL);
  359. switch (speed) {
  360. case 9600: outb(0x0c, iobase+ABLL); break;
  361. case 19200: outb(0x06, iobase+ABLL); break;
  362. case 38400: outb(0x03, iobase+ABLL); break;
  363. case 57600: outb(0x02, iobase+ABLL); break;
  364. case 115200: outb(0x01, iobase+ABLL); break;
  365. case 576000:
  366. ir_mode = HCR_MIR_576;
  367. IRDA_DEBUG(0, "%s(), handling baud of 576000\n", __func__ );
  368. break;
  369. case 1152000:
  370. ir_mode = HCR_MIR_1152;
  371. IRDA_DEBUG(0, "%s(), handling baud of 1152000\n", __func__ );
  372. break;
  373. case 4000000:
  374. ir_mode = HCR_FIR;
  375. IRDA_DEBUG(0, "%s(), handling baud of 4000000\n", __func__ );
  376. break;
  377. default:
  378. ir_mode = HCR_FIR;
  379. IRDA_DEBUG(0, "%s(), unknown baud rate of %d\n", __func__ , speed);
  380. break;
  381. }
  382. /* Set speed mode */
  383. switch_bank(iobase, SET0);
  384. outb(ir_mode, iobase+HCR);
  385. /* set FIFO size to 32 */
  386. switch_bank(iobase, SET2);
  387. outb(ADCR2_RXFS32|ADCR2_TXFS32, iobase+ADCR2);
  388. /* set FIFO threshold to TX17, RX16 */
  389. switch_bank(iobase, SET0);
  390. outb(0x00, iobase+UFR); /* Reset */
  391. outb(UFR_EN_FIFO, iobase+UFR); /* First we must enable FIFO */
  392. outb(0xa7, iobase+UFR);
  393. netif_wake_queue(self->netdev);
  394. /* Enable some interrupts so we can receive frames */
  395. switch_bank(iobase, SET0);
  396. if (speed > PIO_MAX_SPEED) {
  397. outb(ICR_EFSFI, iobase+ICR);
  398. w83977af_dma_receive(self);
  399. } else
  400. outb(ICR_ERBRI, iobase+ICR);
  401. /* Restore SSR */
  402. outb(set, iobase+SSR);
  403. }
  404. /*
  405. * Function w83977af_hard_xmit (skb, dev)
  406. *
  407. * Sets up a DMA transfer to send the current frame.
  408. *
  409. */
  410. static int w83977af_hard_xmit(struct sk_buff *skb, struct net_device *dev)
  411. {
  412. struct w83977af_ir *self;
  413. __s32 speed;
  414. int iobase;
  415. __u8 set;
  416. int mtt;
  417. self = netdev_priv(dev);
  418. iobase = self->io.fir_base;
  419. IRDA_DEBUG(4, "%s(%ld), skb->len=%d\n", __func__ , jiffies,
  420. (int) skb->len);
  421. /* Lock transmit buffer */
  422. netif_stop_queue(dev);
  423. /* Check if we need to change the speed */
  424. speed = irda_get_next_speed(skb);
  425. if ((speed != self->io.speed) && (speed != -1)) {
  426. /* Check for empty frame */
  427. if (!skb->len) {
  428. w83977af_change_speed(self, speed);
  429. dev->trans_start = jiffies;
  430. dev_kfree_skb(skb);
  431. return 0;
  432. } else
  433. self->new_speed = speed;
  434. }
  435. /* Save current set */
  436. set = inb(iobase+SSR);
  437. /* Decide if we should use PIO or DMA transfer */
  438. if (self->io.speed > PIO_MAX_SPEED) {
  439. self->tx_buff.data = self->tx_buff.head;
  440. skb_copy_from_linear_data(skb, self->tx_buff.data, skb->len);
  441. self->tx_buff.len = skb->len;
  442. mtt = irda_get_mtt(skb);
  443. #ifdef CONFIG_USE_INTERNAL_TIMER
  444. if (mtt > 50) {
  445. /* Adjust for timer resolution */
  446. mtt /= 1000+1;
  447. /* Setup timer */
  448. switch_bank(iobase, SET4);
  449. outb(mtt & 0xff, iobase+TMRL);
  450. outb((mtt >> 8) & 0x0f, iobase+TMRH);
  451. /* Start timer */
  452. outb(IR_MSL_EN_TMR, iobase+IR_MSL);
  453. self->io.direction = IO_XMIT;
  454. /* Enable timer interrupt */
  455. switch_bank(iobase, SET0);
  456. outb(ICR_ETMRI, iobase+ICR);
  457. } else {
  458. #endif
  459. IRDA_DEBUG(4, "%s(%ld), mtt=%d\n", __func__ , jiffies, mtt);
  460. if (mtt)
  461. udelay(mtt);
  462. /* Enable DMA interrupt */
  463. switch_bank(iobase, SET0);
  464. outb(ICR_EDMAI, iobase+ICR);
  465. w83977af_dma_write(self, iobase);
  466. #ifdef CONFIG_USE_INTERNAL_TIMER
  467. }
  468. #endif
  469. } else {
  470. self->tx_buff.data = self->tx_buff.head;
  471. self->tx_buff.len = async_wrap_skb(skb, self->tx_buff.data,
  472. self->tx_buff.truesize);
  473. /* Add interrupt on tx low level (will fire immediately) */
  474. switch_bank(iobase, SET0);
  475. outb(ICR_ETXTHI, iobase+ICR);
  476. }
  477. dev->trans_start = jiffies;
  478. dev_kfree_skb(skb);
  479. /* Restore set register */
  480. outb(set, iobase+SSR);
  481. return 0;
  482. }
  483. /*
  484. * Function w83977af_dma_write (self, iobase)
  485. *
  486. * Send frame using DMA
  487. *
  488. */
  489. static void w83977af_dma_write(struct w83977af_ir *self, int iobase)
  490. {
  491. __u8 set;
  492. #ifdef CONFIG_NETWINDER_TX_DMA_PROBLEMS
  493. unsigned long flags;
  494. __u8 hcr;
  495. #endif
  496. IRDA_DEBUG(4, "%s(), len=%d\n", __func__ , self->tx_buff.len);
  497. /* Save current set */
  498. set = inb(iobase+SSR);
  499. /* Disable DMA */
  500. switch_bank(iobase, SET0);
  501. outb(inb(iobase+HCR) & ~HCR_EN_DMA, iobase+HCR);
  502. /* Choose transmit DMA channel */
  503. switch_bank(iobase, SET2);
  504. outb(ADCR1_D_CHSW|/*ADCR1_DMA_F|*/ADCR1_ADV_SL, iobase+ADCR1);
  505. #ifdef CONFIG_NETWINDER_TX_DMA_PROBLEMS
  506. spin_lock_irqsave(&self->lock, flags);
  507. disable_dma(self->io.dma);
  508. clear_dma_ff(self->io.dma);
  509. set_dma_mode(self->io.dma, DMA_MODE_READ);
  510. set_dma_addr(self->io.dma, self->tx_buff_dma);
  511. set_dma_count(self->io.dma, self->tx_buff.len);
  512. #else
  513. irda_setup_dma(self->io.dma, self->tx_buff_dma, self->tx_buff.len,
  514. DMA_MODE_WRITE);
  515. #endif
  516. self->io.direction = IO_XMIT;
  517. /* Enable DMA */
  518. switch_bank(iobase, SET0);
  519. #ifdef CONFIG_NETWINDER_TX_DMA_PROBLEMS
  520. hcr = inb(iobase+HCR);
  521. outb(hcr | HCR_EN_DMA, iobase+HCR);
  522. enable_dma(self->io.dma);
  523. spin_unlock_irqrestore(&self->lock, flags);
  524. #else
  525. outb(inb(iobase+HCR) | HCR_EN_DMA | HCR_TX_WT, iobase+HCR);
  526. #endif
  527. /* Restore set register */
  528. outb(set, iobase+SSR);
  529. }
  530. /*
  531. * Function w83977af_pio_write (iobase, buf, len, fifo_size)
  532. *
  533. *
  534. *
  535. */
  536. static int w83977af_pio_write(int iobase, __u8 *buf, int len, int fifo_size)
  537. {
  538. int actual = 0;
  539. __u8 set;
  540. IRDA_DEBUG(4, "%s()\n", __func__ );
  541. /* Save current bank */
  542. set = inb(iobase+SSR);
  543. switch_bank(iobase, SET0);
  544. if (!(inb_p(iobase+USR) & USR_TSRE)) {
  545. IRDA_DEBUG(4,
  546. "%s(), warning, FIFO not empty yet!\n", __func__ );
  547. fifo_size -= 17;
  548. IRDA_DEBUG(4, "%s(), %d bytes left in tx fifo\n",
  549. __func__ , fifo_size);
  550. }
  551. /* Fill FIFO with current frame */
  552. while ((fifo_size-- > 0) && (actual < len)) {
  553. /* Transmit next byte */
  554. outb(buf[actual++], iobase+TBR);
  555. }
  556. IRDA_DEBUG(4, "%s(), fifo_size %d ; %d sent of %d\n",
  557. __func__ , fifo_size, actual, len);
  558. /* Restore bank */
  559. outb(set, iobase+SSR);
  560. return actual;
  561. }
  562. /*
  563. * Function w83977af_dma_xmit_complete (self)
  564. *
  565. * The transfer of a frame in finished. So do the necessary things
  566. *
  567. *
  568. */
  569. static void w83977af_dma_xmit_complete(struct w83977af_ir *self)
  570. {
  571. int iobase;
  572. __u8 set;
  573. IRDA_DEBUG(4, "%s(%ld)\n", __func__ , jiffies);
  574. IRDA_ASSERT(self != NULL, return;);
  575. iobase = self->io.fir_base;
  576. /* Save current set */
  577. set = inb(iobase+SSR);
  578. /* Disable DMA */
  579. switch_bank(iobase, SET0);
  580. outb(inb(iobase+HCR) & ~HCR_EN_DMA, iobase+HCR);
  581. /* Check for underrrun! */
  582. if (inb(iobase+AUDR) & AUDR_UNDR) {
  583. IRDA_DEBUG(0, "%s(), Transmit underrun!\n", __func__ );
  584. self->netdev->stats.tx_errors++;
  585. self->netdev->stats.tx_fifo_errors++;
  586. /* Clear bit, by writing 1 to it */
  587. outb(AUDR_UNDR, iobase+AUDR);
  588. } else
  589. self->netdev->stats.tx_packets++;
  590. if (self->new_speed) {
  591. w83977af_change_speed(self, self->new_speed);
  592. self->new_speed = 0;
  593. }
  594. /* Unlock tx_buff and request another frame */
  595. /* Tell the network layer, that we want more frames */
  596. netif_wake_queue(self->netdev);
  597. /* Restore set */
  598. outb(set, iobase+SSR);
  599. }
  600. /*
  601. * Function w83977af_dma_receive (self)
  602. *
  603. * Get ready for receiving a frame. The device will initiate a DMA
  604. * if it starts to receive a frame.
  605. *
  606. */
  607. static int w83977af_dma_receive(struct w83977af_ir *self)
  608. {
  609. int iobase;
  610. __u8 set;
  611. #ifdef CONFIG_NETWINDER_RX_DMA_PROBLEMS
  612. unsigned long flags;
  613. __u8 hcr;
  614. #endif
  615. IRDA_ASSERT(self != NULL, return -1;);
  616. IRDA_DEBUG(4, "%s\n", __func__ );
  617. iobase= self->io.fir_base;
  618. /* Save current set */
  619. set = inb(iobase+SSR);
  620. /* Disable DMA */
  621. switch_bank(iobase, SET0);
  622. outb(inb(iobase+HCR) & ~HCR_EN_DMA, iobase+HCR);
  623. /* Choose DMA Rx, DMA Fairness, and Advanced mode */
  624. switch_bank(iobase, SET2);
  625. outb((inb(iobase+ADCR1) & ~ADCR1_D_CHSW)/*|ADCR1_DMA_F*/|ADCR1_ADV_SL,
  626. iobase+ADCR1);
  627. self->io.direction = IO_RECV;
  628. self->rx_buff.data = self->rx_buff.head;
  629. #ifdef CONFIG_NETWINDER_RX_DMA_PROBLEMS
  630. spin_lock_irqsave(&self->lock, flags);
  631. disable_dma(self->io.dma);
  632. clear_dma_ff(self->io.dma);
  633. set_dma_mode(self->io.dma, DMA_MODE_READ);
  634. set_dma_addr(self->io.dma, self->rx_buff_dma);
  635. set_dma_count(self->io.dma, self->rx_buff.truesize);
  636. #else
  637. irda_setup_dma(self->io.dma, self->rx_buff_dma, self->rx_buff.truesize,
  638. DMA_MODE_READ);
  639. #endif
  640. /*
  641. * Reset Rx FIFO. This will also flush the ST_FIFO, it's very
  642. * important that we don't reset the Tx FIFO since it might not
  643. * be finished transmitting yet
  644. */
  645. switch_bank(iobase, SET0);
  646. outb(UFR_RXTL|UFR_TXTL|UFR_RXF_RST|UFR_EN_FIFO, iobase+UFR);
  647. self->st_fifo.len = self->st_fifo.tail = self->st_fifo.head = 0;
  648. /* Enable DMA */
  649. switch_bank(iobase, SET0);
  650. #ifdef CONFIG_NETWINDER_RX_DMA_PROBLEMS
  651. hcr = inb(iobase+HCR);
  652. outb(hcr | HCR_EN_DMA, iobase+HCR);
  653. enable_dma(self->io.dma);
  654. spin_unlock_irqrestore(&self->lock, flags);
  655. #else
  656. outb(inb(iobase+HCR) | HCR_EN_DMA, iobase+HCR);
  657. #endif
  658. /* Restore set */
  659. outb(set, iobase+SSR);
  660. return 0;
  661. }
  662. /*
  663. * Function w83977af_receive_complete (self)
  664. *
  665. * Finished with receiving a frame
  666. *
  667. */
  668. static int w83977af_dma_receive_complete(struct w83977af_ir *self)
  669. {
  670. struct sk_buff *skb;
  671. struct st_fifo *st_fifo;
  672. int len;
  673. int iobase;
  674. __u8 set;
  675. __u8 status;
  676. IRDA_DEBUG(4, "%s\n", __func__ );
  677. st_fifo = &self->st_fifo;
  678. iobase = self->io.fir_base;
  679. /* Save current set */
  680. set = inb(iobase+SSR);
  681. iobase = self->io.fir_base;
  682. /* Read status FIFO */
  683. switch_bank(iobase, SET5);
  684. while ((status = inb(iobase+FS_FO)) & FS_FO_FSFDR) {
  685. st_fifo->entries[st_fifo->tail].status = status;
  686. st_fifo->entries[st_fifo->tail].len = inb(iobase+RFLFL);
  687. st_fifo->entries[st_fifo->tail].len |= inb(iobase+RFLFH) << 8;
  688. st_fifo->tail++;
  689. st_fifo->len++;
  690. }
  691. while (st_fifo->len) {
  692. /* Get first entry */
  693. status = st_fifo->entries[st_fifo->head].status;
  694. len = st_fifo->entries[st_fifo->head].len;
  695. st_fifo->head++;
  696. st_fifo->len--;
  697. /* Check for errors */
  698. if (status & FS_FO_ERR_MSK) {
  699. if (status & FS_FO_LST_FR) {
  700. /* Add number of lost frames to stats */
  701. self->netdev->stats.rx_errors += len;
  702. } else {
  703. /* Skip frame */
  704. self->netdev->stats.rx_errors++;
  705. self->rx_buff.data += len;
  706. if (status & FS_FO_MX_LEX)
  707. self->netdev->stats.rx_length_errors++;
  708. if (status & FS_FO_PHY_ERR)
  709. self->netdev->stats.rx_frame_errors++;
  710. if (status & FS_FO_CRC_ERR)
  711. self->netdev->stats.rx_crc_errors++;
  712. }
  713. /* The errors below can be reported in both cases */
  714. if (status & FS_FO_RX_OV)
  715. self->netdev->stats.rx_fifo_errors++;
  716. if (status & FS_FO_FSF_OV)
  717. self->netdev->stats.rx_fifo_errors++;
  718. } else {
  719. /* Check if we have transferred all data to memory */
  720. switch_bank(iobase, SET0);
  721. if (inb(iobase+USR) & USR_RDR) {
  722. #ifdef CONFIG_USE_INTERNAL_TIMER
  723. /* Put this entry back in fifo */
  724. st_fifo->head--;
  725. st_fifo->len++;
  726. st_fifo->entries[st_fifo->head].status = status;
  727. st_fifo->entries[st_fifo->head].len = len;
  728. /* Restore set register */
  729. outb(set, iobase+SSR);
  730. return FALSE; /* I'll be back! */
  731. #else
  732. udelay(80); /* Should be enough!? */
  733. #endif
  734. }
  735. skb = dev_alloc_skb(len+1);
  736. if (skb == NULL) {
  737. printk(KERN_INFO
  738. "%s(), memory squeeze, dropping frame.\n", __func__);
  739. /* Restore set register */
  740. outb(set, iobase+SSR);
  741. return FALSE;
  742. }
  743. /* Align to 20 bytes */
  744. skb_reserve(skb, 1);
  745. /* Copy frame without CRC */
  746. if (self->io.speed < 4000000) {
  747. skb_put(skb, len-2);
  748. skb_copy_to_linear_data(skb,
  749. self->rx_buff.data,
  750. len - 2);
  751. } else {
  752. skb_put(skb, len-4);
  753. skb_copy_to_linear_data(skb,
  754. self->rx_buff.data,
  755. len - 4);
  756. }
  757. /* Move to next frame */
  758. self->rx_buff.data += len;
  759. self->netdev->stats.rx_packets++;
  760. skb->dev = self->netdev;
  761. skb_reset_mac_header(skb);
  762. skb->protocol = htons(ETH_P_IRDA);
  763. netif_rx(skb);
  764. }
  765. }
  766. /* Restore set register */
  767. outb(set, iobase+SSR);
  768. return TRUE;
  769. }
  770. /*
  771. * Function pc87108_pio_receive (self)
  772. *
  773. * Receive all data in receiver FIFO
  774. *
  775. */
  776. static void w83977af_pio_receive(struct w83977af_ir *self)
  777. {
  778. __u8 byte = 0x00;
  779. int iobase;
  780. IRDA_DEBUG(4, "%s()\n", __func__ );
  781. IRDA_ASSERT(self != NULL, return;);
  782. iobase = self->io.fir_base;
  783. /* Receive all characters in Rx FIFO */
  784. do {
  785. byte = inb(iobase+RBR);
  786. async_unwrap_char(self->netdev, &self->netdev->stats, &self->rx_buff,
  787. byte);
  788. } while (inb(iobase+USR) & USR_RDR); /* Data available */
  789. }
  790. /*
  791. * Function w83977af_sir_interrupt (self, eir)
  792. *
  793. * Handle SIR interrupt
  794. *
  795. */
  796. static __u8 w83977af_sir_interrupt(struct w83977af_ir *self, int isr)
  797. {
  798. int actual;
  799. __u8 new_icr = 0;
  800. __u8 set;
  801. int iobase;
  802. IRDA_DEBUG(4, "%s(), isr=%#x\n", __func__ , isr);
  803. iobase = self->io.fir_base;
  804. /* Transmit FIFO low on data */
  805. if (isr & ISR_TXTH_I) {
  806. /* Write data left in transmit buffer */
  807. actual = w83977af_pio_write(self->io.fir_base,
  808. self->tx_buff.data,
  809. self->tx_buff.len,
  810. self->io.fifo_size);
  811. self->tx_buff.data += actual;
  812. self->tx_buff.len -= actual;
  813. self->io.direction = IO_XMIT;
  814. /* Check if finished */
  815. if (self->tx_buff.len > 0) {
  816. new_icr |= ICR_ETXTHI;
  817. } else {
  818. set = inb(iobase+SSR);
  819. switch_bank(iobase, SET0);
  820. outb(AUDR_SFEND, iobase+AUDR);
  821. outb(set, iobase+SSR);
  822. self->netdev->stats.tx_packets++;
  823. /* Feed me more packets */
  824. netif_wake_queue(self->netdev);
  825. new_icr |= ICR_ETBREI;
  826. }
  827. }
  828. /* Check if transmission has completed */
  829. if (isr & ISR_TXEMP_I) {
  830. /* Check if we need to change the speed? */
  831. if (self->new_speed) {
  832. IRDA_DEBUG(2,
  833. "%s(), Changing speed!\n", __func__ );
  834. w83977af_change_speed(self, self->new_speed);
  835. self->new_speed = 0;
  836. }
  837. /* Turn around and get ready to receive some data */
  838. self->io.direction = IO_RECV;
  839. new_icr |= ICR_ERBRI;
  840. }
  841. /* Rx FIFO threshold or timeout */
  842. if (isr & ISR_RXTH_I) {
  843. w83977af_pio_receive(self);
  844. /* Keep receiving */
  845. new_icr |= ICR_ERBRI;
  846. }
  847. return new_icr;
  848. }
  849. /*
  850. * Function pc87108_fir_interrupt (self, eir)
  851. *
  852. * Handle MIR/FIR interrupt
  853. *
  854. */
  855. static __u8 w83977af_fir_interrupt(struct w83977af_ir *self, int isr)
  856. {
  857. __u8 new_icr = 0;
  858. __u8 set;
  859. int iobase;
  860. iobase = self->io.fir_base;
  861. set = inb(iobase+SSR);
  862. /* End of frame detected in FIFO */
  863. if (isr & (ISR_FEND_I|ISR_FSF_I)) {
  864. if (w83977af_dma_receive_complete(self)) {
  865. /* Wait for next status FIFO interrupt */
  866. new_icr |= ICR_EFSFI;
  867. } else {
  868. /* DMA not finished yet */
  869. /* Set timer value, resolution 1 ms */
  870. switch_bank(iobase, SET4);
  871. outb(0x01, iobase+TMRL); /* 1 ms */
  872. outb(0x00, iobase+TMRH);
  873. /* Start timer */
  874. outb(IR_MSL_EN_TMR, iobase+IR_MSL);
  875. new_icr |= ICR_ETMRI;
  876. }
  877. }
  878. /* Timer finished */
  879. if (isr & ISR_TMR_I) {
  880. /* Disable timer */
  881. switch_bank(iobase, SET4);
  882. outb(0, iobase+IR_MSL);
  883. /* Clear timer event */
  884. /* switch_bank(iobase, SET0); */
  885. /* outb(ASCR_CTE, iobase+ASCR); */
  886. /* Check if this is a TX timer interrupt */
  887. if (self->io.direction == IO_XMIT) {
  888. w83977af_dma_write(self, iobase);
  889. new_icr |= ICR_EDMAI;
  890. } else {
  891. /* Check if DMA has now finished */
  892. w83977af_dma_receive_complete(self);
  893. new_icr |= ICR_EFSFI;
  894. }
  895. }
  896. /* Finished with DMA */
  897. if (isr & ISR_DMA_I) {
  898. w83977af_dma_xmit_complete(self);
  899. /* Check if there are more frames to be transmitted */
  900. /* if (irda_device_txqueue_empty(self)) { */
  901. /* Prepare for receive
  902. *
  903. * ** Netwinder Tx DMA likes that we do this anyway **
  904. */
  905. w83977af_dma_receive(self);
  906. new_icr = ICR_EFSFI;
  907. /* } */
  908. }
  909. /* Restore set */
  910. outb(set, iobase+SSR);
  911. return new_icr;
  912. }
  913. /*
  914. * Function w83977af_interrupt (irq, dev_id, regs)
  915. *
  916. * An interrupt from the chip has arrived. Time to do some work
  917. *
  918. */
  919. static irqreturn_t w83977af_interrupt(int irq, void *dev_id)
  920. {
  921. struct net_device *dev = dev_id;
  922. struct w83977af_ir *self;
  923. __u8 set, icr, isr;
  924. int iobase;
  925. self = netdev_priv(dev);
  926. iobase = self->io.fir_base;
  927. /* Save current bank */
  928. set = inb(iobase+SSR);
  929. switch_bank(iobase, SET0);
  930. icr = inb(iobase+ICR);
  931. isr = inb(iobase+ISR) & icr; /* Mask out the interesting ones */
  932. outb(0, iobase+ICR); /* Disable interrupts */
  933. if (isr) {
  934. /* Dispatch interrupt handler for the current speed */
  935. if (self->io.speed > PIO_MAX_SPEED )
  936. icr = w83977af_fir_interrupt(self, isr);
  937. else
  938. icr = w83977af_sir_interrupt(self, isr);
  939. }
  940. outb(icr, iobase+ICR); /* Restore (new) interrupts */
  941. outb(set, iobase+SSR); /* Restore bank register */
  942. return IRQ_RETVAL(isr);
  943. }
  944. /*
  945. * Function w83977af_is_receiving (self)
  946. *
  947. * Return TRUE is we are currently receiving a frame
  948. *
  949. */
  950. static int w83977af_is_receiving(struct w83977af_ir *self)
  951. {
  952. int status = FALSE;
  953. int iobase;
  954. __u8 set;
  955. IRDA_ASSERT(self != NULL, return FALSE;);
  956. if (self->io.speed > 115200) {
  957. iobase = self->io.fir_base;
  958. /* Check if rx FIFO is not empty */
  959. set = inb(iobase+SSR);
  960. switch_bank(iobase, SET2);
  961. if ((inb(iobase+RXFDTH) & 0x3f) != 0) {
  962. /* We are receiving something */
  963. status = TRUE;
  964. }
  965. outb(set, iobase+SSR);
  966. } else
  967. status = (self->rx_buff.state != OUTSIDE_FRAME);
  968. return status;
  969. }
  970. /*
  971. * Function w83977af_net_open (dev)
  972. *
  973. * Start the device
  974. *
  975. */
  976. static int w83977af_net_open(struct net_device *dev)
  977. {
  978. struct w83977af_ir *self;
  979. int iobase;
  980. char hwname[32];
  981. __u8 set;
  982. IRDA_DEBUG(0, "%s()\n", __func__ );
  983. IRDA_ASSERT(dev != NULL, return -1;);
  984. self = netdev_priv(dev);
  985. IRDA_ASSERT(self != NULL, return 0;);
  986. iobase = self->io.fir_base;
  987. if (request_irq(self->io.irq, w83977af_interrupt, 0, dev->name,
  988. (void *) dev)) {
  989. return -EAGAIN;
  990. }
  991. /*
  992. * Always allocate the DMA channel after the IRQ,
  993. * and clean up on failure.
  994. */
  995. if (request_dma(self->io.dma, dev->name)) {
  996. free_irq(self->io.irq, self);
  997. return -EAGAIN;
  998. }
  999. /* Save current set */
  1000. set = inb(iobase+SSR);
  1001. /* Enable some interrupts so we can receive frames again */
  1002. switch_bank(iobase, SET0);
  1003. if (self->io.speed > 115200) {
  1004. outb(ICR_EFSFI, iobase+ICR);
  1005. w83977af_dma_receive(self);
  1006. } else
  1007. outb(ICR_ERBRI, iobase+ICR);
  1008. /* Restore bank register */
  1009. outb(set, iobase+SSR);
  1010. /* Ready to play! */
  1011. netif_start_queue(dev);
  1012. /* Give self a hardware name */
  1013. sprintf(hwname, "w83977af @ 0x%03x", self->io.fir_base);
  1014. /*
  1015. * Open new IrLAP layer instance, now that everything should be
  1016. * initialized properly
  1017. */
  1018. self->irlap = irlap_open(dev, &self->qos, hwname);
  1019. return 0;
  1020. }
  1021. /*
  1022. * Function w83977af_net_close (dev)
  1023. *
  1024. * Stop the device
  1025. *
  1026. */
  1027. static int w83977af_net_close(struct net_device *dev)
  1028. {
  1029. struct w83977af_ir *self;
  1030. int iobase;
  1031. __u8 set;
  1032. IRDA_DEBUG(0, "%s()\n", __func__ );
  1033. IRDA_ASSERT(dev != NULL, return -1;);
  1034. self = netdev_priv(dev);
  1035. IRDA_ASSERT(self != NULL, return 0;);
  1036. iobase = self->io.fir_base;
  1037. /* Stop device */
  1038. netif_stop_queue(dev);
  1039. /* Stop and remove instance of IrLAP */
  1040. if (self->irlap)
  1041. irlap_close(self->irlap);
  1042. self->irlap = NULL;
  1043. disable_dma(self->io.dma);
  1044. /* Save current set */
  1045. set = inb(iobase+SSR);
  1046. /* Disable interrupts */
  1047. switch_bank(iobase, SET0);
  1048. outb(0, iobase+ICR);
  1049. free_irq(self->io.irq, dev);
  1050. free_dma(self->io.dma);
  1051. /* Restore bank register */
  1052. outb(set, iobase+SSR);
  1053. return 0;
  1054. }
  1055. /*
  1056. * Function w83977af_net_ioctl (dev, rq, cmd)
  1057. *
  1058. * Process IOCTL commands for this device
  1059. *
  1060. */
  1061. static int w83977af_net_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1062. {
  1063. struct if_irda_req *irq = (struct if_irda_req *) rq;
  1064. struct w83977af_ir *self;
  1065. unsigned long flags;
  1066. int ret = 0;
  1067. IRDA_ASSERT(dev != NULL, return -1;);
  1068. self = netdev_priv(dev);
  1069. IRDA_ASSERT(self != NULL, return -1;);
  1070. IRDA_DEBUG(2, "%s(), %s, (cmd=0x%X)\n", __func__ , dev->name, cmd);
  1071. spin_lock_irqsave(&self->lock, flags);
  1072. switch (cmd) {
  1073. case SIOCSBANDWIDTH: /* Set bandwidth */
  1074. if (!capable(CAP_NET_ADMIN)) {
  1075. ret = -EPERM;
  1076. goto out;
  1077. }
  1078. w83977af_change_speed(self, irq->ifr_baudrate);
  1079. break;
  1080. case SIOCSMEDIABUSY: /* Set media busy */
  1081. if (!capable(CAP_NET_ADMIN)) {
  1082. ret = -EPERM;
  1083. goto out;
  1084. }
  1085. irda_device_set_media_busy(self->netdev, TRUE);
  1086. break;
  1087. case SIOCGRECEIVING: /* Check if we are receiving right now */
  1088. irq->ifr_receiving = w83977af_is_receiving(self);
  1089. break;
  1090. default:
  1091. ret = -EOPNOTSUPP;
  1092. }
  1093. out:
  1094. spin_unlock_irqrestore(&self->lock, flags);
  1095. return ret;
  1096. }
  1097. MODULE_AUTHOR("Dag Brattli <dagb@cs.uit.no>");
  1098. MODULE_DESCRIPTION("Winbond W83977AF IrDA Device Driver");
  1099. MODULE_LICENSE("GPL");
  1100. module_param(qos_mtt_bits, int, 0);
  1101. MODULE_PARM_DESC(qos_mtt_bits, "Mimimum Turn Time");
  1102. module_param_array(io, int, NULL, 0);
  1103. MODULE_PARM_DESC(io, "Base I/O addresses");
  1104. module_param_array(irq, int, NULL, 0);
  1105. MODULE_PARM_DESC(irq, "IRQ lines");
  1106. /*
  1107. * Function init_module (void)
  1108. *
  1109. *
  1110. *
  1111. */
  1112. module_init(w83977af_init);
  1113. /*
  1114. * Function cleanup_module (void)
  1115. *
  1116. *
  1117. *
  1118. */
  1119. module_exit(w83977af_cleanup);