cxgb3_main.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247
  1. /*
  2. * Copyright (c) 2003-2008 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <linux/moduleparam.h>
  34. #include <linux/init.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/etherdevice.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/mii.h>
  41. #include <linux/sockios.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/proc_fs.h>
  44. #include <linux/rtnetlink.h>
  45. #include <linux/firmware.h>
  46. #include <linux/log2.h>
  47. #include <asm/uaccess.h>
  48. #include "common.h"
  49. #include "cxgb3_ioctl.h"
  50. #include "regs.h"
  51. #include "cxgb3_offload.h"
  52. #include "version.h"
  53. #include "cxgb3_ctl_defs.h"
  54. #include "t3_cpl.h"
  55. #include "firmware_exports.h"
  56. enum {
  57. MAX_TXQ_ENTRIES = 16384,
  58. MAX_CTRL_TXQ_ENTRIES = 1024,
  59. MAX_RSPQ_ENTRIES = 16384,
  60. MAX_RX_BUFFERS = 16384,
  61. MAX_RX_JUMBO_BUFFERS = 16384,
  62. MIN_TXQ_ENTRIES = 4,
  63. MIN_CTRL_TXQ_ENTRIES = 4,
  64. MIN_RSPQ_ENTRIES = 32,
  65. MIN_FL_ENTRIES = 32
  66. };
  67. #define PORT_MASK ((1 << MAX_NPORTS) - 1)
  68. #define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
  69. NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
  70. NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
  71. #define EEPROM_MAGIC 0x38E2F10C
  72. #define CH_DEVICE(devid, idx) \
  73. { PCI_VENDOR_ID_CHELSIO, devid, PCI_ANY_ID, PCI_ANY_ID, 0, 0, idx }
  74. static const struct pci_device_id cxgb3_pci_tbl[] = {
  75. CH_DEVICE(0x20, 0), /* PE9000 */
  76. CH_DEVICE(0x21, 1), /* T302E */
  77. CH_DEVICE(0x22, 2), /* T310E */
  78. CH_DEVICE(0x23, 3), /* T320X */
  79. CH_DEVICE(0x24, 1), /* T302X */
  80. CH_DEVICE(0x25, 3), /* T320E */
  81. CH_DEVICE(0x26, 2), /* T310X */
  82. CH_DEVICE(0x30, 2), /* T3B10 */
  83. CH_DEVICE(0x31, 3), /* T3B20 */
  84. CH_DEVICE(0x32, 1), /* T3B02 */
  85. CH_DEVICE(0x35, 6), /* T3C20-derived T3C10 */
  86. {0,}
  87. };
  88. MODULE_DESCRIPTION(DRV_DESC);
  89. MODULE_AUTHOR("Chelsio Communications");
  90. MODULE_LICENSE("Dual BSD/GPL");
  91. MODULE_VERSION(DRV_VERSION);
  92. MODULE_DEVICE_TABLE(pci, cxgb3_pci_tbl);
  93. static int dflt_msg_enable = DFLT_MSG_ENABLE;
  94. module_param(dflt_msg_enable, int, 0644);
  95. MODULE_PARM_DESC(dflt_msg_enable, "Chelsio T3 default message enable bitmap");
  96. /*
  97. * The driver uses the best interrupt scheme available on a platform in the
  98. * order MSI-X, MSI, legacy pin interrupts. This parameter determines which
  99. * of these schemes the driver may consider as follows:
  100. *
  101. * msi = 2: choose from among all three options
  102. * msi = 1: only consider MSI and pin interrupts
  103. * msi = 0: force pin interrupts
  104. */
  105. static int msi = 2;
  106. module_param(msi, int, 0644);
  107. MODULE_PARM_DESC(msi, "whether to use MSI or MSI-X");
  108. /*
  109. * The driver enables offload as a default.
  110. * To disable it, use ofld_disable = 1.
  111. */
  112. static int ofld_disable = 0;
  113. module_param(ofld_disable, int, 0644);
  114. MODULE_PARM_DESC(ofld_disable, "whether to enable offload at init time or not");
  115. /*
  116. * We have work elements that we need to cancel when an interface is taken
  117. * down. Normally the work elements would be executed by keventd but that
  118. * can deadlock because of linkwatch. If our close method takes the rtnl
  119. * lock and linkwatch is ahead of our work elements in keventd, linkwatch
  120. * will block keventd as it needs the rtnl lock, and we'll deadlock waiting
  121. * for our work to complete. Get our own work queue to solve this.
  122. */
  123. static struct workqueue_struct *cxgb3_wq;
  124. /**
  125. * link_report - show link status and link speed/duplex
  126. * @p: the port whose settings are to be reported
  127. *
  128. * Shows the link status, speed, and duplex of a port.
  129. */
  130. static void link_report(struct net_device *dev)
  131. {
  132. if (!netif_carrier_ok(dev))
  133. printk(KERN_INFO "%s: link down\n", dev->name);
  134. else {
  135. const char *s = "10Mbps";
  136. const struct port_info *p = netdev_priv(dev);
  137. switch (p->link_config.speed) {
  138. case SPEED_10000:
  139. s = "10Gbps";
  140. break;
  141. case SPEED_1000:
  142. s = "1000Mbps";
  143. break;
  144. case SPEED_100:
  145. s = "100Mbps";
  146. break;
  147. }
  148. printk(KERN_INFO "%s: link up, %s, %s-duplex\n", dev->name, s,
  149. p->link_config.duplex == DUPLEX_FULL ? "full" : "half");
  150. }
  151. }
  152. void t3_os_link_fault(struct adapter *adap, int port_id, int state)
  153. {
  154. struct net_device *dev = adap->port[port_id];
  155. struct port_info *pi = netdev_priv(dev);
  156. if (state == netif_carrier_ok(dev))
  157. return;
  158. if (state) {
  159. struct cmac *mac = &pi->mac;
  160. netif_carrier_on(dev);
  161. /* Clear local faults */
  162. t3_xgm_intr_disable(adap, pi->port_id);
  163. t3_read_reg(adap, A_XGM_INT_STATUS +
  164. pi->mac.offset);
  165. t3_write_reg(adap,
  166. A_XGM_INT_CAUSE + pi->mac.offset,
  167. F_XGM_INT);
  168. t3_set_reg_field(adap,
  169. A_XGM_INT_ENABLE +
  170. pi->mac.offset,
  171. F_XGM_INT, F_XGM_INT);
  172. t3_xgm_intr_enable(adap, pi->port_id);
  173. t3_mac_enable(mac, MAC_DIRECTION_TX);
  174. } else
  175. netif_carrier_off(dev);
  176. link_report(dev);
  177. }
  178. /**
  179. * t3_os_link_changed - handle link status changes
  180. * @adapter: the adapter associated with the link change
  181. * @port_id: the port index whose limk status has changed
  182. * @link_stat: the new status of the link
  183. * @speed: the new speed setting
  184. * @duplex: the new duplex setting
  185. * @pause: the new flow-control setting
  186. *
  187. * This is the OS-dependent handler for link status changes. The OS
  188. * neutral handler takes care of most of the processing for these events,
  189. * then calls this handler for any OS-specific processing.
  190. */
  191. void t3_os_link_changed(struct adapter *adapter, int port_id, int link_stat,
  192. int speed, int duplex, int pause)
  193. {
  194. struct net_device *dev = adapter->port[port_id];
  195. struct port_info *pi = netdev_priv(dev);
  196. struct cmac *mac = &pi->mac;
  197. /* Skip changes from disabled ports. */
  198. if (!netif_running(dev))
  199. return;
  200. if (link_stat != netif_carrier_ok(dev)) {
  201. if (link_stat) {
  202. t3_mac_enable(mac, MAC_DIRECTION_RX);
  203. /* Clear local faults */
  204. t3_xgm_intr_disable(adapter, pi->port_id);
  205. t3_read_reg(adapter, A_XGM_INT_STATUS +
  206. pi->mac.offset);
  207. t3_write_reg(adapter,
  208. A_XGM_INT_CAUSE + pi->mac.offset,
  209. F_XGM_INT);
  210. t3_set_reg_field(adapter,
  211. A_XGM_INT_ENABLE + pi->mac.offset,
  212. F_XGM_INT, F_XGM_INT);
  213. t3_xgm_intr_enable(adapter, pi->port_id);
  214. netif_carrier_on(dev);
  215. } else {
  216. netif_carrier_off(dev);
  217. t3_xgm_intr_disable(adapter, pi->port_id);
  218. t3_read_reg(adapter, A_XGM_INT_STATUS + pi->mac.offset);
  219. t3_set_reg_field(adapter,
  220. A_XGM_INT_ENABLE + pi->mac.offset,
  221. F_XGM_INT, 0);
  222. if (is_10G(adapter))
  223. pi->phy.ops->power_down(&pi->phy, 1);
  224. t3_read_reg(adapter, A_XGM_INT_STATUS + pi->mac.offset);
  225. t3_mac_disable(mac, MAC_DIRECTION_RX);
  226. t3_link_start(&pi->phy, mac, &pi->link_config);
  227. }
  228. link_report(dev);
  229. }
  230. }
  231. /**
  232. * t3_os_phymod_changed - handle PHY module changes
  233. * @phy: the PHY reporting the module change
  234. * @mod_type: new module type
  235. *
  236. * This is the OS-dependent handler for PHY module changes. It is
  237. * invoked when a PHY module is removed or inserted for any OS-specific
  238. * processing.
  239. */
  240. void t3_os_phymod_changed(struct adapter *adap, int port_id)
  241. {
  242. static const char *mod_str[] = {
  243. NULL, "SR", "LR", "LRM", "TWINAX", "TWINAX", "unknown"
  244. };
  245. const struct net_device *dev = adap->port[port_id];
  246. const struct port_info *pi = netdev_priv(dev);
  247. if (pi->phy.modtype == phy_modtype_none)
  248. printk(KERN_INFO "%s: PHY module unplugged\n", dev->name);
  249. else
  250. printk(KERN_INFO "%s: %s PHY module inserted\n", dev->name,
  251. mod_str[pi->phy.modtype]);
  252. }
  253. static void cxgb_set_rxmode(struct net_device *dev)
  254. {
  255. struct t3_rx_mode rm;
  256. struct port_info *pi = netdev_priv(dev);
  257. init_rx_mode(&rm, dev, dev->mc_list);
  258. t3_mac_set_rx_mode(&pi->mac, &rm);
  259. }
  260. /**
  261. * link_start - enable a port
  262. * @dev: the device to enable
  263. *
  264. * Performs the MAC and PHY actions needed to enable a port.
  265. */
  266. static void link_start(struct net_device *dev)
  267. {
  268. struct t3_rx_mode rm;
  269. struct port_info *pi = netdev_priv(dev);
  270. struct cmac *mac = &pi->mac;
  271. init_rx_mode(&rm, dev, dev->mc_list);
  272. t3_mac_reset(mac);
  273. t3_mac_set_mtu(mac, dev->mtu);
  274. t3_mac_set_address(mac, 0, dev->dev_addr);
  275. t3_mac_set_rx_mode(mac, &rm);
  276. t3_link_start(&pi->phy, mac, &pi->link_config);
  277. t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
  278. }
  279. static inline void cxgb_disable_msi(struct adapter *adapter)
  280. {
  281. if (adapter->flags & USING_MSIX) {
  282. pci_disable_msix(adapter->pdev);
  283. adapter->flags &= ~USING_MSIX;
  284. } else if (adapter->flags & USING_MSI) {
  285. pci_disable_msi(adapter->pdev);
  286. adapter->flags &= ~USING_MSI;
  287. }
  288. }
  289. /*
  290. * Interrupt handler for asynchronous events used with MSI-X.
  291. */
  292. static irqreturn_t t3_async_intr_handler(int irq, void *cookie)
  293. {
  294. t3_slow_intr_handler(cookie);
  295. return IRQ_HANDLED;
  296. }
  297. /*
  298. * Name the MSI-X interrupts.
  299. */
  300. static void name_msix_vecs(struct adapter *adap)
  301. {
  302. int i, j, msi_idx = 1, n = sizeof(adap->msix_info[0].desc) - 1;
  303. snprintf(adap->msix_info[0].desc, n, "%s", adap->name);
  304. adap->msix_info[0].desc[n] = 0;
  305. for_each_port(adap, j) {
  306. struct net_device *d = adap->port[j];
  307. const struct port_info *pi = netdev_priv(d);
  308. for (i = 0; i < pi->nqsets; i++, msi_idx++) {
  309. snprintf(adap->msix_info[msi_idx].desc, n,
  310. "%s-%d", d->name, pi->first_qset + i);
  311. adap->msix_info[msi_idx].desc[n] = 0;
  312. }
  313. }
  314. }
  315. static int request_msix_data_irqs(struct adapter *adap)
  316. {
  317. int i, j, err, qidx = 0;
  318. for_each_port(adap, i) {
  319. int nqsets = adap2pinfo(adap, i)->nqsets;
  320. for (j = 0; j < nqsets; ++j) {
  321. err = request_irq(adap->msix_info[qidx + 1].vec,
  322. t3_intr_handler(adap,
  323. adap->sge.qs[qidx].
  324. rspq.polling), 0,
  325. adap->msix_info[qidx + 1].desc,
  326. &adap->sge.qs[qidx]);
  327. if (err) {
  328. while (--qidx >= 0)
  329. free_irq(adap->msix_info[qidx + 1].vec,
  330. &adap->sge.qs[qidx]);
  331. return err;
  332. }
  333. qidx++;
  334. }
  335. }
  336. return 0;
  337. }
  338. static void free_irq_resources(struct adapter *adapter)
  339. {
  340. if (adapter->flags & USING_MSIX) {
  341. int i, n = 0;
  342. free_irq(adapter->msix_info[0].vec, adapter);
  343. for_each_port(adapter, i)
  344. n += adap2pinfo(adapter, i)->nqsets;
  345. for (i = 0; i < n; ++i)
  346. free_irq(adapter->msix_info[i + 1].vec,
  347. &adapter->sge.qs[i]);
  348. } else
  349. free_irq(adapter->pdev->irq, adapter);
  350. }
  351. static int await_mgmt_replies(struct adapter *adap, unsigned long init_cnt,
  352. unsigned long n)
  353. {
  354. int attempts = 5;
  355. while (adap->sge.qs[0].rspq.offload_pkts < init_cnt + n) {
  356. if (!--attempts)
  357. return -ETIMEDOUT;
  358. msleep(10);
  359. }
  360. return 0;
  361. }
  362. static int init_tp_parity(struct adapter *adap)
  363. {
  364. int i;
  365. struct sk_buff *skb;
  366. struct cpl_set_tcb_field *greq;
  367. unsigned long cnt = adap->sge.qs[0].rspq.offload_pkts;
  368. t3_tp_set_offload_mode(adap, 1);
  369. for (i = 0; i < 16; i++) {
  370. struct cpl_smt_write_req *req;
  371. skb = alloc_skb(sizeof(*req), GFP_KERNEL | __GFP_NOFAIL);
  372. req = (struct cpl_smt_write_req *)__skb_put(skb, sizeof(*req));
  373. memset(req, 0, sizeof(*req));
  374. req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
  375. OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, i));
  376. req->iff = i;
  377. t3_mgmt_tx(adap, skb);
  378. }
  379. for (i = 0; i < 2048; i++) {
  380. struct cpl_l2t_write_req *req;
  381. skb = alloc_skb(sizeof(*req), GFP_KERNEL | __GFP_NOFAIL);
  382. req = (struct cpl_l2t_write_req *)__skb_put(skb, sizeof(*req));
  383. memset(req, 0, sizeof(*req));
  384. req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
  385. OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_L2T_WRITE_REQ, i));
  386. req->params = htonl(V_L2T_W_IDX(i));
  387. t3_mgmt_tx(adap, skb);
  388. }
  389. for (i = 0; i < 2048; i++) {
  390. struct cpl_rte_write_req *req;
  391. skb = alloc_skb(sizeof(*req), GFP_KERNEL | __GFP_NOFAIL);
  392. req = (struct cpl_rte_write_req *)__skb_put(skb, sizeof(*req));
  393. memset(req, 0, sizeof(*req));
  394. req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
  395. OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_RTE_WRITE_REQ, i));
  396. req->l2t_idx = htonl(V_L2T_W_IDX(i));
  397. t3_mgmt_tx(adap, skb);
  398. }
  399. skb = alloc_skb(sizeof(*greq), GFP_KERNEL | __GFP_NOFAIL);
  400. greq = (struct cpl_set_tcb_field *)__skb_put(skb, sizeof(*greq));
  401. memset(greq, 0, sizeof(*greq));
  402. greq->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
  403. OPCODE_TID(greq) = htonl(MK_OPCODE_TID(CPL_SET_TCB_FIELD, 0));
  404. greq->mask = cpu_to_be64(1);
  405. t3_mgmt_tx(adap, skb);
  406. i = await_mgmt_replies(adap, cnt, 16 + 2048 + 2048 + 1);
  407. t3_tp_set_offload_mode(adap, 0);
  408. return i;
  409. }
  410. /**
  411. * setup_rss - configure RSS
  412. * @adap: the adapter
  413. *
  414. * Sets up RSS to distribute packets to multiple receive queues. We
  415. * configure the RSS CPU lookup table to distribute to the number of HW
  416. * receive queues, and the response queue lookup table to narrow that
  417. * down to the response queues actually configured for each port.
  418. * We always configure the RSS mapping for two ports since the mapping
  419. * table has plenty of entries.
  420. */
  421. static void setup_rss(struct adapter *adap)
  422. {
  423. int i;
  424. unsigned int nq0 = adap2pinfo(adap, 0)->nqsets;
  425. unsigned int nq1 = adap->port[1] ? adap2pinfo(adap, 1)->nqsets : 1;
  426. u8 cpus[SGE_QSETS + 1];
  427. u16 rspq_map[RSS_TABLE_SIZE];
  428. for (i = 0; i < SGE_QSETS; ++i)
  429. cpus[i] = i;
  430. cpus[SGE_QSETS] = 0xff; /* terminator */
  431. for (i = 0; i < RSS_TABLE_SIZE / 2; ++i) {
  432. rspq_map[i] = i % nq0;
  433. rspq_map[i + RSS_TABLE_SIZE / 2] = (i % nq1) + nq0;
  434. }
  435. t3_config_rss(adap, F_RQFEEDBACKENABLE | F_TNLLKPEN | F_TNLMAPEN |
  436. F_TNLPRTEN | F_TNL2TUPEN | F_TNL4TUPEN |
  437. V_RRCPLCPUSIZE(6) | F_HASHTOEPLITZ, cpus, rspq_map);
  438. }
  439. static void init_napi(struct adapter *adap)
  440. {
  441. int i;
  442. for (i = 0; i < SGE_QSETS; i++) {
  443. struct sge_qset *qs = &adap->sge.qs[i];
  444. if (qs->adap)
  445. netif_napi_add(qs->netdev, &qs->napi, qs->napi.poll,
  446. 64);
  447. }
  448. /*
  449. * netif_napi_add() can be called only once per napi_struct because it
  450. * adds each new napi_struct to a list. Be careful not to call it a
  451. * second time, e.g., during EEH recovery, by making a note of it.
  452. */
  453. adap->flags |= NAPI_INIT;
  454. }
  455. /*
  456. * Wait until all NAPI handlers are descheduled. This includes the handlers of
  457. * both netdevices representing interfaces and the dummy ones for the extra
  458. * queues.
  459. */
  460. static void quiesce_rx(struct adapter *adap)
  461. {
  462. int i;
  463. for (i = 0; i < SGE_QSETS; i++)
  464. if (adap->sge.qs[i].adap)
  465. napi_disable(&adap->sge.qs[i].napi);
  466. }
  467. static void enable_all_napi(struct adapter *adap)
  468. {
  469. int i;
  470. for (i = 0; i < SGE_QSETS; i++)
  471. if (adap->sge.qs[i].adap)
  472. napi_enable(&adap->sge.qs[i].napi);
  473. }
  474. /**
  475. * set_qset_lro - Turn a queue set's LRO capability on and off
  476. * @dev: the device the qset is attached to
  477. * @qset_idx: the queue set index
  478. * @val: the LRO switch
  479. *
  480. * Sets LRO on or off for a particular queue set.
  481. * the device's features flag is updated to reflect the LRO
  482. * capability when all queues belonging to the device are
  483. * in the same state.
  484. */
  485. static void set_qset_lro(struct net_device *dev, int qset_idx, int val)
  486. {
  487. struct port_info *pi = netdev_priv(dev);
  488. struct adapter *adapter = pi->adapter;
  489. adapter->params.sge.qset[qset_idx].lro = !!val;
  490. adapter->sge.qs[qset_idx].lro_enabled = !!val;
  491. }
  492. /**
  493. * setup_sge_qsets - configure SGE Tx/Rx/response queues
  494. * @adap: the adapter
  495. *
  496. * Determines how many sets of SGE queues to use and initializes them.
  497. * We support multiple queue sets per port if we have MSI-X, otherwise
  498. * just one queue set per port.
  499. */
  500. static int setup_sge_qsets(struct adapter *adap)
  501. {
  502. int i, j, err, irq_idx = 0, qset_idx = 0;
  503. unsigned int ntxq = SGE_TXQ_PER_SET;
  504. if (adap->params.rev > 0 && !(adap->flags & USING_MSI))
  505. irq_idx = -1;
  506. for_each_port(adap, i) {
  507. struct net_device *dev = adap->port[i];
  508. struct port_info *pi = netdev_priv(dev);
  509. pi->qs = &adap->sge.qs[pi->first_qset];
  510. for (j = pi->first_qset; j < pi->first_qset + pi->nqsets;
  511. ++j, ++qset_idx) {
  512. set_qset_lro(dev, qset_idx, pi->rx_offload & T3_LRO);
  513. err = t3_sge_alloc_qset(adap, qset_idx, 1,
  514. (adap->flags & USING_MSIX) ? qset_idx + 1 :
  515. irq_idx,
  516. &adap->params.sge.qset[qset_idx], ntxq, dev,
  517. netdev_get_tx_queue(dev, j));
  518. if (err) {
  519. t3_free_sge_resources(adap);
  520. return err;
  521. }
  522. }
  523. }
  524. return 0;
  525. }
  526. static ssize_t attr_show(struct device *d, char *buf,
  527. ssize_t(*format) (struct net_device *, char *))
  528. {
  529. ssize_t len;
  530. /* Synchronize with ioctls that may shut down the device */
  531. rtnl_lock();
  532. len = (*format) (to_net_dev(d), buf);
  533. rtnl_unlock();
  534. return len;
  535. }
  536. static ssize_t attr_store(struct device *d,
  537. const char *buf, size_t len,
  538. ssize_t(*set) (struct net_device *, unsigned int),
  539. unsigned int min_val, unsigned int max_val)
  540. {
  541. char *endp;
  542. ssize_t ret;
  543. unsigned int val;
  544. if (!capable(CAP_NET_ADMIN))
  545. return -EPERM;
  546. val = simple_strtoul(buf, &endp, 0);
  547. if (endp == buf || val < min_val || val > max_val)
  548. return -EINVAL;
  549. rtnl_lock();
  550. ret = (*set) (to_net_dev(d), val);
  551. if (!ret)
  552. ret = len;
  553. rtnl_unlock();
  554. return ret;
  555. }
  556. #define CXGB3_SHOW(name, val_expr) \
  557. static ssize_t format_##name(struct net_device *dev, char *buf) \
  558. { \
  559. struct port_info *pi = netdev_priv(dev); \
  560. struct adapter *adap = pi->adapter; \
  561. return sprintf(buf, "%u\n", val_expr); \
  562. } \
  563. static ssize_t show_##name(struct device *d, struct device_attribute *attr, \
  564. char *buf) \
  565. { \
  566. return attr_show(d, buf, format_##name); \
  567. }
  568. static ssize_t set_nfilters(struct net_device *dev, unsigned int val)
  569. {
  570. struct port_info *pi = netdev_priv(dev);
  571. struct adapter *adap = pi->adapter;
  572. int min_tids = is_offload(adap) ? MC5_MIN_TIDS : 0;
  573. if (adap->flags & FULL_INIT_DONE)
  574. return -EBUSY;
  575. if (val && adap->params.rev == 0)
  576. return -EINVAL;
  577. if (val > t3_mc5_size(&adap->mc5) - adap->params.mc5.nservers -
  578. min_tids)
  579. return -EINVAL;
  580. adap->params.mc5.nfilters = val;
  581. return 0;
  582. }
  583. static ssize_t store_nfilters(struct device *d, struct device_attribute *attr,
  584. const char *buf, size_t len)
  585. {
  586. return attr_store(d, buf, len, set_nfilters, 0, ~0);
  587. }
  588. static ssize_t set_nservers(struct net_device *dev, unsigned int val)
  589. {
  590. struct port_info *pi = netdev_priv(dev);
  591. struct adapter *adap = pi->adapter;
  592. if (adap->flags & FULL_INIT_DONE)
  593. return -EBUSY;
  594. if (val > t3_mc5_size(&adap->mc5) - adap->params.mc5.nfilters -
  595. MC5_MIN_TIDS)
  596. return -EINVAL;
  597. adap->params.mc5.nservers = val;
  598. return 0;
  599. }
  600. static ssize_t store_nservers(struct device *d, struct device_attribute *attr,
  601. const char *buf, size_t len)
  602. {
  603. return attr_store(d, buf, len, set_nservers, 0, ~0);
  604. }
  605. #define CXGB3_ATTR_R(name, val_expr) \
  606. CXGB3_SHOW(name, val_expr) \
  607. static DEVICE_ATTR(name, S_IRUGO, show_##name, NULL)
  608. #define CXGB3_ATTR_RW(name, val_expr, store_method) \
  609. CXGB3_SHOW(name, val_expr) \
  610. static DEVICE_ATTR(name, S_IRUGO | S_IWUSR, show_##name, store_method)
  611. CXGB3_ATTR_R(cam_size, t3_mc5_size(&adap->mc5));
  612. CXGB3_ATTR_RW(nfilters, adap->params.mc5.nfilters, store_nfilters);
  613. CXGB3_ATTR_RW(nservers, adap->params.mc5.nservers, store_nservers);
  614. static struct attribute *cxgb3_attrs[] = {
  615. &dev_attr_cam_size.attr,
  616. &dev_attr_nfilters.attr,
  617. &dev_attr_nservers.attr,
  618. NULL
  619. };
  620. static struct attribute_group cxgb3_attr_group = {.attrs = cxgb3_attrs };
  621. static ssize_t tm_attr_show(struct device *d,
  622. char *buf, int sched)
  623. {
  624. struct port_info *pi = netdev_priv(to_net_dev(d));
  625. struct adapter *adap = pi->adapter;
  626. unsigned int v, addr, bpt, cpt;
  627. ssize_t len;
  628. addr = A_TP_TX_MOD_Q1_Q0_RATE_LIMIT - sched / 2;
  629. rtnl_lock();
  630. t3_write_reg(adap, A_TP_TM_PIO_ADDR, addr);
  631. v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
  632. if (sched & 1)
  633. v >>= 16;
  634. bpt = (v >> 8) & 0xff;
  635. cpt = v & 0xff;
  636. if (!cpt)
  637. len = sprintf(buf, "disabled\n");
  638. else {
  639. v = (adap->params.vpd.cclk * 1000) / cpt;
  640. len = sprintf(buf, "%u Kbps\n", (v * bpt) / 125);
  641. }
  642. rtnl_unlock();
  643. return len;
  644. }
  645. static ssize_t tm_attr_store(struct device *d,
  646. const char *buf, size_t len, int sched)
  647. {
  648. struct port_info *pi = netdev_priv(to_net_dev(d));
  649. struct adapter *adap = pi->adapter;
  650. unsigned int val;
  651. char *endp;
  652. ssize_t ret;
  653. if (!capable(CAP_NET_ADMIN))
  654. return -EPERM;
  655. val = simple_strtoul(buf, &endp, 0);
  656. if (endp == buf || val > 10000000)
  657. return -EINVAL;
  658. rtnl_lock();
  659. ret = t3_config_sched(adap, val, sched);
  660. if (!ret)
  661. ret = len;
  662. rtnl_unlock();
  663. return ret;
  664. }
  665. #define TM_ATTR(name, sched) \
  666. static ssize_t show_##name(struct device *d, struct device_attribute *attr, \
  667. char *buf) \
  668. { \
  669. return tm_attr_show(d, buf, sched); \
  670. } \
  671. static ssize_t store_##name(struct device *d, struct device_attribute *attr, \
  672. const char *buf, size_t len) \
  673. { \
  674. return tm_attr_store(d, buf, len, sched); \
  675. } \
  676. static DEVICE_ATTR(name, S_IRUGO | S_IWUSR, show_##name, store_##name)
  677. TM_ATTR(sched0, 0);
  678. TM_ATTR(sched1, 1);
  679. TM_ATTR(sched2, 2);
  680. TM_ATTR(sched3, 3);
  681. TM_ATTR(sched4, 4);
  682. TM_ATTR(sched5, 5);
  683. TM_ATTR(sched6, 6);
  684. TM_ATTR(sched7, 7);
  685. static struct attribute *offload_attrs[] = {
  686. &dev_attr_sched0.attr,
  687. &dev_attr_sched1.attr,
  688. &dev_attr_sched2.attr,
  689. &dev_attr_sched3.attr,
  690. &dev_attr_sched4.attr,
  691. &dev_attr_sched5.attr,
  692. &dev_attr_sched6.attr,
  693. &dev_attr_sched7.attr,
  694. NULL
  695. };
  696. static struct attribute_group offload_attr_group = {.attrs = offload_attrs };
  697. /*
  698. * Sends an sk_buff to an offload queue driver
  699. * after dealing with any active network taps.
  700. */
  701. static inline int offload_tx(struct t3cdev *tdev, struct sk_buff *skb)
  702. {
  703. int ret;
  704. local_bh_disable();
  705. ret = t3_offload_tx(tdev, skb);
  706. local_bh_enable();
  707. return ret;
  708. }
  709. static int write_smt_entry(struct adapter *adapter, int idx)
  710. {
  711. struct cpl_smt_write_req *req;
  712. struct sk_buff *skb = alloc_skb(sizeof(*req), GFP_KERNEL);
  713. if (!skb)
  714. return -ENOMEM;
  715. req = (struct cpl_smt_write_req *)__skb_put(skb, sizeof(*req));
  716. req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
  717. OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, idx));
  718. req->mtu_idx = NMTUS - 1; /* should be 0 but there's a T3 bug */
  719. req->iff = idx;
  720. memset(req->src_mac1, 0, sizeof(req->src_mac1));
  721. memcpy(req->src_mac0, adapter->port[idx]->dev_addr, ETH_ALEN);
  722. skb->priority = 1;
  723. offload_tx(&adapter->tdev, skb);
  724. return 0;
  725. }
  726. static int init_smt(struct adapter *adapter)
  727. {
  728. int i;
  729. for_each_port(adapter, i)
  730. write_smt_entry(adapter, i);
  731. return 0;
  732. }
  733. static void init_port_mtus(struct adapter *adapter)
  734. {
  735. unsigned int mtus = adapter->port[0]->mtu;
  736. if (adapter->port[1])
  737. mtus |= adapter->port[1]->mtu << 16;
  738. t3_write_reg(adapter, A_TP_MTU_PORT_TABLE, mtus);
  739. }
  740. static int send_pktsched_cmd(struct adapter *adap, int sched, int qidx, int lo,
  741. int hi, int port)
  742. {
  743. struct sk_buff *skb;
  744. struct mngt_pktsched_wr *req;
  745. int ret;
  746. skb = alloc_skb(sizeof(*req), GFP_KERNEL | __GFP_NOFAIL);
  747. req = (struct mngt_pktsched_wr *)skb_put(skb, sizeof(*req));
  748. req->wr_hi = htonl(V_WR_OP(FW_WROPCODE_MNGT));
  749. req->mngt_opcode = FW_MNGTOPCODE_PKTSCHED_SET;
  750. req->sched = sched;
  751. req->idx = qidx;
  752. req->min = lo;
  753. req->max = hi;
  754. req->binding = port;
  755. ret = t3_mgmt_tx(adap, skb);
  756. return ret;
  757. }
  758. static int bind_qsets(struct adapter *adap)
  759. {
  760. int i, j, err = 0;
  761. for_each_port(adap, i) {
  762. const struct port_info *pi = adap2pinfo(adap, i);
  763. for (j = 0; j < pi->nqsets; ++j) {
  764. int ret = send_pktsched_cmd(adap, 1,
  765. pi->first_qset + j, -1,
  766. -1, i);
  767. if (ret)
  768. err = ret;
  769. }
  770. }
  771. return err;
  772. }
  773. #define FW_FNAME "cxgb3/t3fw-%d.%d.%d.bin"
  774. #define TPSRAM_NAME "cxgb3/t3%c_psram-%d.%d.%d.bin"
  775. static int upgrade_fw(struct adapter *adap)
  776. {
  777. int ret;
  778. char buf[64];
  779. const struct firmware *fw;
  780. struct device *dev = &adap->pdev->dev;
  781. snprintf(buf, sizeof(buf), FW_FNAME, FW_VERSION_MAJOR,
  782. FW_VERSION_MINOR, FW_VERSION_MICRO);
  783. ret = request_firmware(&fw, buf, dev);
  784. if (ret < 0) {
  785. dev_err(dev, "could not upgrade firmware: unable to load %s\n",
  786. buf);
  787. return ret;
  788. }
  789. ret = t3_load_fw(adap, fw->data, fw->size);
  790. release_firmware(fw);
  791. if (ret == 0)
  792. dev_info(dev, "successful upgrade to firmware %d.%d.%d\n",
  793. FW_VERSION_MAJOR, FW_VERSION_MINOR, FW_VERSION_MICRO);
  794. else
  795. dev_err(dev, "failed to upgrade to firmware %d.%d.%d\n",
  796. FW_VERSION_MAJOR, FW_VERSION_MINOR, FW_VERSION_MICRO);
  797. return ret;
  798. }
  799. static inline char t3rev2char(struct adapter *adapter)
  800. {
  801. char rev = 0;
  802. switch(adapter->params.rev) {
  803. case T3_REV_B:
  804. case T3_REV_B2:
  805. rev = 'b';
  806. break;
  807. case T3_REV_C:
  808. rev = 'c';
  809. break;
  810. }
  811. return rev;
  812. }
  813. static int update_tpsram(struct adapter *adap)
  814. {
  815. const struct firmware *tpsram;
  816. char buf[64];
  817. struct device *dev = &adap->pdev->dev;
  818. int ret;
  819. char rev;
  820. rev = t3rev2char(adap);
  821. if (!rev)
  822. return 0;
  823. snprintf(buf, sizeof(buf), TPSRAM_NAME, rev,
  824. TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO);
  825. ret = request_firmware(&tpsram, buf, dev);
  826. if (ret < 0) {
  827. dev_err(dev, "could not load TP SRAM: unable to load %s\n",
  828. buf);
  829. return ret;
  830. }
  831. ret = t3_check_tpsram(adap, tpsram->data, tpsram->size);
  832. if (ret)
  833. goto release_tpsram;
  834. ret = t3_set_proto_sram(adap, tpsram->data);
  835. if (ret == 0)
  836. dev_info(dev,
  837. "successful update of protocol engine "
  838. "to %d.%d.%d\n",
  839. TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO);
  840. else
  841. dev_err(dev, "failed to update of protocol engine %d.%d.%d\n",
  842. TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO);
  843. if (ret)
  844. dev_err(dev, "loading protocol SRAM failed\n");
  845. release_tpsram:
  846. release_firmware(tpsram);
  847. return ret;
  848. }
  849. /**
  850. * cxgb_up - enable the adapter
  851. * @adapter: adapter being enabled
  852. *
  853. * Called when the first port is enabled, this function performs the
  854. * actions necessary to make an adapter operational, such as completing
  855. * the initialization of HW modules, and enabling interrupts.
  856. *
  857. * Must be called with the rtnl lock held.
  858. */
  859. static int cxgb_up(struct adapter *adap)
  860. {
  861. int err;
  862. if (!(adap->flags & FULL_INIT_DONE)) {
  863. err = t3_check_fw_version(adap);
  864. if (err == -EINVAL) {
  865. err = upgrade_fw(adap);
  866. CH_WARN(adap, "FW upgrade to %d.%d.%d %s\n",
  867. FW_VERSION_MAJOR, FW_VERSION_MINOR,
  868. FW_VERSION_MICRO, err ? "failed" : "succeeded");
  869. }
  870. err = t3_check_tpsram_version(adap);
  871. if (err == -EINVAL) {
  872. err = update_tpsram(adap);
  873. CH_WARN(adap, "TP upgrade to %d.%d.%d %s\n",
  874. TP_VERSION_MAJOR, TP_VERSION_MINOR,
  875. TP_VERSION_MICRO, err ? "failed" : "succeeded");
  876. }
  877. /*
  878. * Clear interrupts now to catch errors if t3_init_hw fails.
  879. * We clear them again later as initialization may trigger
  880. * conditions that can interrupt.
  881. */
  882. t3_intr_clear(adap);
  883. err = t3_init_hw(adap, 0);
  884. if (err)
  885. goto out;
  886. t3_set_reg_field(adap, A_TP_PARA_REG5, 0, F_RXDDPOFFINIT);
  887. t3_write_reg(adap, A_ULPRX_TDDP_PSZ, V_HPZ0(PAGE_SHIFT - 12));
  888. err = setup_sge_qsets(adap);
  889. if (err)
  890. goto out;
  891. setup_rss(adap);
  892. if (!(adap->flags & NAPI_INIT))
  893. init_napi(adap);
  894. t3_start_sge_timers(adap);
  895. adap->flags |= FULL_INIT_DONE;
  896. }
  897. t3_intr_clear(adap);
  898. if (adap->flags & USING_MSIX) {
  899. name_msix_vecs(adap);
  900. err = request_irq(adap->msix_info[0].vec,
  901. t3_async_intr_handler, 0,
  902. adap->msix_info[0].desc, adap);
  903. if (err)
  904. goto irq_err;
  905. err = request_msix_data_irqs(adap);
  906. if (err) {
  907. free_irq(adap->msix_info[0].vec, adap);
  908. goto irq_err;
  909. }
  910. } else if ((err = request_irq(adap->pdev->irq,
  911. t3_intr_handler(adap,
  912. adap->sge.qs[0].rspq.
  913. polling),
  914. (adap->flags & USING_MSI) ?
  915. 0 : IRQF_SHARED,
  916. adap->name, adap)))
  917. goto irq_err;
  918. enable_all_napi(adap);
  919. t3_sge_start(adap);
  920. t3_intr_enable(adap);
  921. if (adap->params.rev >= T3_REV_C && !(adap->flags & TP_PARITY_INIT) &&
  922. is_offload(adap) && init_tp_parity(adap) == 0)
  923. adap->flags |= TP_PARITY_INIT;
  924. if (adap->flags & TP_PARITY_INIT) {
  925. t3_write_reg(adap, A_TP_INT_CAUSE,
  926. F_CMCACHEPERR | F_ARPLUTPERR);
  927. t3_write_reg(adap, A_TP_INT_ENABLE, 0x7fbfffff);
  928. }
  929. if (!(adap->flags & QUEUES_BOUND)) {
  930. err = bind_qsets(adap);
  931. if (err) {
  932. CH_ERR(adap, "failed to bind qsets, err %d\n", err);
  933. t3_intr_disable(adap);
  934. free_irq_resources(adap);
  935. goto out;
  936. }
  937. adap->flags |= QUEUES_BOUND;
  938. }
  939. out:
  940. return err;
  941. irq_err:
  942. CH_ERR(adap, "request_irq failed, err %d\n", err);
  943. goto out;
  944. }
  945. /*
  946. * Release resources when all the ports and offloading have been stopped.
  947. */
  948. static void cxgb_down(struct adapter *adapter)
  949. {
  950. t3_sge_stop(adapter);
  951. spin_lock_irq(&adapter->work_lock); /* sync with PHY intr task */
  952. t3_intr_disable(adapter);
  953. spin_unlock_irq(&adapter->work_lock);
  954. free_irq_resources(adapter);
  955. quiesce_rx(adapter);
  956. flush_workqueue(cxgb3_wq); /* wait for external IRQ handler */
  957. }
  958. static void schedule_chk_task(struct adapter *adap)
  959. {
  960. unsigned int timeo;
  961. timeo = adap->params.linkpoll_period ?
  962. (HZ * adap->params.linkpoll_period) / 10 :
  963. adap->params.stats_update_period * HZ;
  964. if (timeo)
  965. queue_delayed_work(cxgb3_wq, &adap->adap_check_task, timeo);
  966. }
  967. static int offload_open(struct net_device *dev)
  968. {
  969. struct port_info *pi = netdev_priv(dev);
  970. struct adapter *adapter = pi->adapter;
  971. struct t3cdev *tdev = dev2t3cdev(dev);
  972. int adap_up = adapter->open_device_map & PORT_MASK;
  973. int err;
  974. if (test_and_set_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map))
  975. return 0;
  976. if (!adap_up && (err = cxgb_up(adapter)) < 0)
  977. goto out;
  978. t3_tp_set_offload_mode(adapter, 1);
  979. tdev->lldev = adapter->port[0];
  980. err = cxgb3_offload_activate(adapter);
  981. if (err)
  982. goto out;
  983. init_port_mtus(adapter);
  984. t3_load_mtus(adapter, adapter->params.mtus, adapter->params.a_wnd,
  985. adapter->params.b_wnd,
  986. adapter->params.rev == 0 ?
  987. adapter->port[0]->mtu : 0xffff);
  988. init_smt(adapter);
  989. if (sysfs_create_group(&tdev->lldev->dev.kobj, &offload_attr_group))
  990. dev_dbg(&dev->dev, "cannot create sysfs group\n");
  991. /* Call back all registered clients */
  992. cxgb3_add_clients(tdev);
  993. out:
  994. /* restore them in case the offload module has changed them */
  995. if (err) {
  996. t3_tp_set_offload_mode(adapter, 0);
  997. clear_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map);
  998. cxgb3_set_dummy_ops(tdev);
  999. }
  1000. return err;
  1001. }
  1002. static int offload_close(struct t3cdev *tdev)
  1003. {
  1004. struct adapter *adapter = tdev2adap(tdev);
  1005. if (!test_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map))
  1006. return 0;
  1007. /* Call back all registered clients */
  1008. cxgb3_remove_clients(tdev);
  1009. sysfs_remove_group(&tdev->lldev->dev.kobj, &offload_attr_group);
  1010. /* Flush work scheduled while releasing TIDs */
  1011. flush_scheduled_work();
  1012. tdev->lldev = NULL;
  1013. cxgb3_set_dummy_ops(tdev);
  1014. t3_tp_set_offload_mode(adapter, 0);
  1015. clear_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map);
  1016. if (!adapter->open_device_map)
  1017. cxgb_down(adapter);
  1018. cxgb3_offload_deactivate(adapter);
  1019. return 0;
  1020. }
  1021. static int cxgb_open(struct net_device *dev)
  1022. {
  1023. struct port_info *pi = netdev_priv(dev);
  1024. struct adapter *adapter = pi->adapter;
  1025. int other_ports = adapter->open_device_map & PORT_MASK;
  1026. int err;
  1027. if (!adapter->open_device_map && (err = cxgb_up(adapter)) < 0)
  1028. return err;
  1029. set_bit(pi->port_id, &adapter->open_device_map);
  1030. if (is_offload(adapter) && !ofld_disable) {
  1031. err = offload_open(dev);
  1032. if (err)
  1033. printk(KERN_WARNING
  1034. "Could not initialize offload capabilities\n");
  1035. }
  1036. dev->real_num_tx_queues = pi->nqsets;
  1037. link_start(dev);
  1038. t3_port_intr_enable(adapter, pi->port_id);
  1039. netif_tx_start_all_queues(dev);
  1040. if (!other_ports)
  1041. schedule_chk_task(adapter);
  1042. return 0;
  1043. }
  1044. static int cxgb_close(struct net_device *dev)
  1045. {
  1046. struct port_info *pi = netdev_priv(dev);
  1047. struct adapter *adapter = pi->adapter;
  1048. /* Stop link fault interrupts */
  1049. t3_xgm_intr_disable(adapter, pi->port_id);
  1050. t3_read_reg(adapter, A_XGM_INT_STATUS + pi->mac.offset);
  1051. t3_port_intr_disable(adapter, pi->port_id);
  1052. netif_tx_stop_all_queues(dev);
  1053. pi->phy.ops->power_down(&pi->phy, 1);
  1054. netif_carrier_off(dev);
  1055. t3_mac_disable(&pi->mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX);
  1056. spin_lock_irq(&adapter->work_lock); /* sync with update task */
  1057. clear_bit(pi->port_id, &adapter->open_device_map);
  1058. spin_unlock_irq(&adapter->work_lock);
  1059. if (!(adapter->open_device_map & PORT_MASK))
  1060. cancel_delayed_work_sync(&adapter->adap_check_task);
  1061. if (!adapter->open_device_map)
  1062. cxgb_down(adapter);
  1063. return 0;
  1064. }
  1065. static struct net_device_stats *cxgb_get_stats(struct net_device *dev)
  1066. {
  1067. struct port_info *pi = netdev_priv(dev);
  1068. struct adapter *adapter = pi->adapter;
  1069. struct net_device_stats *ns = &pi->netstats;
  1070. const struct mac_stats *pstats;
  1071. spin_lock(&adapter->stats_lock);
  1072. pstats = t3_mac_update_stats(&pi->mac);
  1073. spin_unlock(&adapter->stats_lock);
  1074. ns->tx_bytes = pstats->tx_octets;
  1075. ns->tx_packets = pstats->tx_frames;
  1076. ns->rx_bytes = pstats->rx_octets;
  1077. ns->rx_packets = pstats->rx_frames;
  1078. ns->multicast = pstats->rx_mcast_frames;
  1079. ns->tx_errors = pstats->tx_underrun;
  1080. ns->rx_errors = pstats->rx_symbol_errs + pstats->rx_fcs_errs +
  1081. pstats->rx_too_long + pstats->rx_jabber + pstats->rx_short +
  1082. pstats->rx_fifo_ovfl;
  1083. /* detailed rx_errors */
  1084. ns->rx_length_errors = pstats->rx_jabber + pstats->rx_too_long;
  1085. ns->rx_over_errors = 0;
  1086. ns->rx_crc_errors = pstats->rx_fcs_errs;
  1087. ns->rx_frame_errors = pstats->rx_symbol_errs;
  1088. ns->rx_fifo_errors = pstats->rx_fifo_ovfl;
  1089. ns->rx_missed_errors = pstats->rx_cong_drops;
  1090. /* detailed tx_errors */
  1091. ns->tx_aborted_errors = 0;
  1092. ns->tx_carrier_errors = 0;
  1093. ns->tx_fifo_errors = pstats->tx_underrun;
  1094. ns->tx_heartbeat_errors = 0;
  1095. ns->tx_window_errors = 0;
  1096. return ns;
  1097. }
  1098. static u32 get_msglevel(struct net_device *dev)
  1099. {
  1100. struct port_info *pi = netdev_priv(dev);
  1101. struct adapter *adapter = pi->adapter;
  1102. return adapter->msg_enable;
  1103. }
  1104. static void set_msglevel(struct net_device *dev, u32 val)
  1105. {
  1106. struct port_info *pi = netdev_priv(dev);
  1107. struct adapter *adapter = pi->adapter;
  1108. adapter->msg_enable = val;
  1109. }
  1110. static char stats_strings[][ETH_GSTRING_LEN] = {
  1111. "TxOctetsOK ",
  1112. "TxFramesOK ",
  1113. "TxMulticastFramesOK",
  1114. "TxBroadcastFramesOK",
  1115. "TxPauseFrames ",
  1116. "TxUnderrun ",
  1117. "TxExtUnderrun ",
  1118. "TxFrames64 ",
  1119. "TxFrames65To127 ",
  1120. "TxFrames128To255 ",
  1121. "TxFrames256To511 ",
  1122. "TxFrames512To1023 ",
  1123. "TxFrames1024To1518 ",
  1124. "TxFrames1519ToMax ",
  1125. "RxOctetsOK ",
  1126. "RxFramesOK ",
  1127. "RxMulticastFramesOK",
  1128. "RxBroadcastFramesOK",
  1129. "RxPauseFrames ",
  1130. "RxFCSErrors ",
  1131. "RxSymbolErrors ",
  1132. "RxShortErrors ",
  1133. "RxJabberErrors ",
  1134. "RxLengthErrors ",
  1135. "RxFIFOoverflow ",
  1136. "RxFrames64 ",
  1137. "RxFrames65To127 ",
  1138. "RxFrames128To255 ",
  1139. "RxFrames256To511 ",
  1140. "RxFrames512To1023 ",
  1141. "RxFrames1024To1518 ",
  1142. "RxFrames1519ToMax ",
  1143. "PhyFIFOErrors ",
  1144. "TSO ",
  1145. "VLANextractions ",
  1146. "VLANinsertions ",
  1147. "TxCsumOffload ",
  1148. "RxCsumGood ",
  1149. "LroAggregated ",
  1150. "LroFlushed ",
  1151. "LroNoDesc ",
  1152. "RxDrops ",
  1153. "CheckTXEnToggled ",
  1154. "CheckResets ",
  1155. "LinkFaults ",
  1156. };
  1157. static int get_sset_count(struct net_device *dev, int sset)
  1158. {
  1159. switch (sset) {
  1160. case ETH_SS_STATS:
  1161. return ARRAY_SIZE(stats_strings);
  1162. default:
  1163. return -EOPNOTSUPP;
  1164. }
  1165. }
  1166. #define T3_REGMAP_SIZE (3 * 1024)
  1167. static int get_regs_len(struct net_device *dev)
  1168. {
  1169. return T3_REGMAP_SIZE;
  1170. }
  1171. static int get_eeprom_len(struct net_device *dev)
  1172. {
  1173. return EEPROMSIZE;
  1174. }
  1175. static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1176. {
  1177. struct port_info *pi = netdev_priv(dev);
  1178. struct adapter *adapter = pi->adapter;
  1179. u32 fw_vers = 0;
  1180. u32 tp_vers = 0;
  1181. spin_lock(&adapter->stats_lock);
  1182. t3_get_fw_version(adapter, &fw_vers);
  1183. t3_get_tp_version(adapter, &tp_vers);
  1184. spin_unlock(&adapter->stats_lock);
  1185. strcpy(info->driver, DRV_NAME);
  1186. strcpy(info->version, DRV_VERSION);
  1187. strcpy(info->bus_info, pci_name(adapter->pdev));
  1188. if (!fw_vers)
  1189. strcpy(info->fw_version, "N/A");
  1190. else {
  1191. snprintf(info->fw_version, sizeof(info->fw_version),
  1192. "%s %u.%u.%u TP %u.%u.%u",
  1193. G_FW_VERSION_TYPE(fw_vers) ? "T" : "N",
  1194. G_FW_VERSION_MAJOR(fw_vers),
  1195. G_FW_VERSION_MINOR(fw_vers),
  1196. G_FW_VERSION_MICRO(fw_vers),
  1197. G_TP_VERSION_MAJOR(tp_vers),
  1198. G_TP_VERSION_MINOR(tp_vers),
  1199. G_TP_VERSION_MICRO(tp_vers));
  1200. }
  1201. }
  1202. static void get_strings(struct net_device *dev, u32 stringset, u8 * data)
  1203. {
  1204. if (stringset == ETH_SS_STATS)
  1205. memcpy(data, stats_strings, sizeof(stats_strings));
  1206. }
  1207. static unsigned long collect_sge_port_stats(struct adapter *adapter,
  1208. struct port_info *p, int idx)
  1209. {
  1210. int i;
  1211. unsigned long tot = 0;
  1212. for (i = p->first_qset; i < p->first_qset + p->nqsets; ++i)
  1213. tot += adapter->sge.qs[i].port_stats[idx];
  1214. return tot;
  1215. }
  1216. static void get_stats(struct net_device *dev, struct ethtool_stats *stats,
  1217. u64 *data)
  1218. {
  1219. struct port_info *pi = netdev_priv(dev);
  1220. struct adapter *adapter = pi->adapter;
  1221. const struct mac_stats *s;
  1222. spin_lock(&adapter->stats_lock);
  1223. s = t3_mac_update_stats(&pi->mac);
  1224. spin_unlock(&adapter->stats_lock);
  1225. *data++ = s->tx_octets;
  1226. *data++ = s->tx_frames;
  1227. *data++ = s->tx_mcast_frames;
  1228. *data++ = s->tx_bcast_frames;
  1229. *data++ = s->tx_pause;
  1230. *data++ = s->tx_underrun;
  1231. *data++ = s->tx_fifo_urun;
  1232. *data++ = s->tx_frames_64;
  1233. *data++ = s->tx_frames_65_127;
  1234. *data++ = s->tx_frames_128_255;
  1235. *data++ = s->tx_frames_256_511;
  1236. *data++ = s->tx_frames_512_1023;
  1237. *data++ = s->tx_frames_1024_1518;
  1238. *data++ = s->tx_frames_1519_max;
  1239. *data++ = s->rx_octets;
  1240. *data++ = s->rx_frames;
  1241. *data++ = s->rx_mcast_frames;
  1242. *data++ = s->rx_bcast_frames;
  1243. *data++ = s->rx_pause;
  1244. *data++ = s->rx_fcs_errs;
  1245. *data++ = s->rx_symbol_errs;
  1246. *data++ = s->rx_short;
  1247. *data++ = s->rx_jabber;
  1248. *data++ = s->rx_too_long;
  1249. *data++ = s->rx_fifo_ovfl;
  1250. *data++ = s->rx_frames_64;
  1251. *data++ = s->rx_frames_65_127;
  1252. *data++ = s->rx_frames_128_255;
  1253. *data++ = s->rx_frames_256_511;
  1254. *data++ = s->rx_frames_512_1023;
  1255. *data++ = s->rx_frames_1024_1518;
  1256. *data++ = s->rx_frames_1519_max;
  1257. *data++ = pi->phy.fifo_errors;
  1258. *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_TSO);
  1259. *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_VLANEX);
  1260. *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_VLANINS);
  1261. *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_TX_CSUM);
  1262. *data++ = collect_sge_port_stats(adapter, pi, SGE_PSTAT_RX_CSUM_GOOD);
  1263. *data++ = 0;
  1264. *data++ = 0;
  1265. *data++ = 0;
  1266. *data++ = s->rx_cong_drops;
  1267. *data++ = s->num_toggled;
  1268. *data++ = s->num_resets;
  1269. *data++ = s->link_faults;
  1270. }
  1271. static inline void reg_block_dump(struct adapter *ap, void *buf,
  1272. unsigned int start, unsigned int end)
  1273. {
  1274. u32 *p = buf + start;
  1275. for (; start <= end; start += sizeof(u32))
  1276. *p++ = t3_read_reg(ap, start);
  1277. }
  1278. static void get_regs(struct net_device *dev, struct ethtool_regs *regs,
  1279. void *buf)
  1280. {
  1281. struct port_info *pi = netdev_priv(dev);
  1282. struct adapter *ap = pi->adapter;
  1283. /*
  1284. * Version scheme:
  1285. * bits 0..9: chip version
  1286. * bits 10..15: chip revision
  1287. * bit 31: set for PCIe cards
  1288. */
  1289. regs->version = 3 | (ap->params.rev << 10) | (is_pcie(ap) << 31);
  1290. /*
  1291. * We skip the MAC statistics registers because they are clear-on-read.
  1292. * Also reading multi-register stats would need to synchronize with the
  1293. * periodic mac stats accumulation. Hard to justify the complexity.
  1294. */
  1295. memset(buf, 0, T3_REGMAP_SIZE);
  1296. reg_block_dump(ap, buf, 0, A_SG_RSPQ_CREDIT_RETURN);
  1297. reg_block_dump(ap, buf, A_SG_HI_DRB_HI_THRSH, A_ULPRX_PBL_ULIMIT);
  1298. reg_block_dump(ap, buf, A_ULPTX_CONFIG, A_MPS_INT_CAUSE);
  1299. reg_block_dump(ap, buf, A_CPL_SWITCH_CNTRL, A_CPL_MAP_TBL_DATA);
  1300. reg_block_dump(ap, buf, A_SMB_GLOBAL_TIME_CFG, A_XGM_SERDES_STAT3);
  1301. reg_block_dump(ap, buf, A_XGM_SERDES_STATUS0,
  1302. XGM_REG(A_XGM_SERDES_STAT3, 1));
  1303. reg_block_dump(ap, buf, XGM_REG(A_XGM_SERDES_STATUS0, 1),
  1304. XGM_REG(A_XGM_RX_SPI4_SOP_EOP_CNT, 1));
  1305. }
  1306. static int restart_autoneg(struct net_device *dev)
  1307. {
  1308. struct port_info *p = netdev_priv(dev);
  1309. if (!netif_running(dev))
  1310. return -EAGAIN;
  1311. if (p->link_config.autoneg != AUTONEG_ENABLE)
  1312. return -EINVAL;
  1313. p->phy.ops->autoneg_restart(&p->phy);
  1314. return 0;
  1315. }
  1316. static int cxgb3_phys_id(struct net_device *dev, u32 data)
  1317. {
  1318. struct port_info *pi = netdev_priv(dev);
  1319. struct adapter *adapter = pi->adapter;
  1320. int i;
  1321. if (data == 0)
  1322. data = 2;
  1323. for (i = 0; i < data * 2; i++) {
  1324. t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL,
  1325. (i & 1) ? F_GPIO0_OUT_VAL : 0);
  1326. if (msleep_interruptible(500))
  1327. break;
  1328. }
  1329. t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL,
  1330. F_GPIO0_OUT_VAL);
  1331. return 0;
  1332. }
  1333. static int get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1334. {
  1335. struct port_info *p = netdev_priv(dev);
  1336. cmd->supported = p->link_config.supported;
  1337. cmd->advertising = p->link_config.advertising;
  1338. if (netif_carrier_ok(dev)) {
  1339. cmd->speed = p->link_config.speed;
  1340. cmd->duplex = p->link_config.duplex;
  1341. } else {
  1342. cmd->speed = -1;
  1343. cmd->duplex = -1;
  1344. }
  1345. cmd->port = (cmd->supported & SUPPORTED_TP) ? PORT_TP : PORT_FIBRE;
  1346. cmd->phy_address = p->phy.addr;
  1347. cmd->transceiver = XCVR_EXTERNAL;
  1348. cmd->autoneg = p->link_config.autoneg;
  1349. cmd->maxtxpkt = 0;
  1350. cmd->maxrxpkt = 0;
  1351. return 0;
  1352. }
  1353. static int speed_duplex_to_caps(int speed, int duplex)
  1354. {
  1355. int cap = 0;
  1356. switch (speed) {
  1357. case SPEED_10:
  1358. if (duplex == DUPLEX_FULL)
  1359. cap = SUPPORTED_10baseT_Full;
  1360. else
  1361. cap = SUPPORTED_10baseT_Half;
  1362. break;
  1363. case SPEED_100:
  1364. if (duplex == DUPLEX_FULL)
  1365. cap = SUPPORTED_100baseT_Full;
  1366. else
  1367. cap = SUPPORTED_100baseT_Half;
  1368. break;
  1369. case SPEED_1000:
  1370. if (duplex == DUPLEX_FULL)
  1371. cap = SUPPORTED_1000baseT_Full;
  1372. else
  1373. cap = SUPPORTED_1000baseT_Half;
  1374. break;
  1375. case SPEED_10000:
  1376. if (duplex == DUPLEX_FULL)
  1377. cap = SUPPORTED_10000baseT_Full;
  1378. }
  1379. return cap;
  1380. }
  1381. #define ADVERTISED_MASK (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  1382. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  1383. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full | \
  1384. ADVERTISED_10000baseT_Full)
  1385. static int set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1386. {
  1387. struct port_info *p = netdev_priv(dev);
  1388. struct link_config *lc = &p->link_config;
  1389. if (!(lc->supported & SUPPORTED_Autoneg)) {
  1390. /*
  1391. * PHY offers a single speed/duplex. See if that's what's
  1392. * being requested.
  1393. */
  1394. if (cmd->autoneg == AUTONEG_DISABLE) {
  1395. int cap = speed_duplex_to_caps(cmd->speed, cmd->duplex);
  1396. if (lc->supported & cap)
  1397. return 0;
  1398. }
  1399. return -EINVAL;
  1400. }
  1401. if (cmd->autoneg == AUTONEG_DISABLE) {
  1402. int cap = speed_duplex_to_caps(cmd->speed, cmd->duplex);
  1403. if (!(lc->supported & cap) || cmd->speed == SPEED_1000)
  1404. return -EINVAL;
  1405. lc->requested_speed = cmd->speed;
  1406. lc->requested_duplex = cmd->duplex;
  1407. lc->advertising = 0;
  1408. } else {
  1409. cmd->advertising &= ADVERTISED_MASK;
  1410. cmd->advertising &= lc->supported;
  1411. if (!cmd->advertising)
  1412. return -EINVAL;
  1413. lc->requested_speed = SPEED_INVALID;
  1414. lc->requested_duplex = DUPLEX_INVALID;
  1415. lc->advertising = cmd->advertising | ADVERTISED_Autoneg;
  1416. }
  1417. lc->autoneg = cmd->autoneg;
  1418. if (netif_running(dev))
  1419. t3_link_start(&p->phy, &p->mac, lc);
  1420. return 0;
  1421. }
  1422. static void get_pauseparam(struct net_device *dev,
  1423. struct ethtool_pauseparam *epause)
  1424. {
  1425. struct port_info *p = netdev_priv(dev);
  1426. epause->autoneg = (p->link_config.requested_fc & PAUSE_AUTONEG) != 0;
  1427. epause->rx_pause = (p->link_config.fc & PAUSE_RX) != 0;
  1428. epause->tx_pause = (p->link_config.fc & PAUSE_TX) != 0;
  1429. }
  1430. static int set_pauseparam(struct net_device *dev,
  1431. struct ethtool_pauseparam *epause)
  1432. {
  1433. struct port_info *p = netdev_priv(dev);
  1434. struct link_config *lc = &p->link_config;
  1435. if (epause->autoneg == AUTONEG_DISABLE)
  1436. lc->requested_fc = 0;
  1437. else if (lc->supported & SUPPORTED_Autoneg)
  1438. lc->requested_fc = PAUSE_AUTONEG;
  1439. else
  1440. return -EINVAL;
  1441. if (epause->rx_pause)
  1442. lc->requested_fc |= PAUSE_RX;
  1443. if (epause->tx_pause)
  1444. lc->requested_fc |= PAUSE_TX;
  1445. if (lc->autoneg == AUTONEG_ENABLE) {
  1446. if (netif_running(dev))
  1447. t3_link_start(&p->phy, &p->mac, lc);
  1448. } else {
  1449. lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  1450. if (netif_running(dev))
  1451. t3_mac_set_speed_duplex_fc(&p->mac, -1, -1, lc->fc);
  1452. }
  1453. return 0;
  1454. }
  1455. static u32 get_rx_csum(struct net_device *dev)
  1456. {
  1457. struct port_info *p = netdev_priv(dev);
  1458. return p->rx_offload & T3_RX_CSUM;
  1459. }
  1460. static int set_rx_csum(struct net_device *dev, u32 data)
  1461. {
  1462. struct port_info *p = netdev_priv(dev);
  1463. if (data) {
  1464. p->rx_offload |= T3_RX_CSUM;
  1465. } else {
  1466. int i;
  1467. p->rx_offload &= ~(T3_RX_CSUM | T3_LRO);
  1468. for (i = p->first_qset; i < p->first_qset + p->nqsets; i++)
  1469. set_qset_lro(dev, i, 0);
  1470. }
  1471. return 0;
  1472. }
  1473. static void get_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  1474. {
  1475. struct port_info *pi = netdev_priv(dev);
  1476. struct adapter *adapter = pi->adapter;
  1477. const struct qset_params *q = &adapter->params.sge.qset[pi->first_qset];
  1478. e->rx_max_pending = MAX_RX_BUFFERS;
  1479. e->rx_mini_max_pending = 0;
  1480. e->rx_jumbo_max_pending = MAX_RX_JUMBO_BUFFERS;
  1481. e->tx_max_pending = MAX_TXQ_ENTRIES;
  1482. e->rx_pending = q->fl_size;
  1483. e->rx_mini_pending = q->rspq_size;
  1484. e->rx_jumbo_pending = q->jumbo_size;
  1485. e->tx_pending = q->txq_size[0];
  1486. }
  1487. static int set_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  1488. {
  1489. struct port_info *pi = netdev_priv(dev);
  1490. struct adapter *adapter = pi->adapter;
  1491. struct qset_params *q;
  1492. int i;
  1493. if (e->rx_pending > MAX_RX_BUFFERS ||
  1494. e->rx_jumbo_pending > MAX_RX_JUMBO_BUFFERS ||
  1495. e->tx_pending > MAX_TXQ_ENTRIES ||
  1496. e->rx_mini_pending > MAX_RSPQ_ENTRIES ||
  1497. e->rx_mini_pending < MIN_RSPQ_ENTRIES ||
  1498. e->rx_pending < MIN_FL_ENTRIES ||
  1499. e->rx_jumbo_pending < MIN_FL_ENTRIES ||
  1500. e->tx_pending < adapter->params.nports * MIN_TXQ_ENTRIES)
  1501. return -EINVAL;
  1502. if (adapter->flags & FULL_INIT_DONE)
  1503. return -EBUSY;
  1504. q = &adapter->params.sge.qset[pi->first_qset];
  1505. for (i = 0; i < pi->nqsets; ++i, ++q) {
  1506. q->rspq_size = e->rx_mini_pending;
  1507. q->fl_size = e->rx_pending;
  1508. q->jumbo_size = e->rx_jumbo_pending;
  1509. q->txq_size[0] = e->tx_pending;
  1510. q->txq_size[1] = e->tx_pending;
  1511. q->txq_size[2] = e->tx_pending;
  1512. }
  1513. return 0;
  1514. }
  1515. static int set_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  1516. {
  1517. struct port_info *pi = netdev_priv(dev);
  1518. struct adapter *adapter = pi->adapter;
  1519. struct qset_params *qsp = &adapter->params.sge.qset[0];
  1520. struct sge_qset *qs = &adapter->sge.qs[0];
  1521. if (c->rx_coalesce_usecs * 10 > M_NEWTIMER)
  1522. return -EINVAL;
  1523. qsp->coalesce_usecs = c->rx_coalesce_usecs;
  1524. t3_update_qset_coalesce(qs, qsp);
  1525. return 0;
  1526. }
  1527. static int get_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  1528. {
  1529. struct port_info *pi = netdev_priv(dev);
  1530. struct adapter *adapter = pi->adapter;
  1531. struct qset_params *q = adapter->params.sge.qset;
  1532. c->rx_coalesce_usecs = q->coalesce_usecs;
  1533. return 0;
  1534. }
  1535. static int get_eeprom(struct net_device *dev, struct ethtool_eeprom *e,
  1536. u8 * data)
  1537. {
  1538. struct port_info *pi = netdev_priv(dev);
  1539. struct adapter *adapter = pi->adapter;
  1540. int i, err = 0;
  1541. u8 *buf = kmalloc(EEPROMSIZE, GFP_KERNEL);
  1542. if (!buf)
  1543. return -ENOMEM;
  1544. e->magic = EEPROM_MAGIC;
  1545. for (i = e->offset & ~3; !err && i < e->offset + e->len; i += 4)
  1546. err = t3_seeprom_read(adapter, i, (__le32 *) & buf[i]);
  1547. if (!err)
  1548. memcpy(data, buf + e->offset, e->len);
  1549. kfree(buf);
  1550. return err;
  1551. }
  1552. static int set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  1553. u8 * data)
  1554. {
  1555. struct port_info *pi = netdev_priv(dev);
  1556. struct adapter *adapter = pi->adapter;
  1557. u32 aligned_offset, aligned_len;
  1558. __le32 *p;
  1559. u8 *buf;
  1560. int err;
  1561. if (eeprom->magic != EEPROM_MAGIC)
  1562. return -EINVAL;
  1563. aligned_offset = eeprom->offset & ~3;
  1564. aligned_len = (eeprom->len + (eeprom->offset & 3) + 3) & ~3;
  1565. if (aligned_offset != eeprom->offset || aligned_len != eeprom->len) {
  1566. buf = kmalloc(aligned_len, GFP_KERNEL);
  1567. if (!buf)
  1568. return -ENOMEM;
  1569. err = t3_seeprom_read(adapter, aligned_offset, (__le32 *) buf);
  1570. if (!err && aligned_len > 4)
  1571. err = t3_seeprom_read(adapter,
  1572. aligned_offset + aligned_len - 4,
  1573. (__le32 *) & buf[aligned_len - 4]);
  1574. if (err)
  1575. goto out;
  1576. memcpy(buf + (eeprom->offset & 3), data, eeprom->len);
  1577. } else
  1578. buf = data;
  1579. err = t3_seeprom_wp(adapter, 0);
  1580. if (err)
  1581. goto out;
  1582. for (p = (__le32 *) buf; !err && aligned_len; aligned_len -= 4, p++) {
  1583. err = t3_seeprom_write(adapter, aligned_offset, *p);
  1584. aligned_offset += 4;
  1585. }
  1586. if (!err)
  1587. err = t3_seeprom_wp(adapter, 1);
  1588. out:
  1589. if (buf != data)
  1590. kfree(buf);
  1591. return err;
  1592. }
  1593. static void get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  1594. {
  1595. wol->supported = 0;
  1596. wol->wolopts = 0;
  1597. memset(&wol->sopass, 0, sizeof(wol->sopass));
  1598. }
  1599. static const struct ethtool_ops cxgb_ethtool_ops = {
  1600. .get_settings = get_settings,
  1601. .set_settings = set_settings,
  1602. .get_drvinfo = get_drvinfo,
  1603. .get_msglevel = get_msglevel,
  1604. .set_msglevel = set_msglevel,
  1605. .get_ringparam = get_sge_param,
  1606. .set_ringparam = set_sge_param,
  1607. .get_coalesce = get_coalesce,
  1608. .set_coalesce = set_coalesce,
  1609. .get_eeprom_len = get_eeprom_len,
  1610. .get_eeprom = get_eeprom,
  1611. .set_eeprom = set_eeprom,
  1612. .get_pauseparam = get_pauseparam,
  1613. .set_pauseparam = set_pauseparam,
  1614. .get_rx_csum = get_rx_csum,
  1615. .set_rx_csum = set_rx_csum,
  1616. .set_tx_csum = ethtool_op_set_tx_csum,
  1617. .set_sg = ethtool_op_set_sg,
  1618. .get_link = ethtool_op_get_link,
  1619. .get_strings = get_strings,
  1620. .phys_id = cxgb3_phys_id,
  1621. .nway_reset = restart_autoneg,
  1622. .get_sset_count = get_sset_count,
  1623. .get_ethtool_stats = get_stats,
  1624. .get_regs_len = get_regs_len,
  1625. .get_regs = get_regs,
  1626. .get_wol = get_wol,
  1627. .set_tso = ethtool_op_set_tso,
  1628. };
  1629. static int in_range(int val, int lo, int hi)
  1630. {
  1631. return val < 0 || (val <= hi && val >= lo);
  1632. }
  1633. static int cxgb_extension_ioctl(struct net_device *dev, void __user *useraddr)
  1634. {
  1635. struct port_info *pi = netdev_priv(dev);
  1636. struct adapter *adapter = pi->adapter;
  1637. u32 cmd;
  1638. int ret;
  1639. if (copy_from_user(&cmd, useraddr, sizeof(cmd)))
  1640. return -EFAULT;
  1641. switch (cmd) {
  1642. case CHELSIO_SET_QSET_PARAMS:{
  1643. int i;
  1644. struct qset_params *q;
  1645. struct ch_qset_params t;
  1646. int q1 = pi->first_qset;
  1647. int nqsets = pi->nqsets;
  1648. if (!capable(CAP_NET_ADMIN))
  1649. return -EPERM;
  1650. if (copy_from_user(&t, useraddr, sizeof(t)))
  1651. return -EFAULT;
  1652. if (t.qset_idx >= SGE_QSETS)
  1653. return -EINVAL;
  1654. if (!in_range(t.intr_lat, 0, M_NEWTIMER) ||
  1655. !in_range(t.cong_thres, 0, 255) ||
  1656. !in_range(t.txq_size[0], MIN_TXQ_ENTRIES,
  1657. MAX_TXQ_ENTRIES) ||
  1658. !in_range(t.txq_size[1], MIN_TXQ_ENTRIES,
  1659. MAX_TXQ_ENTRIES) ||
  1660. !in_range(t.txq_size[2], MIN_CTRL_TXQ_ENTRIES,
  1661. MAX_CTRL_TXQ_ENTRIES) ||
  1662. !in_range(t.fl_size[0], MIN_FL_ENTRIES,
  1663. MAX_RX_BUFFERS)
  1664. || !in_range(t.fl_size[1], MIN_FL_ENTRIES,
  1665. MAX_RX_JUMBO_BUFFERS)
  1666. || !in_range(t.rspq_size, MIN_RSPQ_ENTRIES,
  1667. MAX_RSPQ_ENTRIES))
  1668. return -EINVAL;
  1669. if ((adapter->flags & FULL_INIT_DONE) && t.lro > 0)
  1670. for_each_port(adapter, i) {
  1671. pi = adap2pinfo(adapter, i);
  1672. if (t.qset_idx >= pi->first_qset &&
  1673. t.qset_idx < pi->first_qset + pi->nqsets &&
  1674. !(pi->rx_offload & T3_RX_CSUM))
  1675. return -EINVAL;
  1676. }
  1677. if ((adapter->flags & FULL_INIT_DONE) &&
  1678. (t.rspq_size >= 0 || t.fl_size[0] >= 0 ||
  1679. t.fl_size[1] >= 0 || t.txq_size[0] >= 0 ||
  1680. t.txq_size[1] >= 0 || t.txq_size[2] >= 0 ||
  1681. t.polling >= 0 || t.cong_thres >= 0))
  1682. return -EBUSY;
  1683. /* Allow setting of any available qset when offload enabled */
  1684. if (test_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map)) {
  1685. q1 = 0;
  1686. for_each_port(adapter, i) {
  1687. pi = adap2pinfo(adapter, i);
  1688. nqsets += pi->first_qset + pi->nqsets;
  1689. }
  1690. }
  1691. if (t.qset_idx < q1)
  1692. return -EINVAL;
  1693. if (t.qset_idx > q1 + nqsets - 1)
  1694. return -EINVAL;
  1695. q = &adapter->params.sge.qset[t.qset_idx];
  1696. if (t.rspq_size >= 0)
  1697. q->rspq_size = t.rspq_size;
  1698. if (t.fl_size[0] >= 0)
  1699. q->fl_size = t.fl_size[0];
  1700. if (t.fl_size[1] >= 0)
  1701. q->jumbo_size = t.fl_size[1];
  1702. if (t.txq_size[0] >= 0)
  1703. q->txq_size[0] = t.txq_size[0];
  1704. if (t.txq_size[1] >= 0)
  1705. q->txq_size[1] = t.txq_size[1];
  1706. if (t.txq_size[2] >= 0)
  1707. q->txq_size[2] = t.txq_size[2];
  1708. if (t.cong_thres >= 0)
  1709. q->cong_thres = t.cong_thres;
  1710. if (t.intr_lat >= 0) {
  1711. struct sge_qset *qs =
  1712. &adapter->sge.qs[t.qset_idx];
  1713. q->coalesce_usecs = t.intr_lat;
  1714. t3_update_qset_coalesce(qs, q);
  1715. }
  1716. if (t.polling >= 0) {
  1717. if (adapter->flags & USING_MSIX)
  1718. q->polling = t.polling;
  1719. else {
  1720. /* No polling with INTx for T3A */
  1721. if (adapter->params.rev == 0 &&
  1722. !(adapter->flags & USING_MSI))
  1723. t.polling = 0;
  1724. for (i = 0; i < SGE_QSETS; i++) {
  1725. q = &adapter->params.sge.
  1726. qset[i];
  1727. q->polling = t.polling;
  1728. }
  1729. }
  1730. }
  1731. if (t.lro >= 0)
  1732. set_qset_lro(dev, t.qset_idx, t.lro);
  1733. break;
  1734. }
  1735. case CHELSIO_GET_QSET_PARAMS:{
  1736. struct qset_params *q;
  1737. struct ch_qset_params t;
  1738. int q1 = pi->first_qset;
  1739. int nqsets = pi->nqsets;
  1740. int i;
  1741. if (copy_from_user(&t, useraddr, sizeof(t)))
  1742. return -EFAULT;
  1743. /* Display qsets for all ports when offload enabled */
  1744. if (test_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map)) {
  1745. q1 = 0;
  1746. for_each_port(adapter, i) {
  1747. pi = adap2pinfo(adapter, i);
  1748. nqsets = pi->first_qset + pi->nqsets;
  1749. }
  1750. }
  1751. if (t.qset_idx >= nqsets)
  1752. return -EINVAL;
  1753. q = &adapter->params.sge.qset[q1 + t.qset_idx];
  1754. t.rspq_size = q->rspq_size;
  1755. t.txq_size[0] = q->txq_size[0];
  1756. t.txq_size[1] = q->txq_size[1];
  1757. t.txq_size[2] = q->txq_size[2];
  1758. t.fl_size[0] = q->fl_size;
  1759. t.fl_size[1] = q->jumbo_size;
  1760. t.polling = q->polling;
  1761. t.lro = q->lro;
  1762. t.intr_lat = q->coalesce_usecs;
  1763. t.cong_thres = q->cong_thres;
  1764. t.qnum = q1;
  1765. if (adapter->flags & USING_MSIX)
  1766. t.vector = adapter->msix_info[q1 + t.qset_idx + 1].vec;
  1767. else
  1768. t.vector = adapter->pdev->irq;
  1769. if (copy_to_user(useraddr, &t, sizeof(t)))
  1770. return -EFAULT;
  1771. break;
  1772. }
  1773. case CHELSIO_SET_QSET_NUM:{
  1774. struct ch_reg edata;
  1775. unsigned int i, first_qset = 0, other_qsets = 0;
  1776. if (!capable(CAP_NET_ADMIN))
  1777. return -EPERM;
  1778. if (adapter->flags & FULL_INIT_DONE)
  1779. return -EBUSY;
  1780. if (copy_from_user(&edata, useraddr, sizeof(edata)))
  1781. return -EFAULT;
  1782. if (edata.val < 1 ||
  1783. (edata.val > 1 && !(adapter->flags & USING_MSIX)))
  1784. return -EINVAL;
  1785. for_each_port(adapter, i)
  1786. if (adapter->port[i] && adapter->port[i] != dev)
  1787. other_qsets += adap2pinfo(adapter, i)->nqsets;
  1788. if (edata.val + other_qsets > SGE_QSETS)
  1789. return -EINVAL;
  1790. pi->nqsets = edata.val;
  1791. for_each_port(adapter, i)
  1792. if (adapter->port[i]) {
  1793. pi = adap2pinfo(adapter, i);
  1794. pi->first_qset = first_qset;
  1795. first_qset += pi->nqsets;
  1796. }
  1797. break;
  1798. }
  1799. case CHELSIO_GET_QSET_NUM:{
  1800. struct ch_reg edata;
  1801. edata.cmd = CHELSIO_GET_QSET_NUM;
  1802. edata.val = pi->nqsets;
  1803. if (copy_to_user(useraddr, &edata, sizeof(edata)))
  1804. return -EFAULT;
  1805. break;
  1806. }
  1807. case CHELSIO_LOAD_FW:{
  1808. u8 *fw_data;
  1809. struct ch_mem_range t;
  1810. if (!capable(CAP_SYS_RAWIO))
  1811. return -EPERM;
  1812. if (copy_from_user(&t, useraddr, sizeof(t)))
  1813. return -EFAULT;
  1814. /* Check t.len sanity ? */
  1815. fw_data = kmalloc(t.len, GFP_KERNEL);
  1816. if (!fw_data)
  1817. return -ENOMEM;
  1818. if (copy_from_user
  1819. (fw_data, useraddr + sizeof(t), t.len)) {
  1820. kfree(fw_data);
  1821. return -EFAULT;
  1822. }
  1823. ret = t3_load_fw(adapter, fw_data, t.len);
  1824. kfree(fw_data);
  1825. if (ret)
  1826. return ret;
  1827. break;
  1828. }
  1829. case CHELSIO_SETMTUTAB:{
  1830. struct ch_mtus m;
  1831. int i;
  1832. if (!is_offload(adapter))
  1833. return -EOPNOTSUPP;
  1834. if (!capable(CAP_NET_ADMIN))
  1835. return -EPERM;
  1836. if (offload_running(adapter))
  1837. return -EBUSY;
  1838. if (copy_from_user(&m, useraddr, sizeof(m)))
  1839. return -EFAULT;
  1840. if (m.nmtus != NMTUS)
  1841. return -EINVAL;
  1842. if (m.mtus[0] < 81) /* accommodate SACK */
  1843. return -EINVAL;
  1844. /* MTUs must be in ascending order */
  1845. for (i = 1; i < NMTUS; ++i)
  1846. if (m.mtus[i] < m.mtus[i - 1])
  1847. return -EINVAL;
  1848. memcpy(adapter->params.mtus, m.mtus,
  1849. sizeof(adapter->params.mtus));
  1850. break;
  1851. }
  1852. case CHELSIO_GET_PM:{
  1853. struct tp_params *p = &adapter->params.tp;
  1854. struct ch_pm m = {.cmd = CHELSIO_GET_PM };
  1855. if (!is_offload(adapter))
  1856. return -EOPNOTSUPP;
  1857. m.tx_pg_sz = p->tx_pg_size;
  1858. m.tx_num_pg = p->tx_num_pgs;
  1859. m.rx_pg_sz = p->rx_pg_size;
  1860. m.rx_num_pg = p->rx_num_pgs;
  1861. m.pm_total = p->pmtx_size + p->chan_rx_size * p->nchan;
  1862. if (copy_to_user(useraddr, &m, sizeof(m)))
  1863. return -EFAULT;
  1864. break;
  1865. }
  1866. case CHELSIO_SET_PM:{
  1867. struct ch_pm m;
  1868. struct tp_params *p = &adapter->params.tp;
  1869. if (!is_offload(adapter))
  1870. return -EOPNOTSUPP;
  1871. if (!capable(CAP_NET_ADMIN))
  1872. return -EPERM;
  1873. if (adapter->flags & FULL_INIT_DONE)
  1874. return -EBUSY;
  1875. if (copy_from_user(&m, useraddr, sizeof(m)))
  1876. return -EFAULT;
  1877. if (!is_power_of_2(m.rx_pg_sz) ||
  1878. !is_power_of_2(m.tx_pg_sz))
  1879. return -EINVAL; /* not power of 2 */
  1880. if (!(m.rx_pg_sz & 0x14000))
  1881. return -EINVAL; /* not 16KB or 64KB */
  1882. if (!(m.tx_pg_sz & 0x1554000))
  1883. return -EINVAL;
  1884. if (m.tx_num_pg == -1)
  1885. m.tx_num_pg = p->tx_num_pgs;
  1886. if (m.rx_num_pg == -1)
  1887. m.rx_num_pg = p->rx_num_pgs;
  1888. if (m.tx_num_pg % 24 || m.rx_num_pg % 24)
  1889. return -EINVAL;
  1890. if (m.rx_num_pg * m.rx_pg_sz > p->chan_rx_size ||
  1891. m.tx_num_pg * m.tx_pg_sz > p->chan_tx_size)
  1892. return -EINVAL;
  1893. p->rx_pg_size = m.rx_pg_sz;
  1894. p->tx_pg_size = m.tx_pg_sz;
  1895. p->rx_num_pgs = m.rx_num_pg;
  1896. p->tx_num_pgs = m.tx_num_pg;
  1897. break;
  1898. }
  1899. case CHELSIO_GET_MEM:{
  1900. struct ch_mem_range t;
  1901. struct mc7 *mem;
  1902. u64 buf[32];
  1903. if (!is_offload(adapter))
  1904. return -EOPNOTSUPP;
  1905. if (!(adapter->flags & FULL_INIT_DONE))
  1906. return -EIO; /* need the memory controllers */
  1907. if (copy_from_user(&t, useraddr, sizeof(t)))
  1908. return -EFAULT;
  1909. if ((t.addr & 7) || (t.len & 7))
  1910. return -EINVAL;
  1911. if (t.mem_id == MEM_CM)
  1912. mem = &adapter->cm;
  1913. else if (t.mem_id == MEM_PMRX)
  1914. mem = &adapter->pmrx;
  1915. else if (t.mem_id == MEM_PMTX)
  1916. mem = &adapter->pmtx;
  1917. else
  1918. return -EINVAL;
  1919. /*
  1920. * Version scheme:
  1921. * bits 0..9: chip version
  1922. * bits 10..15: chip revision
  1923. */
  1924. t.version = 3 | (adapter->params.rev << 10);
  1925. if (copy_to_user(useraddr, &t, sizeof(t)))
  1926. return -EFAULT;
  1927. /*
  1928. * Read 256 bytes at a time as len can be large and we don't
  1929. * want to use huge intermediate buffers.
  1930. */
  1931. useraddr += sizeof(t); /* advance to start of buffer */
  1932. while (t.len) {
  1933. unsigned int chunk =
  1934. min_t(unsigned int, t.len, sizeof(buf));
  1935. ret =
  1936. t3_mc7_bd_read(mem, t.addr / 8, chunk / 8,
  1937. buf);
  1938. if (ret)
  1939. return ret;
  1940. if (copy_to_user(useraddr, buf, chunk))
  1941. return -EFAULT;
  1942. useraddr += chunk;
  1943. t.addr += chunk;
  1944. t.len -= chunk;
  1945. }
  1946. break;
  1947. }
  1948. case CHELSIO_SET_TRACE_FILTER:{
  1949. struct ch_trace t;
  1950. const struct trace_params *tp;
  1951. if (!capable(CAP_NET_ADMIN))
  1952. return -EPERM;
  1953. if (!offload_running(adapter))
  1954. return -EAGAIN;
  1955. if (copy_from_user(&t, useraddr, sizeof(t)))
  1956. return -EFAULT;
  1957. tp = (const struct trace_params *)&t.sip;
  1958. if (t.config_tx)
  1959. t3_config_trace_filter(adapter, tp, 0,
  1960. t.invert_match,
  1961. t.trace_tx);
  1962. if (t.config_rx)
  1963. t3_config_trace_filter(adapter, tp, 1,
  1964. t.invert_match,
  1965. t.trace_rx);
  1966. break;
  1967. }
  1968. default:
  1969. return -EOPNOTSUPP;
  1970. }
  1971. return 0;
  1972. }
  1973. static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
  1974. {
  1975. struct mii_ioctl_data *data = if_mii(req);
  1976. struct port_info *pi = netdev_priv(dev);
  1977. struct adapter *adapter = pi->adapter;
  1978. int ret, mmd;
  1979. switch (cmd) {
  1980. case SIOCGMIIPHY:
  1981. data->phy_id = pi->phy.addr;
  1982. /* FALLTHRU */
  1983. case SIOCGMIIREG:{
  1984. u32 val;
  1985. struct cphy *phy = &pi->phy;
  1986. if (!phy->mdio_read)
  1987. return -EOPNOTSUPP;
  1988. if (is_10G(adapter)) {
  1989. mmd = data->phy_id >> 8;
  1990. if (!mmd)
  1991. mmd = MDIO_DEV_PCS;
  1992. else if (mmd > MDIO_DEV_VEND2)
  1993. return -EINVAL;
  1994. ret =
  1995. phy->mdio_read(adapter, data->phy_id & 0x1f,
  1996. mmd, data->reg_num, &val);
  1997. } else
  1998. ret =
  1999. phy->mdio_read(adapter, data->phy_id & 0x1f,
  2000. 0, data->reg_num & 0x1f,
  2001. &val);
  2002. if (!ret)
  2003. data->val_out = val;
  2004. break;
  2005. }
  2006. case SIOCSMIIREG:{
  2007. struct cphy *phy = &pi->phy;
  2008. if (!capable(CAP_NET_ADMIN))
  2009. return -EPERM;
  2010. if (!phy->mdio_write)
  2011. return -EOPNOTSUPP;
  2012. if (is_10G(adapter)) {
  2013. mmd = data->phy_id >> 8;
  2014. if (!mmd)
  2015. mmd = MDIO_DEV_PCS;
  2016. else if (mmd > MDIO_DEV_VEND2)
  2017. return -EINVAL;
  2018. ret =
  2019. phy->mdio_write(adapter,
  2020. data->phy_id & 0x1f, mmd,
  2021. data->reg_num,
  2022. data->val_in);
  2023. } else
  2024. ret =
  2025. phy->mdio_write(adapter,
  2026. data->phy_id & 0x1f, 0,
  2027. data->reg_num & 0x1f,
  2028. data->val_in);
  2029. break;
  2030. }
  2031. case SIOCCHIOCTL:
  2032. return cxgb_extension_ioctl(dev, req->ifr_data);
  2033. default:
  2034. return -EOPNOTSUPP;
  2035. }
  2036. return ret;
  2037. }
  2038. static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
  2039. {
  2040. struct port_info *pi = netdev_priv(dev);
  2041. struct adapter *adapter = pi->adapter;
  2042. int ret;
  2043. if (new_mtu < 81) /* accommodate SACK */
  2044. return -EINVAL;
  2045. if ((ret = t3_mac_set_mtu(&pi->mac, new_mtu)))
  2046. return ret;
  2047. dev->mtu = new_mtu;
  2048. init_port_mtus(adapter);
  2049. if (adapter->params.rev == 0 && offload_running(adapter))
  2050. t3_load_mtus(adapter, adapter->params.mtus,
  2051. adapter->params.a_wnd, adapter->params.b_wnd,
  2052. adapter->port[0]->mtu);
  2053. return 0;
  2054. }
  2055. static int cxgb_set_mac_addr(struct net_device *dev, void *p)
  2056. {
  2057. struct port_info *pi = netdev_priv(dev);
  2058. struct adapter *adapter = pi->adapter;
  2059. struct sockaddr *addr = p;
  2060. if (!is_valid_ether_addr(addr->sa_data))
  2061. return -EINVAL;
  2062. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  2063. t3_mac_set_address(&pi->mac, 0, dev->dev_addr);
  2064. if (offload_running(adapter))
  2065. write_smt_entry(adapter, pi->port_id);
  2066. return 0;
  2067. }
  2068. /**
  2069. * t3_synchronize_rx - wait for current Rx processing on a port to complete
  2070. * @adap: the adapter
  2071. * @p: the port
  2072. *
  2073. * Ensures that current Rx processing on any of the queues associated with
  2074. * the given port completes before returning. We do this by acquiring and
  2075. * releasing the locks of the response queues associated with the port.
  2076. */
  2077. static void t3_synchronize_rx(struct adapter *adap, const struct port_info *p)
  2078. {
  2079. int i;
  2080. for (i = p->first_qset; i < p->first_qset + p->nqsets; i++) {
  2081. struct sge_rspq *q = &adap->sge.qs[i].rspq;
  2082. spin_lock_irq(&q->lock);
  2083. spin_unlock_irq(&q->lock);
  2084. }
  2085. }
  2086. static void vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  2087. {
  2088. struct port_info *pi = netdev_priv(dev);
  2089. struct adapter *adapter = pi->adapter;
  2090. pi->vlan_grp = grp;
  2091. if (adapter->params.rev > 0)
  2092. t3_set_vlan_accel(adapter, 1 << pi->port_id, grp != NULL);
  2093. else {
  2094. /* single control for all ports */
  2095. unsigned int i, have_vlans = 0;
  2096. for_each_port(adapter, i)
  2097. have_vlans |= adap2pinfo(adapter, i)->vlan_grp != NULL;
  2098. t3_set_vlan_accel(adapter, 1, have_vlans);
  2099. }
  2100. t3_synchronize_rx(adapter, pi);
  2101. }
  2102. #ifdef CONFIG_NET_POLL_CONTROLLER
  2103. static void cxgb_netpoll(struct net_device *dev)
  2104. {
  2105. struct port_info *pi = netdev_priv(dev);
  2106. struct adapter *adapter = pi->adapter;
  2107. int qidx;
  2108. for (qidx = pi->first_qset; qidx < pi->first_qset + pi->nqsets; qidx++) {
  2109. struct sge_qset *qs = &adapter->sge.qs[qidx];
  2110. void *source;
  2111. if (adapter->flags & USING_MSIX)
  2112. source = qs;
  2113. else
  2114. source = adapter;
  2115. t3_intr_handler(adapter, qs->rspq.polling) (0, source);
  2116. }
  2117. }
  2118. #endif
  2119. /*
  2120. * Periodic accumulation of MAC statistics.
  2121. */
  2122. static void mac_stats_update(struct adapter *adapter)
  2123. {
  2124. int i;
  2125. for_each_port(adapter, i) {
  2126. struct net_device *dev = adapter->port[i];
  2127. struct port_info *p = netdev_priv(dev);
  2128. if (netif_running(dev)) {
  2129. spin_lock(&adapter->stats_lock);
  2130. t3_mac_update_stats(&p->mac);
  2131. spin_unlock(&adapter->stats_lock);
  2132. }
  2133. }
  2134. }
  2135. static void check_link_status(struct adapter *adapter)
  2136. {
  2137. int i;
  2138. for_each_port(adapter, i) {
  2139. struct net_device *dev = adapter->port[i];
  2140. struct port_info *p = netdev_priv(dev);
  2141. spin_lock_irq(&adapter->work_lock);
  2142. if (p->link_fault) {
  2143. t3_link_fault(adapter, i);
  2144. spin_unlock_irq(&adapter->work_lock);
  2145. continue;
  2146. }
  2147. spin_unlock_irq(&adapter->work_lock);
  2148. if (!(p->phy.caps & SUPPORTED_IRQ) && netif_running(dev)) {
  2149. t3_xgm_intr_disable(adapter, i);
  2150. t3_read_reg(adapter, A_XGM_INT_STATUS + p->mac.offset);
  2151. t3_link_changed(adapter, i);
  2152. t3_xgm_intr_enable(adapter, i);
  2153. }
  2154. }
  2155. }
  2156. static void check_t3b2_mac(struct adapter *adapter)
  2157. {
  2158. int i;
  2159. if (!rtnl_trylock()) /* synchronize with ifdown */
  2160. return;
  2161. for_each_port(adapter, i) {
  2162. struct net_device *dev = adapter->port[i];
  2163. struct port_info *p = netdev_priv(dev);
  2164. int status;
  2165. if (!netif_running(dev))
  2166. continue;
  2167. status = 0;
  2168. if (netif_running(dev) && netif_carrier_ok(dev))
  2169. status = t3b2_mac_watchdog_task(&p->mac);
  2170. if (status == 1)
  2171. p->mac.stats.num_toggled++;
  2172. else if (status == 2) {
  2173. struct cmac *mac = &p->mac;
  2174. t3_mac_set_mtu(mac, dev->mtu);
  2175. t3_mac_set_address(mac, 0, dev->dev_addr);
  2176. cxgb_set_rxmode(dev);
  2177. t3_link_start(&p->phy, mac, &p->link_config);
  2178. t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
  2179. t3_port_intr_enable(adapter, p->port_id);
  2180. p->mac.stats.num_resets++;
  2181. }
  2182. }
  2183. rtnl_unlock();
  2184. }
  2185. static void t3_adap_check_task(struct work_struct *work)
  2186. {
  2187. struct adapter *adapter = container_of(work, struct adapter,
  2188. adap_check_task.work);
  2189. const struct adapter_params *p = &adapter->params;
  2190. int port;
  2191. unsigned int v, status, reset;
  2192. adapter->check_task_cnt++;
  2193. check_link_status(adapter);
  2194. /* Accumulate MAC stats if needed */
  2195. if (!p->linkpoll_period ||
  2196. (adapter->check_task_cnt * p->linkpoll_period) / 10 >=
  2197. p->stats_update_period) {
  2198. mac_stats_update(adapter);
  2199. adapter->check_task_cnt = 0;
  2200. }
  2201. if (p->rev == T3_REV_B2)
  2202. check_t3b2_mac(adapter);
  2203. /*
  2204. * Scan the XGMAC's to check for various conditions which we want to
  2205. * monitor in a periodic polling manner rather than via an interrupt
  2206. * condition. This is used for conditions which would otherwise flood
  2207. * the system with interrupts and we only really need to know that the
  2208. * conditions are "happening" ... For each condition we count the
  2209. * detection of the condition and reset it for the next polling loop.
  2210. */
  2211. for_each_port(adapter, port) {
  2212. struct cmac *mac = &adap2pinfo(adapter, port)->mac;
  2213. u32 cause;
  2214. cause = t3_read_reg(adapter, A_XGM_INT_CAUSE + mac->offset);
  2215. reset = 0;
  2216. if (cause & F_RXFIFO_OVERFLOW) {
  2217. mac->stats.rx_fifo_ovfl++;
  2218. reset |= F_RXFIFO_OVERFLOW;
  2219. }
  2220. t3_write_reg(adapter, A_XGM_INT_CAUSE + mac->offset, reset);
  2221. }
  2222. /*
  2223. * We do the same as above for FL_EMPTY interrupts.
  2224. */
  2225. status = t3_read_reg(adapter, A_SG_INT_CAUSE);
  2226. reset = 0;
  2227. if (status & F_FLEMPTY) {
  2228. struct sge_qset *qs = &adapter->sge.qs[0];
  2229. int i = 0;
  2230. reset |= F_FLEMPTY;
  2231. v = (t3_read_reg(adapter, A_SG_RSPQ_FL_STATUS) >> S_FL0EMPTY) &
  2232. 0xffff;
  2233. while (v) {
  2234. qs->fl[i].empty += (v & 1);
  2235. if (i)
  2236. qs++;
  2237. i ^= 1;
  2238. v >>= 1;
  2239. }
  2240. }
  2241. t3_write_reg(adapter, A_SG_INT_CAUSE, reset);
  2242. /* Schedule the next check update if any port is active. */
  2243. spin_lock_irq(&adapter->work_lock);
  2244. if (adapter->open_device_map & PORT_MASK)
  2245. schedule_chk_task(adapter);
  2246. spin_unlock_irq(&adapter->work_lock);
  2247. }
  2248. /*
  2249. * Processes external (PHY) interrupts in process context.
  2250. */
  2251. static void ext_intr_task(struct work_struct *work)
  2252. {
  2253. struct adapter *adapter = container_of(work, struct adapter,
  2254. ext_intr_handler_task);
  2255. int i;
  2256. /* Disable link fault interrupts */
  2257. for_each_port(adapter, i) {
  2258. struct net_device *dev = adapter->port[i];
  2259. struct port_info *p = netdev_priv(dev);
  2260. t3_xgm_intr_disable(adapter, i);
  2261. t3_read_reg(adapter, A_XGM_INT_STATUS + p->mac.offset);
  2262. }
  2263. /* Re-enable link fault interrupts */
  2264. t3_phy_intr_handler(adapter);
  2265. for_each_port(adapter, i)
  2266. t3_xgm_intr_enable(adapter, i);
  2267. /* Now reenable external interrupts */
  2268. spin_lock_irq(&adapter->work_lock);
  2269. if (adapter->slow_intr_mask) {
  2270. adapter->slow_intr_mask |= F_T3DBG;
  2271. t3_write_reg(adapter, A_PL_INT_CAUSE0, F_T3DBG);
  2272. t3_write_reg(adapter, A_PL_INT_ENABLE0,
  2273. adapter->slow_intr_mask);
  2274. }
  2275. spin_unlock_irq(&adapter->work_lock);
  2276. }
  2277. /*
  2278. * Interrupt-context handler for external (PHY) interrupts.
  2279. */
  2280. void t3_os_ext_intr_handler(struct adapter *adapter)
  2281. {
  2282. /*
  2283. * Schedule a task to handle external interrupts as they may be slow
  2284. * and we use a mutex to protect MDIO registers. We disable PHY
  2285. * interrupts in the meantime and let the task reenable them when
  2286. * it's done.
  2287. */
  2288. spin_lock(&adapter->work_lock);
  2289. if (adapter->slow_intr_mask) {
  2290. adapter->slow_intr_mask &= ~F_T3DBG;
  2291. t3_write_reg(adapter, A_PL_INT_ENABLE0,
  2292. adapter->slow_intr_mask);
  2293. queue_work(cxgb3_wq, &adapter->ext_intr_handler_task);
  2294. }
  2295. spin_unlock(&adapter->work_lock);
  2296. }
  2297. void t3_os_link_fault_handler(struct adapter *adapter, int port_id)
  2298. {
  2299. struct net_device *netdev = adapter->port[port_id];
  2300. struct port_info *pi = netdev_priv(netdev);
  2301. spin_lock(&adapter->work_lock);
  2302. pi->link_fault = 1;
  2303. spin_unlock(&adapter->work_lock);
  2304. }
  2305. static int t3_adapter_error(struct adapter *adapter, int reset)
  2306. {
  2307. int i, ret = 0;
  2308. if (is_offload(adapter) &&
  2309. test_bit(OFFLOAD_DEVMAP_BIT, &adapter->open_device_map)) {
  2310. cxgb3_err_notify(&adapter->tdev, OFFLOAD_STATUS_DOWN, 0);
  2311. offload_close(&adapter->tdev);
  2312. }
  2313. /* Stop all ports */
  2314. for_each_port(adapter, i) {
  2315. struct net_device *netdev = adapter->port[i];
  2316. if (netif_running(netdev))
  2317. cxgb_close(netdev);
  2318. }
  2319. /* Stop SGE timers */
  2320. t3_stop_sge_timers(adapter);
  2321. adapter->flags &= ~FULL_INIT_DONE;
  2322. if (reset)
  2323. ret = t3_reset_adapter(adapter);
  2324. pci_disable_device(adapter->pdev);
  2325. return ret;
  2326. }
  2327. static int t3_reenable_adapter(struct adapter *adapter)
  2328. {
  2329. if (pci_enable_device(adapter->pdev)) {
  2330. dev_err(&adapter->pdev->dev,
  2331. "Cannot re-enable PCI device after reset.\n");
  2332. goto err;
  2333. }
  2334. pci_set_master(adapter->pdev);
  2335. pci_restore_state(adapter->pdev);
  2336. /* Free sge resources */
  2337. t3_free_sge_resources(adapter);
  2338. if (t3_replay_prep_adapter(adapter))
  2339. goto err;
  2340. return 0;
  2341. err:
  2342. return -1;
  2343. }
  2344. static void t3_resume_ports(struct adapter *adapter)
  2345. {
  2346. int i;
  2347. /* Restart the ports */
  2348. for_each_port(adapter, i) {
  2349. struct net_device *netdev = adapter->port[i];
  2350. if (netif_running(netdev)) {
  2351. if (cxgb_open(netdev)) {
  2352. dev_err(&adapter->pdev->dev,
  2353. "can't bring device back up"
  2354. " after reset\n");
  2355. continue;
  2356. }
  2357. }
  2358. }
  2359. if (is_offload(adapter) && !ofld_disable)
  2360. cxgb3_err_notify(&adapter->tdev, OFFLOAD_STATUS_UP, 0);
  2361. }
  2362. /*
  2363. * processes a fatal error.
  2364. * Bring the ports down, reset the chip, bring the ports back up.
  2365. */
  2366. static void fatal_error_task(struct work_struct *work)
  2367. {
  2368. struct adapter *adapter = container_of(work, struct adapter,
  2369. fatal_error_handler_task);
  2370. int err = 0;
  2371. rtnl_lock();
  2372. err = t3_adapter_error(adapter, 1);
  2373. if (!err)
  2374. err = t3_reenable_adapter(adapter);
  2375. if (!err)
  2376. t3_resume_ports(adapter);
  2377. CH_ALERT(adapter, "adapter reset %s\n", err ? "failed" : "succeeded");
  2378. rtnl_unlock();
  2379. }
  2380. void t3_fatal_err(struct adapter *adapter)
  2381. {
  2382. unsigned int fw_status[4];
  2383. if (adapter->flags & FULL_INIT_DONE) {
  2384. t3_sge_stop(adapter);
  2385. t3_write_reg(adapter, A_XGM_TX_CTRL, 0);
  2386. t3_write_reg(adapter, A_XGM_RX_CTRL, 0);
  2387. t3_write_reg(adapter, XGM_REG(A_XGM_TX_CTRL, 1), 0);
  2388. t3_write_reg(adapter, XGM_REG(A_XGM_RX_CTRL, 1), 0);
  2389. spin_lock(&adapter->work_lock);
  2390. t3_intr_disable(adapter);
  2391. queue_work(cxgb3_wq, &adapter->fatal_error_handler_task);
  2392. spin_unlock(&adapter->work_lock);
  2393. }
  2394. CH_ALERT(adapter, "encountered fatal error, operation suspended\n");
  2395. if (!t3_cim_ctl_blk_read(adapter, 0xa0, 4, fw_status))
  2396. CH_ALERT(adapter, "FW status: 0x%x, 0x%x, 0x%x, 0x%x\n",
  2397. fw_status[0], fw_status[1],
  2398. fw_status[2], fw_status[3]);
  2399. }
  2400. /**
  2401. * t3_io_error_detected - called when PCI error is detected
  2402. * @pdev: Pointer to PCI device
  2403. * @state: The current pci connection state
  2404. *
  2405. * This function is called after a PCI bus error affecting
  2406. * this device has been detected.
  2407. */
  2408. static pci_ers_result_t t3_io_error_detected(struct pci_dev *pdev,
  2409. pci_channel_state_t state)
  2410. {
  2411. struct adapter *adapter = pci_get_drvdata(pdev);
  2412. int ret;
  2413. ret = t3_adapter_error(adapter, 0);
  2414. /* Request a slot reset. */
  2415. return PCI_ERS_RESULT_NEED_RESET;
  2416. }
  2417. /**
  2418. * t3_io_slot_reset - called after the pci bus has been reset.
  2419. * @pdev: Pointer to PCI device
  2420. *
  2421. * Restart the card from scratch, as if from a cold-boot.
  2422. */
  2423. static pci_ers_result_t t3_io_slot_reset(struct pci_dev *pdev)
  2424. {
  2425. struct adapter *adapter = pci_get_drvdata(pdev);
  2426. if (!t3_reenable_adapter(adapter))
  2427. return PCI_ERS_RESULT_RECOVERED;
  2428. return PCI_ERS_RESULT_DISCONNECT;
  2429. }
  2430. /**
  2431. * t3_io_resume - called when traffic can start flowing again.
  2432. * @pdev: Pointer to PCI device
  2433. *
  2434. * This callback is called when the error recovery driver tells us that
  2435. * its OK to resume normal operation.
  2436. */
  2437. static void t3_io_resume(struct pci_dev *pdev)
  2438. {
  2439. struct adapter *adapter = pci_get_drvdata(pdev);
  2440. CH_ALERT(adapter, "adapter recovering, PEX ERR 0x%x\n",
  2441. t3_read_reg(adapter, A_PCIE_PEX_ERR));
  2442. t3_resume_ports(adapter);
  2443. }
  2444. static struct pci_error_handlers t3_err_handler = {
  2445. .error_detected = t3_io_error_detected,
  2446. .slot_reset = t3_io_slot_reset,
  2447. .resume = t3_io_resume,
  2448. };
  2449. /*
  2450. * Set the number of qsets based on the number of CPUs and the number of ports,
  2451. * not to exceed the number of available qsets, assuming there are enough qsets
  2452. * per port in HW.
  2453. */
  2454. static void set_nqsets(struct adapter *adap)
  2455. {
  2456. int i, j = 0;
  2457. int num_cpus = num_online_cpus();
  2458. int hwports = adap->params.nports;
  2459. int nqsets = adap->msix_nvectors - 1;
  2460. if (adap->params.rev > 0 && adap->flags & USING_MSIX) {
  2461. if (hwports == 2 &&
  2462. (hwports * nqsets > SGE_QSETS ||
  2463. num_cpus >= nqsets / hwports))
  2464. nqsets /= hwports;
  2465. if (nqsets > num_cpus)
  2466. nqsets = num_cpus;
  2467. if (nqsets < 1 || hwports == 4)
  2468. nqsets = 1;
  2469. } else
  2470. nqsets = 1;
  2471. for_each_port(adap, i) {
  2472. struct port_info *pi = adap2pinfo(adap, i);
  2473. pi->first_qset = j;
  2474. pi->nqsets = nqsets;
  2475. j = pi->first_qset + nqsets;
  2476. dev_info(&adap->pdev->dev,
  2477. "Port %d using %d queue sets.\n", i, nqsets);
  2478. }
  2479. }
  2480. static int __devinit cxgb_enable_msix(struct adapter *adap)
  2481. {
  2482. struct msix_entry entries[SGE_QSETS + 1];
  2483. int vectors;
  2484. int i, err;
  2485. vectors = ARRAY_SIZE(entries);
  2486. for (i = 0; i < vectors; ++i)
  2487. entries[i].entry = i;
  2488. while ((err = pci_enable_msix(adap->pdev, entries, vectors)) > 0)
  2489. vectors = err;
  2490. if (err < 0)
  2491. pci_disable_msix(adap->pdev);
  2492. if (!err && vectors < (adap->params.nports + 1)) {
  2493. pci_disable_msix(adap->pdev);
  2494. err = -1;
  2495. }
  2496. if (!err) {
  2497. for (i = 0; i < vectors; ++i)
  2498. adap->msix_info[i].vec = entries[i].vector;
  2499. adap->msix_nvectors = vectors;
  2500. }
  2501. return err;
  2502. }
  2503. static void __devinit print_port_info(struct adapter *adap,
  2504. const struct adapter_info *ai)
  2505. {
  2506. static const char *pci_variant[] = {
  2507. "PCI", "PCI-X", "PCI-X ECC", "PCI-X 266", "PCI Express"
  2508. };
  2509. int i;
  2510. char buf[80];
  2511. if (is_pcie(adap))
  2512. snprintf(buf, sizeof(buf), "%s x%d",
  2513. pci_variant[adap->params.pci.variant],
  2514. adap->params.pci.width);
  2515. else
  2516. snprintf(buf, sizeof(buf), "%s %dMHz/%d-bit",
  2517. pci_variant[adap->params.pci.variant],
  2518. adap->params.pci.speed, adap->params.pci.width);
  2519. for_each_port(adap, i) {
  2520. struct net_device *dev = adap->port[i];
  2521. const struct port_info *pi = netdev_priv(dev);
  2522. if (!test_bit(i, &adap->registered_device_map))
  2523. continue;
  2524. printk(KERN_INFO "%s: %s %s %sNIC (rev %d) %s%s\n",
  2525. dev->name, ai->desc, pi->phy.desc,
  2526. is_offload(adap) ? "R" : "", adap->params.rev, buf,
  2527. (adap->flags & USING_MSIX) ? " MSI-X" :
  2528. (adap->flags & USING_MSI) ? " MSI" : "");
  2529. if (adap->name == dev->name && adap->params.vpd.mclk)
  2530. printk(KERN_INFO
  2531. "%s: %uMB CM, %uMB PMTX, %uMB PMRX, S/N: %s\n",
  2532. adap->name, t3_mc7_size(&adap->cm) >> 20,
  2533. t3_mc7_size(&adap->pmtx) >> 20,
  2534. t3_mc7_size(&adap->pmrx) >> 20,
  2535. adap->params.vpd.sn);
  2536. }
  2537. }
  2538. static const struct net_device_ops cxgb_netdev_ops = {
  2539. .ndo_open = cxgb_open,
  2540. .ndo_stop = cxgb_close,
  2541. .ndo_start_xmit = t3_eth_xmit,
  2542. .ndo_get_stats = cxgb_get_stats,
  2543. .ndo_validate_addr = eth_validate_addr,
  2544. .ndo_set_multicast_list = cxgb_set_rxmode,
  2545. .ndo_do_ioctl = cxgb_ioctl,
  2546. .ndo_change_mtu = cxgb_change_mtu,
  2547. .ndo_set_mac_address = cxgb_set_mac_addr,
  2548. .ndo_vlan_rx_register = vlan_rx_register,
  2549. #ifdef CONFIG_NET_POLL_CONTROLLER
  2550. .ndo_poll_controller = cxgb_netpoll,
  2551. #endif
  2552. };
  2553. static int __devinit init_one(struct pci_dev *pdev,
  2554. const struct pci_device_id *ent)
  2555. {
  2556. static int version_printed;
  2557. int i, err, pci_using_dac = 0;
  2558. resource_size_t mmio_start, mmio_len;
  2559. const struct adapter_info *ai;
  2560. struct adapter *adapter = NULL;
  2561. struct port_info *pi;
  2562. if (!version_printed) {
  2563. printk(KERN_INFO "%s - version %s\n", DRV_DESC, DRV_VERSION);
  2564. ++version_printed;
  2565. }
  2566. if (!cxgb3_wq) {
  2567. cxgb3_wq = create_singlethread_workqueue(DRV_NAME);
  2568. if (!cxgb3_wq) {
  2569. printk(KERN_ERR DRV_NAME
  2570. ": cannot initialize work queue\n");
  2571. return -ENOMEM;
  2572. }
  2573. }
  2574. err = pci_request_regions(pdev, DRV_NAME);
  2575. if (err) {
  2576. /* Just info, some other driver may have claimed the device. */
  2577. dev_info(&pdev->dev, "cannot obtain PCI resources\n");
  2578. return err;
  2579. }
  2580. err = pci_enable_device(pdev);
  2581. if (err) {
  2582. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2583. goto out_release_regions;
  2584. }
  2585. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2586. pci_using_dac = 1;
  2587. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  2588. if (err) {
  2589. dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
  2590. "coherent allocations\n");
  2591. goto out_disable_device;
  2592. }
  2593. } else if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  2594. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2595. goto out_disable_device;
  2596. }
  2597. pci_set_master(pdev);
  2598. pci_save_state(pdev);
  2599. mmio_start = pci_resource_start(pdev, 0);
  2600. mmio_len = pci_resource_len(pdev, 0);
  2601. ai = t3_get_adapter_info(ent->driver_data);
  2602. adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
  2603. if (!adapter) {
  2604. err = -ENOMEM;
  2605. goto out_disable_device;
  2606. }
  2607. adapter->regs = ioremap_nocache(mmio_start, mmio_len);
  2608. if (!adapter->regs) {
  2609. dev_err(&pdev->dev, "cannot map device registers\n");
  2610. err = -ENOMEM;
  2611. goto out_free_adapter;
  2612. }
  2613. adapter->pdev = pdev;
  2614. adapter->name = pci_name(pdev);
  2615. adapter->msg_enable = dflt_msg_enable;
  2616. adapter->mmio_len = mmio_len;
  2617. mutex_init(&adapter->mdio_lock);
  2618. spin_lock_init(&adapter->work_lock);
  2619. spin_lock_init(&adapter->stats_lock);
  2620. INIT_LIST_HEAD(&adapter->adapter_list);
  2621. INIT_WORK(&adapter->ext_intr_handler_task, ext_intr_task);
  2622. INIT_WORK(&adapter->fatal_error_handler_task, fatal_error_task);
  2623. INIT_DELAYED_WORK(&adapter->adap_check_task, t3_adap_check_task);
  2624. for (i = 0; i < ai->nports0 + ai->nports1; ++i) {
  2625. struct net_device *netdev;
  2626. netdev = alloc_etherdev_mq(sizeof(struct port_info), SGE_QSETS);
  2627. if (!netdev) {
  2628. err = -ENOMEM;
  2629. goto out_free_dev;
  2630. }
  2631. SET_NETDEV_DEV(netdev, &pdev->dev);
  2632. adapter->port[i] = netdev;
  2633. pi = netdev_priv(netdev);
  2634. pi->adapter = adapter;
  2635. pi->rx_offload = T3_RX_CSUM | T3_LRO;
  2636. pi->port_id = i;
  2637. netif_carrier_off(netdev);
  2638. netif_tx_stop_all_queues(netdev);
  2639. netdev->irq = pdev->irq;
  2640. netdev->mem_start = mmio_start;
  2641. netdev->mem_end = mmio_start + mmio_len - 1;
  2642. netdev->features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
  2643. netdev->features |= NETIF_F_LLTX;
  2644. netdev->features |= NETIF_F_GRO;
  2645. if (pci_using_dac)
  2646. netdev->features |= NETIF_F_HIGHDMA;
  2647. netdev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2648. netdev->netdev_ops = &cxgb_netdev_ops;
  2649. SET_ETHTOOL_OPS(netdev, &cxgb_ethtool_ops);
  2650. }
  2651. pci_set_drvdata(pdev, adapter);
  2652. if (t3_prep_adapter(adapter, ai, 1) < 0) {
  2653. err = -ENODEV;
  2654. goto out_free_dev;
  2655. }
  2656. /*
  2657. * The card is now ready to go. If any errors occur during device
  2658. * registration we do not fail the whole card but rather proceed only
  2659. * with the ports we manage to register successfully. However we must
  2660. * register at least one net device.
  2661. */
  2662. for_each_port(adapter, i) {
  2663. err = register_netdev(adapter->port[i]);
  2664. if (err)
  2665. dev_warn(&pdev->dev,
  2666. "cannot register net device %s, skipping\n",
  2667. adapter->port[i]->name);
  2668. else {
  2669. /*
  2670. * Change the name we use for messages to the name of
  2671. * the first successfully registered interface.
  2672. */
  2673. if (!adapter->registered_device_map)
  2674. adapter->name = adapter->port[i]->name;
  2675. __set_bit(i, &adapter->registered_device_map);
  2676. }
  2677. }
  2678. if (!adapter->registered_device_map) {
  2679. dev_err(&pdev->dev, "could not register any net devices\n");
  2680. goto out_free_dev;
  2681. }
  2682. /* Driver's ready. Reflect it on LEDs */
  2683. t3_led_ready(adapter);
  2684. if (is_offload(adapter)) {
  2685. __set_bit(OFFLOAD_DEVMAP_BIT, &adapter->registered_device_map);
  2686. cxgb3_adapter_ofld(adapter);
  2687. }
  2688. /* See what interrupts we'll be using */
  2689. if (msi > 1 && cxgb_enable_msix(adapter) == 0)
  2690. adapter->flags |= USING_MSIX;
  2691. else if (msi > 0 && pci_enable_msi(pdev) == 0)
  2692. adapter->flags |= USING_MSI;
  2693. set_nqsets(adapter);
  2694. err = sysfs_create_group(&adapter->port[0]->dev.kobj,
  2695. &cxgb3_attr_group);
  2696. print_port_info(adapter, ai);
  2697. return 0;
  2698. out_free_dev:
  2699. iounmap(adapter->regs);
  2700. for (i = ai->nports0 + ai->nports1 - 1; i >= 0; --i)
  2701. if (adapter->port[i])
  2702. free_netdev(adapter->port[i]);
  2703. out_free_adapter:
  2704. kfree(adapter);
  2705. out_disable_device:
  2706. pci_disable_device(pdev);
  2707. out_release_regions:
  2708. pci_release_regions(pdev);
  2709. pci_set_drvdata(pdev, NULL);
  2710. return err;
  2711. }
  2712. static void __devexit remove_one(struct pci_dev *pdev)
  2713. {
  2714. struct adapter *adapter = pci_get_drvdata(pdev);
  2715. if (adapter) {
  2716. int i;
  2717. t3_sge_stop(adapter);
  2718. sysfs_remove_group(&adapter->port[0]->dev.kobj,
  2719. &cxgb3_attr_group);
  2720. if (is_offload(adapter)) {
  2721. cxgb3_adapter_unofld(adapter);
  2722. if (test_bit(OFFLOAD_DEVMAP_BIT,
  2723. &adapter->open_device_map))
  2724. offload_close(&adapter->tdev);
  2725. }
  2726. for_each_port(adapter, i)
  2727. if (test_bit(i, &adapter->registered_device_map))
  2728. unregister_netdev(adapter->port[i]);
  2729. t3_stop_sge_timers(adapter);
  2730. t3_free_sge_resources(adapter);
  2731. cxgb_disable_msi(adapter);
  2732. for_each_port(adapter, i)
  2733. if (adapter->port[i])
  2734. free_netdev(adapter->port[i]);
  2735. iounmap(adapter->regs);
  2736. kfree(adapter);
  2737. pci_release_regions(pdev);
  2738. pci_disable_device(pdev);
  2739. pci_set_drvdata(pdev, NULL);
  2740. }
  2741. }
  2742. static struct pci_driver driver = {
  2743. .name = DRV_NAME,
  2744. .id_table = cxgb3_pci_tbl,
  2745. .probe = init_one,
  2746. .remove = __devexit_p(remove_one),
  2747. .err_handler = &t3_err_handler,
  2748. };
  2749. static int __init cxgb3_init_module(void)
  2750. {
  2751. int ret;
  2752. cxgb3_offload_init();
  2753. ret = pci_register_driver(&driver);
  2754. return ret;
  2755. }
  2756. static void __exit cxgb3_cleanup_module(void)
  2757. {
  2758. pci_unregister_driver(&driver);
  2759. if (cxgb3_wq)
  2760. destroy_workqueue(cxgb3_wq);
  2761. }
  2762. module_init(cxgb3_init_module);
  2763. module_exit(cxgb3_cleanup_module);