cxgb2.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433
  1. /*****************************************************************************
  2. * *
  3. * File: cxgb2.c *
  4. * $Revision: 1.25 $ *
  5. * $Date: 2005/06/22 00:43:25 $ *
  6. * Description: *
  7. * Chelsio 10Gb Ethernet Driver. *
  8. * *
  9. * This program is free software; you can redistribute it and/or modify *
  10. * it under the terms of the GNU General Public License, version 2, as *
  11. * published by the Free Software Foundation. *
  12. * *
  13. * You should have received a copy of the GNU General Public License along *
  14. * with this program; if not, write to the Free Software Foundation, Inc., *
  15. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  16. * *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED *
  18. * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF *
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. *
  20. * *
  21. * http://www.chelsio.com *
  22. * *
  23. * Copyright (c) 2003 - 2005 Chelsio Communications, Inc. *
  24. * All rights reserved. *
  25. * *
  26. * Maintainers: maintainers@chelsio.com *
  27. * *
  28. * Authors: Dimitrios Michailidis <dm@chelsio.com> *
  29. * Tina Yang <tainay@chelsio.com> *
  30. * Felix Marti <felix@chelsio.com> *
  31. * Scott Bardone <sbardone@chelsio.com> *
  32. * Kurt Ottaway <kottaway@chelsio.com> *
  33. * Frank DiMambro <frank@chelsio.com> *
  34. * *
  35. * History: *
  36. * *
  37. ****************************************************************************/
  38. #include "common.h"
  39. #include <linux/module.h>
  40. #include <linux/init.h>
  41. #include <linux/pci.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_vlan.h>
  45. #include <linux/mii.h>
  46. #include <linux/sockios.h>
  47. #include <linux/dma-mapping.h>
  48. #include <asm/uaccess.h>
  49. #include "cpl5_cmd.h"
  50. #include "regs.h"
  51. #include "gmac.h"
  52. #include "cphy.h"
  53. #include "sge.h"
  54. #include "tp.h"
  55. #include "espi.h"
  56. #include "elmer0.h"
  57. #include <linux/workqueue.h>
  58. static inline void schedule_mac_stats_update(struct adapter *ap, int secs)
  59. {
  60. schedule_delayed_work(&ap->stats_update_task, secs * HZ);
  61. }
  62. static inline void cancel_mac_stats_update(struct adapter *ap)
  63. {
  64. cancel_delayed_work(&ap->stats_update_task);
  65. }
  66. #define MAX_CMDQ_ENTRIES 16384
  67. #define MAX_CMDQ1_ENTRIES 1024
  68. #define MAX_RX_BUFFERS 16384
  69. #define MAX_RX_JUMBO_BUFFERS 16384
  70. #define MAX_TX_BUFFERS_HIGH 16384U
  71. #define MAX_TX_BUFFERS_LOW 1536U
  72. #define MAX_TX_BUFFERS 1460U
  73. #define MIN_FL_ENTRIES 32
  74. #define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
  75. NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
  76. NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
  77. /*
  78. * The EEPROM is actually bigger but only the first few bytes are used so we
  79. * only report those.
  80. */
  81. #define EEPROM_SIZE 32
  82. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  83. MODULE_AUTHOR("Chelsio Communications");
  84. MODULE_LICENSE("GPL");
  85. static int dflt_msg_enable = DFLT_MSG_ENABLE;
  86. module_param(dflt_msg_enable, int, 0);
  87. MODULE_PARM_DESC(dflt_msg_enable, "Chelsio T1 default message enable bitmap");
  88. #define HCLOCK 0x0
  89. #define LCLOCK 0x1
  90. /* T1 cards powersave mode */
  91. static int t1_clock(struct adapter *adapter, int mode);
  92. static int t1powersave = 1; /* HW default is powersave mode. */
  93. module_param(t1powersave, int, 0);
  94. MODULE_PARM_DESC(t1powersave, "Enable/Disable T1 powersaving mode");
  95. static int disable_msi = 0;
  96. module_param(disable_msi, int, 0);
  97. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  98. static const char pci_speed[][4] = {
  99. "33", "66", "100", "133"
  100. };
  101. /*
  102. * Setup MAC to receive the types of packets we want.
  103. */
  104. static void t1_set_rxmode(struct net_device *dev)
  105. {
  106. struct adapter *adapter = dev->ml_priv;
  107. struct cmac *mac = adapter->port[dev->if_port].mac;
  108. struct t1_rx_mode rm;
  109. rm.dev = dev;
  110. rm.idx = 0;
  111. rm.list = dev->mc_list;
  112. mac->ops->set_rx_mode(mac, &rm);
  113. }
  114. static void link_report(struct port_info *p)
  115. {
  116. if (!netif_carrier_ok(p->dev))
  117. printk(KERN_INFO "%s: link down\n", p->dev->name);
  118. else {
  119. const char *s = "10Mbps";
  120. switch (p->link_config.speed) {
  121. case SPEED_10000: s = "10Gbps"; break;
  122. case SPEED_1000: s = "1000Mbps"; break;
  123. case SPEED_100: s = "100Mbps"; break;
  124. }
  125. printk(KERN_INFO "%s: link up, %s, %s-duplex\n",
  126. p->dev->name, s,
  127. p->link_config.duplex == DUPLEX_FULL ? "full" : "half");
  128. }
  129. }
  130. void t1_link_negotiated(struct adapter *adapter, int port_id, int link_stat,
  131. int speed, int duplex, int pause)
  132. {
  133. struct port_info *p = &adapter->port[port_id];
  134. if (link_stat != netif_carrier_ok(p->dev)) {
  135. if (link_stat)
  136. netif_carrier_on(p->dev);
  137. else
  138. netif_carrier_off(p->dev);
  139. link_report(p);
  140. /* multi-ports: inform toe */
  141. if ((speed > 0) && (adapter->params.nports > 1)) {
  142. unsigned int sched_speed = 10;
  143. switch (speed) {
  144. case SPEED_1000:
  145. sched_speed = 1000;
  146. break;
  147. case SPEED_100:
  148. sched_speed = 100;
  149. break;
  150. case SPEED_10:
  151. sched_speed = 10;
  152. break;
  153. }
  154. t1_sched_update_parms(adapter->sge, port_id, 0, sched_speed);
  155. }
  156. }
  157. }
  158. static void link_start(struct port_info *p)
  159. {
  160. struct cmac *mac = p->mac;
  161. mac->ops->reset(mac);
  162. if (mac->ops->macaddress_set)
  163. mac->ops->macaddress_set(mac, p->dev->dev_addr);
  164. t1_set_rxmode(p->dev);
  165. t1_link_start(p->phy, mac, &p->link_config);
  166. mac->ops->enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
  167. }
  168. static void enable_hw_csum(struct adapter *adapter)
  169. {
  170. if (adapter->flags & TSO_CAPABLE)
  171. t1_tp_set_ip_checksum_offload(adapter->tp, 1); /* for TSO only */
  172. if (adapter->flags & UDP_CSUM_CAPABLE)
  173. t1_tp_set_udp_checksum_offload(adapter->tp, 1);
  174. t1_tp_set_tcp_checksum_offload(adapter->tp, 1);
  175. }
  176. /*
  177. * Things to do upon first use of a card.
  178. * This must run with the rtnl lock held.
  179. */
  180. static int cxgb_up(struct adapter *adapter)
  181. {
  182. int err = 0;
  183. if (!(adapter->flags & FULL_INIT_DONE)) {
  184. err = t1_init_hw_modules(adapter);
  185. if (err)
  186. goto out_err;
  187. enable_hw_csum(adapter);
  188. adapter->flags |= FULL_INIT_DONE;
  189. }
  190. t1_interrupts_clear(adapter);
  191. adapter->params.has_msi = !disable_msi && !pci_enable_msi(adapter->pdev);
  192. err = request_irq(adapter->pdev->irq, t1_interrupt,
  193. adapter->params.has_msi ? 0 : IRQF_SHARED,
  194. adapter->name, adapter);
  195. if (err) {
  196. if (adapter->params.has_msi)
  197. pci_disable_msi(adapter->pdev);
  198. goto out_err;
  199. }
  200. t1_sge_start(adapter->sge);
  201. t1_interrupts_enable(adapter);
  202. out_err:
  203. return err;
  204. }
  205. /*
  206. * Release resources when all the ports have been stopped.
  207. */
  208. static void cxgb_down(struct adapter *adapter)
  209. {
  210. t1_sge_stop(adapter->sge);
  211. t1_interrupts_disable(adapter);
  212. free_irq(adapter->pdev->irq, adapter);
  213. if (adapter->params.has_msi)
  214. pci_disable_msi(adapter->pdev);
  215. }
  216. static int cxgb_open(struct net_device *dev)
  217. {
  218. int err;
  219. struct adapter *adapter = dev->ml_priv;
  220. int other_ports = adapter->open_device_map & PORT_MASK;
  221. napi_enable(&adapter->napi);
  222. if (!adapter->open_device_map && (err = cxgb_up(adapter)) < 0) {
  223. napi_disable(&adapter->napi);
  224. return err;
  225. }
  226. __set_bit(dev->if_port, &adapter->open_device_map);
  227. link_start(&adapter->port[dev->if_port]);
  228. netif_start_queue(dev);
  229. if (!other_ports && adapter->params.stats_update_period)
  230. schedule_mac_stats_update(adapter,
  231. adapter->params.stats_update_period);
  232. return 0;
  233. }
  234. static int cxgb_close(struct net_device *dev)
  235. {
  236. struct adapter *adapter = dev->ml_priv;
  237. struct port_info *p = &adapter->port[dev->if_port];
  238. struct cmac *mac = p->mac;
  239. netif_stop_queue(dev);
  240. napi_disable(&adapter->napi);
  241. mac->ops->disable(mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX);
  242. netif_carrier_off(dev);
  243. clear_bit(dev->if_port, &adapter->open_device_map);
  244. if (adapter->params.stats_update_period &&
  245. !(adapter->open_device_map & PORT_MASK)) {
  246. /* Stop statistics accumulation. */
  247. smp_mb__after_clear_bit();
  248. spin_lock(&adapter->work_lock); /* sync with update task */
  249. spin_unlock(&adapter->work_lock);
  250. cancel_mac_stats_update(adapter);
  251. }
  252. if (!adapter->open_device_map)
  253. cxgb_down(adapter);
  254. return 0;
  255. }
  256. static struct net_device_stats *t1_get_stats(struct net_device *dev)
  257. {
  258. struct adapter *adapter = dev->ml_priv;
  259. struct port_info *p = &adapter->port[dev->if_port];
  260. struct net_device_stats *ns = &p->netstats;
  261. const struct cmac_statistics *pstats;
  262. /* Do a full update of the MAC stats */
  263. pstats = p->mac->ops->statistics_update(p->mac,
  264. MAC_STATS_UPDATE_FULL);
  265. ns->tx_packets = pstats->TxUnicastFramesOK +
  266. pstats->TxMulticastFramesOK + pstats->TxBroadcastFramesOK;
  267. ns->rx_packets = pstats->RxUnicastFramesOK +
  268. pstats->RxMulticastFramesOK + pstats->RxBroadcastFramesOK;
  269. ns->tx_bytes = pstats->TxOctetsOK;
  270. ns->rx_bytes = pstats->RxOctetsOK;
  271. ns->tx_errors = pstats->TxLateCollisions + pstats->TxLengthErrors +
  272. pstats->TxUnderrun + pstats->TxFramesAbortedDueToXSCollisions;
  273. ns->rx_errors = pstats->RxDataErrors + pstats->RxJabberErrors +
  274. pstats->RxFCSErrors + pstats->RxAlignErrors +
  275. pstats->RxSequenceErrors + pstats->RxFrameTooLongErrors +
  276. pstats->RxSymbolErrors + pstats->RxRuntErrors;
  277. ns->multicast = pstats->RxMulticastFramesOK;
  278. ns->collisions = pstats->TxTotalCollisions;
  279. /* detailed rx_errors */
  280. ns->rx_length_errors = pstats->RxFrameTooLongErrors +
  281. pstats->RxJabberErrors;
  282. ns->rx_over_errors = 0;
  283. ns->rx_crc_errors = pstats->RxFCSErrors;
  284. ns->rx_frame_errors = pstats->RxAlignErrors;
  285. ns->rx_fifo_errors = 0;
  286. ns->rx_missed_errors = 0;
  287. /* detailed tx_errors */
  288. ns->tx_aborted_errors = pstats->TxFramesAbortedDueToXSCollisions;
  289. ns->tx_carrier_errors = 0;
  290. ns->tx_fifo_errors = pstats->TxUnderrun;
  291. ns->tx_heartbeat_errors = 0;
  292. ns->tx_window_errors = pstats->TxLateCollisions;
  293. return ns;
  294. }
  295. static u32 get_msglevel(struct net_device *dev)
  296. {
  297. struct adapter *adapter = dev->ml_priv;
  298. return adapter->msg_enable;
  299. }
  300. static void set_msglevel(struct net_device *dev, u32 val)
  301. {
  302. struct adapter *adapter = dev->ml_priv;
  303. adapter->msg_enable = val;
  304. }
  305. static char stats_strings[][ETH_GSTRING_LEN] = {
  306. "TxOctetsOK",
  307. "TxOctetsBad",
  308. "TxUnicastFramesOK",
  309. "TxMulticastFramesOK",
  310. "TxBroadcastFramesOK",
  311. "TxPauseFrames",
  312. "TxFramesWithDeferredXmissions",
  313. "TxLateCollisions",
  314. "TxTotalCollisions",
  315. "TxFramesAbortedDueToXSCollisions",
  316. "TxUnderrun",
  317. "TxLengthErrors",
  318. "TxInternalMACXmitError",
  319. "TxFramesWithExcessiveDeferral",
  320. "TxFCSErrors",
  321. "TxJumboFramesOk",
  322. "TxJumboOctetsOk",
  323. "RxOctetsOK",
  324. "RxOctetsBad",
  325. "RxUnicastFramesOK",
  326. "RxMulticastFramesOK",
  327. "RxBroadcastFramesOK",
  328. "RxPauseFrames",
  329. "RxFCSErrors",
  330. "RxAlignErrors",
  331. "RxSymbolErrors",
  332. "RxDataErrors",
  333. "RxSequenceErrors",
  334. "RxRuntErrors",
  335. "RxJabberErrors",
  336. "RxInternalMACRcvError",
  337. "RxInRangeLengthErrors",
  338. "RxOutOfRangeLengthField",
  339. "RxFrameTooLongErrors",
  340. "RxJumboFramesOk",
  341. "RxJumboOctetsOk",
  342. /* Port stats */
  343. "RxCsumGood",
  344. "TxCsumOffload",
  345. "TxTso",
  346. "RxVlan",
  347. "TxVlan",
  348. "TxNeedHeadroom",
  349. /* Interrupt stats */
  350. "rx drops",
  351. "pure_rsps",
  352. "unhandled irqs",
  353. "respQ_empty",
  354. "respQ_overflow",
  355. "freelistQ_empty",
  356. "pkt_too_big",
  357. "pkt_mismatch",
  358. "cmdQ_full0",
  359. "cmdQ_full1",
  360. "espi_DIP2ParityErr",
  361. "espi_DIP4Err",
  362. "espi_RxDrops",
  363. "espi_TxDrops",
  364. "espi_RxOvfl",
  365. "espi_ParityErr"
  366. };
  367. #define T2_REGMAP_SIZE (3 * 1024)
  368. static int get_regs_len(struct net_device *dev)
  369. {
  370. return T2_REGMAP_SIZE;
  371. }
  372. static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  373. {
  374. struct adapter *adapter = dev->ml_priv;
  375. strcpy(info->driver, DRV_NAME);
  376. strcpy(info->version, DRV_VERSION);
  377. strcpy(info->fw_version, "N/A");
  378. strcpy(info->bus_info, pci_name(adapter->pdev));
  379. }
  380. static int get_sset_count(struct net_device *dev, int sset)
  381. {
  382. switch (sset) {
  383. case ETH_SS_STATS:
  384. return ARRAY_SIZE(stats_strings);
  385. default:
  386. return -EOPNOTSUPP;
  387. }
  388. }
  389. static void get_strings(struct net_device *dev, u32 stringset, u8 *data)
  390. {
  391. if (stringset == ETH_SS_STATS)
  392. memcpy(data, stats_strings, sizeof(stats_strings));
  393. }
  394. static void get_stats(struct net_device *dev, struct ethtool_stats *stats,
  395. u64 *data)
  396. {
  397. struct adapter *adapter = dev->ml_priv;
  398. struct cmac *mac = adapter->port[dev->if_port].mac;
  399. const struct cmac_statistics *s;
  400. const struct sge_intr_counts *t;
  401. struct sge_port_stats ss;
  402. s = mac->ops->statistics_update(mac, MAC_STATS_UPDATE_FULL);
  403. t = t1_sge_get_intr_counts(adapter->sge);
  404. t1_sge_get_port_stats(adapter->sge, dev->if_port, &ss);
  405. *data++ = s->TxOctetsOK;
  406. *data++ = s->TxOctetsBad;
  407. *data++ = s->TxUnicastFramesOK;
  408. *data++ = s->TxMulticastFramesOK;
  409. *data++ = s->TxBroadcastFramesOK;
  410. *data++ = s->TxPauseFrames;
  411. *data++ = s->TxFramesWithDeferredXmissions;
  412. *data++ = s->TxLateCollisions;
  413. *data++ = s->TxTotalCollisions;
  414. *data++ = s->TxFramesAbortedDueToXSCollisions;
  415. *data++ = s->TxUnderrun;
  416. *data++ = s->TxLengthErrors;
  417. *data++ = s->TxInternalMACXmitError;
  418. *data++ = s->TxFramesWithExcessiveDeferral;
  419. *data++ = s->TxFCSErrors;
  420. *data++ = s->TxJumboFramesOK;
  421. *data++ = s->TxJumboOctetsOK;
  422. *data++ = s->RxOctetsOK;
  423. *data++ = s->RxOctetsBad;
  424. *data++ = s->RxUnicastFramesOK;
  425. *data++ = s->RxMulticastFramesOK;
  426. *data++ = s->RxBroadcastFramesOK;
  427. *data++ = s->RxPauseFrames;
  428. *data++ = s->RxFCSErrors;
  429. *data++ = s->RxAlignErrors;
  430. *data++ = s->RxSymbolErrors;
  431. *data++ = s->RxDataErrors;
  432. *data++ = s->RxSequenceErrors;
  433. *data++ = s->RxRuntErrors;
  434. *data++ = s->RxJabberErrors;
  435. *data++ = s->RxInternalMACRcvError;
  436. *data++ = s->RxInRangeLengthErrors;
  437. *data++ = s->RxOutOfRangeLengthField;
  438. *data++ = s->RxFrameTooLongErrors;
  439. *data++ = s->RxJumboFramesOK;
  440. *data++ = s->RxJumboOctetsOK;
  441. *data++ = ss.rx_cso_good;
  442. *data++ = ss.tx_cso;
  443. *data++ = ss.tx_tso;
  444. *data++ = ss.vlan_xtract;
  445. *data++ = ss.vlan_insert;
  446. *data++ = ss.tx_need_hdrroom;
  447. *data++ = t->rx_drops;
  448. *data++ = t->pure_rsps;
  449. *data++ = t->unhandled_irqs;
  450. *data++ = t->respQ_empty;
  451. *data++ = t->respQ_overflow;
  452. *data++ = t->freelistQ_empty;
  453. *data++ = t->pkt_too_big;
  454. *data++ = t->pkt_mismatch;
  455. *data++ = t->cmdQ_full[0];
  456. *data++ = t->cmdQ_full[1];
  457. if (adapter->espi) {
  458. const struct espi_intr_counts *e;
  459. e = t1_espi_get_intr_counts(adapter->espi);
  460. *data++ = e->DIP2_parity_err;
  461. *data++ = e->DIP4_err;
  462. *data++ = e->rx_drops;
  463. *data++ = e->tx_drops;
  464. *data++ = e->rx_ovflw;
  465. *data++ = e->parity_err;
  466. }
  467. }
  468. static inline void reg_block_dump(struct adapter *ap, void *buf,
  469. unsigned int start, unsigned int end)
  470. {
  471. u32 *p = buf + start;
  472. for ( ; start <= end; start += sizeof(u32))
  473. *p++ = readl(ap->regs + start);
  474. }
  475. static void get_regs(struct net_device *dev, struct ethtool_regs *regs,
  476. void *buf)
  477. {
  478. struct adapter *ap = dev->ml_priv;
  479. /*
  480. * Version scheme: bits 0..9: chip version, bits 10..15: chip revision
  481. */
  482. regs->version = 2;
  483. memset(buf, 0, T2_REGMAP_SIZE);
  484. reg_block_dump(ap, buf, 0, A_SG_RESPACCUTIMER);
  485. reg_block_dump(ap, buf, A_MC3_CFG, A_MC4_INT_CAUSE);
  486. reg_block_dump(ap, buf, A_TPI_ADDR, A_TPI_PAR);
  487. reg_block_dump(ap, buf, A_TP_IN_CONFIG, A_TP_TX_DROP_COUNT);
  488. reg_block_dump(ap, buf, A_RAT_ROUTE_CONTROL, A_RAT_INTR_CAUSE);
  489. reg_block_dump(ap, buf, A_CSPI_RX_AE_WM, A_CSPI_INTR_ENABLE);
  490. reg_block_dump(ap, buf, A_ESPI_SCH_TOKEN0, A_ESPI_GOSTAT);
  491. reg_block_dump(ap, buf, A_ULP_ULIMIT, A_ULP_PIO_CTRL);
  492. reg_block_dump(ap, buf, A_PL_ENABLE, A_PL_CAUSE);
  493. reg_block_dump(ap, buf, A_MC5_CONFIG, A_MC5_MASK_WRITE_CMD);
  494. }
  495. static int get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  496. {
  497. struct adapter *adapter = dev->ml_priv;
  498. struct port_info *p = &adapter->port[dev->if_port];
  499. cmd->supported = p->link_config.supported;
  500. cmd->advertising = p->link_config.advertising;
  501. if (netif_carrier_ok(dev)) {
  502. cmd->speed = p->link_config.speed;
  503. cmd->duplex = p->link_config.duplex;
  504. } else {
  505. cmd->speed = -1;
  506. cmd->duplex = -1;
  507. }
  508. cmd->port = (cmd->supported & SUPPORTED_TP) ? PORT_TP : PORT_FIBRE;
  509. cmd->phy_address = p->phy->addr;
  510. cmd->transceiver = XCVR_EXTERNAL;
  511. cmd->autoneg = p->link_config.autoneg;
  512. cmd->maxtxpkt = 0;
  513. cmd->maxrxpkt = 0;
  514. return 0;
  515. }
  516. static int speed_duplex_to_caps(int speed, int duplex)
  517. {
  518. int cap = 0;
  519. switch (speed) {
  520. case SPEED_10:
  521. if (duplex == DUPLEX_FULL)
  522. cap = SUPPORTED_10baseT_Full;
  523. else
  524. cap = SUPPORTED_10baseT_Half;
  525. break;
  526. case SPEED_100:
  527. if (duplex == DUPLEX_FULL)
  528. cap = SUPPORTED_100baseT_Full;
  529. else
  530. cap = SUPPORTED_100baseT_Half;
  531. break;
  532. case SPEED_1000:
  533. if (duplex == DUPLEX_FULL)
  534. cap = SUPPORTED_1000baseT_Full;
  535. else
  536. cap = SUPPORTED_1000baseT_Half;
  537. break;
  538. case SPEED_10000:
  539. if (duplex == DUPLEX_FULL)
  540. cap = SUPPORTED_10000baseT_Full;
  541. }
  542. return cap;
  543. }
  544. #define ADVERTISED_MASK (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  545. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  546. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full | \
  547. ADVERTISED_10000baseT_Full)
  548. static int set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  549. {
  550. struct adapter *adapter = dev->ml_priv;
  551. struct port_info *p = &adapter->port[dev->if_port];
  552. struct link_config *lc = &p->link_config;
  553. if (!(lc->supported & SUPPORTED_Autoneg))
  554. return -EOPNOTSUPP; /* can't change speed/duplex */
  555. if (cmd->autoneg == AUTONEG_DISABLE) {
  556. int cap = speed_duplex_to_caps(cmd->speed, cmd->duplex);
  557. if (!(lc->supported & cap) || cmd->speed == SPEED_1000)
  558. return -EINVAL;
  559. lc->requested_speed = cmd->speed;
  560. lc->requested_duplex = cmd->duplex;
  561. lc->advertising = 0;
  562. } else {
  563. cmd->advertising &= ADVERTISED_MASK;
  564. if (cmd->advertising & (cmd->advertising - 1))
  565. cmd->advertising = lc->supported;
  566. cmd->advertising &= lc->supported;
  567. if (!cmd->advertising)
  568. return -EINVAL;
  569. lc->requested_speed = SPEED_INVALID;
  570. lc->requested_duplex = DUPLEX_INVALID;
  571. lc->advertising = cmd->advertising | ADVERTISED_Autoneg;
  572. }
  573. lc->autoneg = cmd->autoneg;
  574. if (netif_running(dev))
  575. t1_link_start(p->phy, p->mac, lc);
  576. return 0;
  577. }
  578. static void get_pauseparam(struct net_device *dev,
  579. struct ethtool_pauseparam *epause)
  580. {
  581. struct adapter *adapter = dev->ml_priv;
  582. struct port_info *p = &adapter->port[dev->if_port];
  583. epause->autoneg = (p->link_config.requested_fc & PAUSE_AUTONEG) != 0;
  584. epause->rx_pause = (p->link_config.fc & PAUSE_RX) != 0;
  585. epause->tx_pause = (p->link_config.fc & PAUSE_TX) != 0;
  586. }
  587. static int set_pauseparam(struct net_device *dev,
  588. struct ethtool_pauseparam *epause)
  589. {
  590. struct adapter *adapter = dev->ml_priv;
  591. struct port_info *p = &adapter->port[dev->if_port];
  592. struct link_config *lc = &p->link_config;
  593. if (epause->autoneg == AUTONEG_DISABLE)
  594. lc->requested_fc = 0;
  595. else if (lc->supported & SUPPORTED_Autoneg)
  596. lc->requested_fc = PAUSE_AUTONEG;
  597. else
  598. return -EINVAL;
  599. if (epause->rx_pause)
  600. lc->requested_fc |= PAUSE_RX;
  601. if (epause->tx_pause)
  602. lc->requested_fc |= PAUSE_TX;
  603. if (lc->autoneg == AUTONEG_ENABLE) {
  604. if (netif_running(dev))
  605. t1_link_start(p->phy, p->mac, lc);
  606. } else {
  607. lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  608. if (netif_running(dev))
  609. p->mac->ops->set_speed_duplex_fc(p->mac, -1, -1,
  610. lc->fc);
  611. }
  612. return 0;
  613. }
  614. static u32 get_rx_csum(struct net_device *dev)
  615. {
  616. struct adapter *adapter = dev->ml_priv;
  617. return (adapter->flags & RX_CSUM_ENABLED) != 0;
  618. }
  619. static int set_rx_csum(struct net_device *dev, u32 data)
  620. {
  621. struct adapter *adapter = dev->ml_priv;
  622. if (data)
  623. adapter->flags |= RX_CSUM_ENABLED;
  624. else
  625. adapter->flags &= ~RX_CSUM_ENABLED;
  626. return 0;
  627. }
  628. static int set_tso(struct net_device *dev, u32 value)
  629. {
  630. struct adapter *adapter = dev->ml_priv;
  631. if (!(adapter->flags & TSO_CAPABLE))
  632. return value ? -EOPNOTSUPP : 0;
  633. return ethtool_op_set_tso(dev, value);
  634. }
  635. static void get_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  636. {
  637. struct adapter *adapter = dev->ml_priv;
  638. int jumbo_fl = t1_is_T1B(adapter) ? 1 : 0;
  639. e->rx_max_pending = MAX_RX_BUFFERS;
  640. e->rx_mini_max_pending = 0;
  641. e->rx_jumbo_max_pending = MAX_RX_JUMBO_BUFFERS;
  642. e->tx_max_pending = MAX_CMDQ_ENTRIES;
  643. e->rx_pending = adapter->params.sge.freelQ_size[!jumbo_fl];
  644. e->rx_mini_pending = 0;
  645. e->rx_jumbo_pending = adapter->params.sge.freelQ_size[jumbo_fl];
  646. e->tx_pending = adapter->params.sge.cmdQ_size[0];
  647. }
  648. static int set_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  649. {
  650. struct adapter *adapter = dev->ml_priv;
  651. int jumbo_fl = t1_is_T1B(adapter) ? 1 : 0;
  652. if (e->rx_pending > MAX_RX_BUFFERS || e->rx_mini_pending ||
  653. e->rx_jumbo_pending > MAX_RX_JUMBO_BUFFERS ||
  654. e->tx_pending > MAX_CMDQ_ENTRIES ||
  655. e->rx_pending < MIN_FL_ENTRIES ||
  656. e->rx_jumbo_pending < MIN_FL_ENTRIES ||
  657. e->tx_pending < (adapter->params.nports + 1) * (MAX_SKB_FRAGS + 1))
  658. return -EINVAL;
  659. if (adapter->flags & FULL_INIT_DONE)
  660. return -EBUSY;
  661. adapter->params.sge.freelQ_size[!jumbo_fl] = e->rx_pending;
  662. adapter->params.sge.freelQ_size[jumbo_fl] = e->rx_jumbo_pending;
  663. adapter->params.sge.cmdQ_size[0] = e->tx_pending;
  664. adapter->params.sge.cmdQ_size[1] = e->tx_pending > MAX_CMDQ1_ENTRIES ?
  665. MAX_CMDQ1_ENTRIES : e->tx_pending;
  666. return 0;
  667. }
  668. static int set_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  669. {
  670. struct adapter *adapter = dev->ml_priv;
  671. adapter->params.sge.rx_coalesce_usecs = c->rx_coalesce_usecs;
  672. adapter->params.sge.coalesce_enable = c->use_adaptive_rx_coalesce;
  673. adapter->params.sge.sample_interval_usecs = c->rate_sample_interval;
  674. t1_sge_set_coalesce_params(adapter->sge, &adapter->params.sge);
  675. return 0;
  676. }
  677. static int get_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  678. {
  679. struct adapter *adapter = dev->ml_priv;
  680. c->rx_coalesce_usecs = adapter->params.sge.rx_coalesce_usecs;
  681. c->rate_sample_interval = adapter->params.sge.sample_interval_usecs;
  682. c->use_adaptive_rx_coalesce = adapter->params.sge.coalesce_enable;
  683. return 0;
  684. }
  685. static int get_eeprom_len(struct net_device *dev)
  686. {
  687. struct adapter *adapter = dev->ml_priv;
  688. return t1_is_asic(adapter) ? EEPROM_SIZE : 0;
  689. }
  690. #define EEPROM_MAGIC(ap) \
  691. (PCI_VENDOR_ID_CHELSIO | ((ap)->params.chip_version << 16))
  692. static int get_eeprom(struct net_device *dev, struct ethtool_eeprom *e,
  693. u8 *data)
  694. {
  695. int i;
  696. u8 buf[EEPROM_SIZE] __attribute__((aligned(4)));
  697. struct adapter *adapter = dev->ml_priv;
  698. e->magic = EEPROM_MAGIC(adapter);
  699. for (i = e->offset & ~3; i < e->offset + e->len; i += sizeof(u32))
  700. t1_seeprom_read(adapter, i, (__le32 *)&buf[i]);
  701. memcpy(data, buf + e->offset, e->len);
  702. return 0;
  703. }
  704. static const struct ethtool_ops t1_ethtool_ops = {
  705. .get_settings = get_settings,
  706. .set_settings = set_settings,
  707. .get_drvinfo = get_drvinfo,
  708. .get_msglevel = get_msglevel,
  709. .set_msglevel = set_msglevel,
  710. .get_ringparam = get_sge_param,
  711. .set_ringparam = set_sge_param,
  712. .get_coalesce = get_coalesce,
  713. .set_coalesce = set_coalesce,
  714. .get_eeprom_len = get_eeprom_len,
  715. .get_eeprom = get_eeprom,
  716. .get_pauseparam = get_pauseparam,
  717. .set_pauseparam = set_pauseparam,
  718. .get_rx_csum = get_rx_csum,
  719. .set_rx_csum = set_rx_csum,
  720. .set_tx_csum = ethtool_op_set_tx_csum,
  721. .set_sg = ethtool_op_set_sg,
  722. .get_link = ethtool_op_get_link,
  723. .get_strings = get_strings,
  724. .get_sset_count = get_sset_count,
  725. .get_ethtool_stats = get_stats,
  726. .get_regs_len = get_regs_len,
  727. .get_regs = get_regs,
  728. .set_tso = set_tso,
  729. };
  730. static int t1_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
  731. {
  732. struct adapter *adapter = dev->ml_priv;
  733. struct mii_ioctl_data *data = if_mii(req);
  734. switch (cmd) {
  735. case SIOCGMIIPHY:
  736. data->phy_id = adapter->port[dev->if_port].phy->addr;
  737. /* FALLTHRU */
  738. case SIOCGMIIREG: {
  739. struct cphy *phy = adapter->port[dev->if_port].phy;
  740. u32 val;
  741. if (!phy->mdio_read)
  742. return -EOPNOTSUPP;
  743. phy->mdio_read(adapter, data->phy_id, 0, data->reg_num & 0x1f,
  744. &val);
  745. data->val_out = val;
  746. break;
  747. }
  748. case SIOCSMIIREG: {
  749. struct cphy *phy = adapter->port[dev->if_port].phy;
  750. if (!capable(CAP_NET_ADMIN))
  751. return -EPERM;
  752. if (!phy->mdio_write)
  753. return -EOPNOTSUPP;
  754. phy->mdio_write(adapter, data->phy_id, 0, data->reg_num & 0x1f,
  755. data->val_in);
  756. break;
  757. }
  758. default:
  759. return -EOPNOTSUPP;
  760. }
  761. return 0;
  762. }
  763. static int t1_change_mtu(struct net_device *dev, int new_mtu)
  764. {
  765. int ret;
  766. struct adapter *adapter = dev->ml_priv;
  767. struct cmac *mac = adapter->port[dev->if_port].mac;
  768. if (!mac->ops->set_mtu)
  769. return -EOPNOTSUPP;
  770. if (new_mtu < 68)
  771. return -EINVAL;
  772. if ((ret = mac->ops->set_mtu(mac, new_mtu)))
  773. return ret;
  774. dev->mtu = new_mtu;
  775. return 0;
  776. }
  777. static int t1_set_mac_addr(struct net_device *dev, void *p)
  778. {
  779. struct adapter *adapter = dev->ml_priv;
  780. struct cmac *mac = adapter->port[dev->if_port].mac;
  781. struct sockaddr *addr = p;
  782. if (!mac->ops->macaddress_set)
  783. return -EOPNOTSUPP;
  784. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  785. mac->ops->macaddress_set(mac, dev->dev_addr);
  786. return 0;
  787. }
  788. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  789. static void t1_vlan_rx_register(struct net_device *dev,
  790. struct vlan_group *grp)
  791. {
  792. struct adapter *adapter = dev->ml_priv;
  793. spin_lock_irq(&adapter->async_lock);
  794. adapter->vlan_grp = grp;
  795. t1_set_vlan_accel(adapter, grp != NULL);
  796. spin_unlock_irq(&adapter->async_lock);
  797. }
  798. #endif
  799. #ifdef CONFIG_NET_POLL_CONTROLLER
  800. static void t1_netpoll(struct net_device *dev)
  801. {
  802. unsigned long flags;
  803. struct adapter *adapter = dev->ml_priv;
  804. local_irq_save(flags);
  805. t1_interrupt(adapter->pdev->irq, adapter);
  806. local_irq_restore(flags);
  807. }
  808. #endif
  809. /*
  810. * Periodic accumulation of MAC statistics. This is used only if the MAC
  811. * does not have any other way to prevent stats counter overflow.
  812. */
  813. static void mac_stats_task(struct work_struct *work)
  814. {
  815. int i;
  816. struct adapter *adapter =
  817. container_of(work, struct adapter, stats_update_task.work);
  818. for_each_port(adapter, i) {
  819. struct port_info *p = &adapter->port[i];
  820. if (netif_running(p->dev))
  821. p->mac->ops->statistics_update(p->mac,
  822. MAC_STATS_UPDATE_FAST);
  823. }
  824. /* Schedule the next statistics update if any port is active. */
  825. spin_lock(&adapter->work_lock);
  826. if (adapter->open_device_map & PORT_MASK)
  827. schedule_mac_stats_update(adapter,
  828. adapter->params.stats_update_period);
  829. spin_unlock(&adapter->work_lock);
  830. }
  831. /*
  832. * Processes elmer0 external interrupts in process context.
  833. */
  834. static void ext_intr_task(struct work_struct *work)
  835. {
  836. struct adapter *adapter =
  837. container_of(work, struct adapter, ext_intr_handler_task);
  838. t1_elmer0_ext_intr_handler(adapter);
  839. /* Now reenable external interrupts */
  840. spin_lock_irq(&adapter->async_lock);
  841. adapter->slow_intr_mask |= F_PL_INTR_EXT;
  842. writel(F_PL_INTR_EXT, adapter->regs + A_PL_CAUSE);
  843. writel(adapter->slow_intr_mask | F_PL_INTR_SGE_DATA,
  844. adapter->regs + A_PL_ENABLE);
  845. spin_unlock_irq(&adapter->async_lock);
  846. }
  847. /*
  848. * Interrupt-context handler for elmer0 external interrupts.
  849. */
  850. void t1_elmer0_ext_intr(struct adapter *adapter)
  851. {
  852. /*
  853. * Schedule a task to handle external interrupts as we require
  854. * a process context. We disable EXT interrupts in the interim
  855. * and let the task reenable them when it's done.
  856. */
  857. adapter->slow_intr_mask &= ~F_PL_INTR_EXT;
  858. writel(adapter->slow_intr_mask | F_PL_INTR_SGE_DATA,
  859. adapter->regs + A_PL_ENABLE);
  860. schedule_work(&adapter->ext_intr_handler_task);
  861. }
  862. void t1_fatal_err(struct adapter *adapter)
  863. {
  864. if (adapter->flags & FULL_INIT_DONE) {
  865. t1_sge_stop(adapter->sge);
  866. t1_interrupts_disable(adapter);
  867. }
  868. CH_ALERT("%s: encountered fatal error, operation suspended\n",
  869. adapter->name);
  870. }
  871. static const struct net_device_ops cxgb_netdev_ops = {
  872. .ndo_open = cxgb_open,
  873. .ndo_stop = cxgb_close,
  874. .ndo_start_xmit = t1_start_xmit,
  875. .ndo_get_stats = t1_get_stats,
  876. .ndo_validate_addr = eth_validate_addr,
  877. .ndo_set_multicast_list = t1_set_rxmode,
  878. .ndo_do_ioctl = t1_ioctl,
  879. .ndo_change_mtu = t1_change_mtu,
  880. .ndo_set_mac_address = t1_set_mac_addr,
  881. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  882. .ndo_vlan_rx_register = t1_vlan_rx_register,
  883. #endif
  884. #ifdef CONFIG_NET_POLL_CONTROLLER
  885. .ndo_poll_controller = t1_netpoll,
  886. #endif
  887. };
  888. static int __devinit init_one(struct pci_dev *pdev,
  889. const struct pci_device_id *ent)
  890. {
  891. static int version_printed;
  892. int i, err, pci_using_dac = 0;
  893. unsigned long mmio_start, mmio_len;
  894. const struct board_info *bi;
  895. struct adapter *adapter = NULL;
  896. struct port_info *pi;
  897. if (!version_printed) {
  898. printk(KERN_INFO "%s - version %s\n", DRV_DESCRIPTION,
  899. DRV_VERSION);
  900. ++version_printed;
  901. }
  902. err = pci_enable_device(pdev);
  903. if (err)
  904. return err;
  905. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  906. CH_ERR("%s: cannot find PCI device memory base address\n",
  907. pci_name(pdev));
  908. err = -ENODEV;
  909. goto out_disable_pdev;
  910. }
  911. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  912. pci_using_dac = 1;
  913. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  914. CH_ERR("%s: unable to obtain 64-bit DMA for "
  915. "consistent allocations\n", pci_name(pdev));
  916. err = -ENODEV;
  917. goto out_disable_pdev;
  918. }
  919. } else if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  920. CH_ERR("%s: no usable DMA configuration\n", pci_name(pdev));
  921. goto out_disable_pdev;
  922. }
  923. err = pci_request_regions(pdev, DRV_NAME);
  924. if (err) {
  925. CH_ERR("%s: cannot obtain PCI resources\n", pci_name(pdev));
  926. goto out_disable_pdev;
  927. }
  928. pci_set_master(pdev);
  929. mmio_start = pci_resource_start(pdev, 0);
  930. mmio_len = pci_resource_len(pdev, 0);
  931. bi = t1_get_board_info(ent->driver_data);
  932. for (i = 0; i < bi->port_number; ++i) {
  933. struct net_device *netdev;
  934. netdev = alloc_etherdev(adapter ? 0 : sizeof(*adapter));
  935. if (!netdev) {
  936. err = -ENOMEM;
  937. goto out_free_dev;
  938. }
  939. SET_NETDEV_DEV(netdev, &pdev->dev);
  940. if (!adapter) {
  941. adapter = netdev_priv(netdev);
  942. adapter->pdev = pdev;
  943. adapter->port[0].dev = netdev; /* so we don't leak it */
  944. adapter->regs = ioremap(mmio_start, mmio_len);
  945. if (!adapter->regs) {
  946. CH_ERR("%s: cannot map device registers\n",
  947. pci_name(pdev));
  948. err = -ENOMEM;
  949. goto out_free_dev;
  950. }
  951. if (t1_get_board_rev(adapter, bi, &adapter->params)) {
  952. err = -ENODEV; /* Can't handle this chip rev */
  953. goto out_free_dev;
  954. }
  955. adapter->name = pci_name(pdev);
  956. adapter->msg_enable = dflt_msg_enable;
  957. adapter->mmio_len = mmio_len;
  958. spin_lock_init(&adapter->tpi_lock);
  959. spin_lock_init(&adapter->work_lock);
  960. spin_lock_init(&adapter->async_lock);
  961. spin_lock_init(&adapter->mac_lock);
  962. INIT_WORK(&adapter->ext_intr_handler_task,
  963. ext_intr_task);
  964. INIT_DELAYED_WORK(&adapter->stats_update_task,
  965. mac_stats_task);
  966. pci_set_drvdata(pdev, netdev);
  967. }
  968. pi = &adapter->port[i];
  969. pi->dev = netdev;
  970. netif_carrier_off(netdev);
  971. netdev->irq = pdev->irq;
  972. netdev->if_port = i;
  973. netdev->mem_start = mmio_start;
  974. netdev->mem_end = mmio_start + mmio_len - 1;
  975. netdev->ml_priv = adapter;
  976. netdev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  977. netdev->features |= NETIF_F_LLTX;
  978. adapter->flags |= RX_CSUM_ENABLED | TCP_CSUM_CAPABLE;
  979. if (pci_using_dac)
  980. netdev->features |= NETIF_F_HIGHDMA;
  981. if (vlan_tso_capable(adapter)) {
  982. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  983. adapter->flags |= VLAN_ACCEL_CAPABLE;
  984. netdev->features |=
  985. NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  986. #endif
  987. /* T204: disable TSO */
  988. if (!(is_T2(adapter)) || bi->port_number != 4) {
  989. adapter->flags |= TSO_CAPABLE;
  990. netdev->features |= NETIF_F_TSO;
  991. }
  992. }
  993. netdev->netdev_ops = &cxgb_netdev_ops;
  994. netdev->hard_header_len += (adapter->flags & TSO_CAPABLE) ?
  995. sizeof(struct cpl_tx_pkt_lso) : sizeof(struct cpl_tx_pkt);
  996. netif_napi_add(netdev, &adapter->napi, t1_poll, 64);
  997. SET_ETHTOOL_OPS(netdev, &t1_ethtool_ops);
  998. }
  999. if (t1_init_sw_modules(adapter, bi) < 0) {
  1000. err = -ENODEV;
  1001. goto out_free_dev;
  1002. }
  1003. /*
  1004. * The card is now ready to go. If any errors occur during device
  1005. * registration we do not fail the whole card but rather proceed only
  1006. * with the ports we manage to register successfully. However we must
  1007. * register at least one net device.
  1008. */
  1009. for (i = 0; i < bi->port_number; ++i) {
  1010. err = register_netdev(adapter->port[i].dev);
  1011. if (err)
  1012. CH_WARN("%s: cannot register net device %s, skipping\n",
  1013. pci_name(pdev), adapter->port[i].dev->name);
  1014. else {
  1015. /*
  1016. * Change the name we use for messages to the name of
  1017. * the first successfully registered interface.
  1018. */
  1019. if (!adapter->registered_device_map)
  1020. adapter->name = adapter->port[i].dev->name;
  1021. __set_bit(i, &adapter->registered_device_map);
  1022. }
  1023. }
  1024. if (!adapter->registered_device_map) {
  1025. CH_ERR("%s: could not register any net devices\n",
  1026. pci_name(pdev));
  1027. goto out_release_adapter_res;
  1028. }
  1029. printk(KERN_INFO "%s: %s (rev %d), %s %dMHz/%d-bit\n", adapter->name,
  1030. bi->desc, adapter->params.chip_revision,
  1031. adapter->params.pci.is_pcix ? "PCIX" : "PCI",
  1032. adapter->params.pci.speed, adapter->params.pci.width);
  1033. /*
  1034. * Set the T1B ASIC and memory clocks.
  1035. */
  1036. if (t1powersave)
  1037. adapter->t1powersave = LCLOCK; /* HW default is powersave mode. */
  1038. else
  1039. adapter->t1powersave = HCLOCK;
  1040. if (t1_is_T1B(adapter))
  1041. t1_clock(adapter, t1powersave);
  1042. return 0;
  1043. out_release_adapter_res:
  1044. t1_free_sw_modules(adapter);
  1045. out_free_dev:
  1046. if (adapter) {
  1047. if (adapter->regs)
  1048. iounmap(adapter->regs);
  1049. for (i = bi->port_number - 1; i >= 0; --i)
  1050. if (adapter->port[i].dev)
  1051. free_netdev(adapter->port[i].dev);
  1052. }
  1053. pci_release_regions(pdev);
  1054. out_disable_pdev:
  1055. pci_disable_device(pdev);
  1056. pci_set_drvdata(pdev, NULL);
  1057. return err;
  1058. }
  1059. static void bit_bang(struct adapter *adapter, int bitdata, int nbits)
  1060. {
  1061. int data;
  1062. int i;
  1063. u32 val;
  1064. enum {
  1065. S_CLOCK = 1 << 3,
  1066. S_DATA = 1 << 4
  1067. };
  1068. for (i = (nbits - 1); i > -1; i--) {
  1069. udelay(50);
  1070. data = ((bitdata >> i) & 0x1);
  1071. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1072. if (data)
  1073. val |= S_DATA;
  1074. else
  1075. val &= ~S_DATA;
  1076. udelay(50);
  1077. /* Set SCLOCK low */
  1078. val &= ~S_CLOCK;
  1079. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1080. udelay(50);
  1081. /* Write SCLOCK high */
  1082. val |= S_CLOCK;
  1083. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1084. }
  1085. }
  1086. static int t1_clock(struct adapter *adapter, int mode)
  1087. {
  1088. u32 val;
  1089. int M_CORE_VAL;
  1090. int M_MEM_VAL;
  1091. enum {
  1092. M_CORE_BITS = 9,
  1093. T_CORE_VAL = 0,
  1094. T_CORE_BITS = 2,
  1095. N_CORE_VAL = 0,
  1096. N_CORE_BITS = 2,
  1097. M_MEM_BITS = 9,
  1098. T_MEM_VAL = 0,
  1099. T_MEM_BITS = 2,
  1100. N_MEM_VAL = 0,
  1101. N_MEM_BITS = 2,
  1102. NP_LOAD = 1 << 17,
  1103. S_LOAD_MEM = 1 << 5,
  1104. S_LOAD_CORE = 1 << 6,
  1105. S_CLOCK = 1 << 3
  1106. };
  1107. if (!t1_is_T1B(adapter))
  1108. return -ENODEV; /* Can't re-clock this chip. */
  1109. if (mode & 2)
  1110. return 0; /* show current mode. */
  1111. if ((adapter->t1powersave & 1) == (mode & 1))
  1112. return -EALREADY; /* ASIC already running in mode. */
  1113. if ((mode & 1) == HCLOCK) {
  1114. M_CORE_VAL = 0x14;
  1115. M_MEM_VAL = 0x18;
  1116. adapter->t1powersave = HCLOCK; /* overclock */
  1117. } else {
  1118. M_CORE_VAL = 0xe;
  1119. M_MEM_VAL = 0x10;
  1120. adapter->t1powersave = LCLOCK; /* underclock */
  1121. }
  1122. /* Don't interrupt this serial stream! */
  1123. spin_lock(&adapter->tpi_lock);
  1124. /* Initialize for ASIC core */
  1125. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1126. val |= NP_LOAD;
  1127. udelay(50);
  1128. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1129. udelay(50);
  1130. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1131. val &= ~S_LOAD_CORE;
  1132. val &= ~S_CLOCK;
  1133. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1134. udelay(50);
  1135. /* Serial program the ASIC clock synthesizer */
  1136. bit_bang(adapter, T_CORE_VAL, T_CORE_BITS);
  1137. bit_bang(adapter, N_CORE_VAL, N_CORE_BITS);
  1138. bit_bang(adapter, M_CORE_VAL, M_CORE_BITS);
  1139. udelay(50);
  1140. /* Finish ASIC core */
  1141. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1142. val |= S_LOAD_CORE;
  1143. udelay(50);
  1144. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1145. udelay(50);
  1146. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1147. val &= ~S_LOAD_CORE;
  1148. udelay(50);
  1149. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1150. udelay(50);
  1151. /* Initialize for memory */
  1152. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1153. val |= NP_LOAD;
  1154. udelay(50);
  1155. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1156. udelay(50);
  1157. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1158. val &= ~S_LOAD_MEM;
  1159. val &= ~S_CLOCK;
  1160. udelay(50);
  1161. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1162. udelay(50);
  1163. /* Serial program the memory clock synthesizer */
  1164. bit_bang(adapter, T_MEM_VAL, T_MEM_BITS);
  1165. bit_bang(adapter, N_MEM_VAL, N_MEM_BITS);
  1166. bit_bang(adapter, M_MEM_VAL, M_MEM_BITS);
  1167. udelay(50);
  1168. /* Finish memory */
  1169. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1170. val |= S_LOAD_MEM;
  1171. udelay(50);
  1172. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1173. udelay(50);
  1174. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1175. val &= ~S_LOAD_MEM;
  1176. udelay(50);
  1177. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1178. spin_unlock(&adapter->tpi_lock);
  1179. return 0;
  1180. }
  1181. static inline void t1_sw_reset(struct pci_dev *pdev)
  1182. {
  1183. pci_write_config_dword(pdev, A_PCICFG_PM_CSR, 3);
  1184. pci_write_config_dword(pdev, A_PCICFG_PM_CSR, 0);
  1185. }
  1186. static void __devexit remove_one(struct pci_dev *pdev)
  1187. {
  1188. struct net_device *dev = pci_get_drvdata(pdev);
  1189. struct adapter *adapter = dev->ml_priv;
  1190. int i;
  1191. for_each_port(adapter, i) {
  1192. if (test_bit(i, &adapter->registered_device_map))
  1193. unregister_netdev(adapter->port[i].dev);
  1194. }
  1195. t1_free_sw_modules(adapter);
  1196. iounmap(adapter->regs);
  1197. while (--i >= 0) {
  1198. if (adapter->port[i].dev)
  1199. free_netdev(adapter->port[i].dev);
  1200. }
  1201. pci_release_regions(pdev);
  1202. pci_disable_device(pdev);
  1203. pci_set_drvdata(pdev, NULL);
  1204. t1_sw_reset(pdev);
  1205. }
  1206. static struct pci_driver driver = {
  1207. .name = DRV_NAME,
  1208. .id_table = t1_pci_tbl,
  1209. .probe = init_one,
  1210. .remove = __devexit_p(remove_one),
  1211. };
  1212. static int __init t1_init_module(void)
  1213. {
  1214. return pci_register_driver(&driver);
  1215. }
  1216. static void __exit t1_cleanup_module(void)
  1217. {
  1218. pci_unregister_driver(&driver);
  1219. }
  1220. module_init(t1_init_module);
  1221. module_exit(t1_cleanup_module);