bnx2x_link.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /* Copyright 2008-2009 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #ifndef BNX2X_LINK_H
  17. #define BNX2X_LINK_H
  18. /***********************************************************/
  19. /* Defines */
  20. /***********************************************************/
  21. #define DEFAULT_PHY_DEV_ADDR 3
  22. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  23. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  24. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  25. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  26. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  27. #define SPEED_AUTO_NEG 0
  28. #define SPEED_12000 12000
  29. #define SPEED_12500 12500
  30. #define SPEED_13000 13000
  31. #define SPEED_15000 15000
  32. #define SPEED_16000 16000
  33. /***********************************************************/
  34. /* Structs */
  35. /***********************************************************/
  36. /* Inputs parameters to the CLC */
  37. struct link_params {
  38. u8 port;
  39. /* Default / User Configuration */
  40. u8 loopback_mode;
  41. #define LOOPBACK_NONE 0
  42. #define LOOPBACK_EMAC 1
  43. #define LOOPBACK_BMAC 2
  44. #define LOOPBACK_XGXS_10 3
  45. #define LOOPBACK_EXT_PHY 4
  46. #define LOOPBACK_EXT 5
  47. u16 req_duplex;
  48. u16 req_flow_ctrl;
  49. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  50. req_flow_ctrl is set to AUTO */
  51. u16 req_line_speed; /* Also determine AutoNeg */
  52. /* Device parameters */
  53. u8 mac_addr[6];
  54. /* shmem parameters */
  55. u32 shmem_base;
  56. u32 speed_cap_mask;
  57. u32 switch_cfg;
  58. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  59. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  60. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  61. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  62. u32 lane_config;
  63. u32 ext_phy_config;
  64. #define XGXS_EXT_PHY_TYPE(ext_phy_config) (ext_phy_config & \
  65. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  66. #define SERDES_EXT_PHY_TYPE(ext_phy_config) (ext_phy_config & \
  67. PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  68. /* Phy register parameter */
  69. u32 chip_id;
  70. /* phy_addr populated by the CLC */
  71. u8 phy_addr;
  72. u16 xgxs_config_rx[4]; /* preemphasis values for the rx side */
  73. u16 xgxs_config_tx[4]; /* preemphasis values for the tx side */
  74. u32 feature_config_flags;
  75. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  76. #define FEATURE_CONFIG_MODULE_ENFORCMENT_ENABLED (2<<0)
  77. /* Device pointer passed to all callback functions */
  78. struct bnx2x *bp;
  79. };
  80. /* Output parameters */
  81. struct link_vars {
  82. u8 phy_link_up; /* internal phy link indication */
  83. u8 link_up;
  84. u16 duplex;
  85. u16 flow_ctrl;
  86. u32 ieee_fc;
  87. u8 mac_type;
  88. #define MAC_TYPE_NONE 0
  89. #define MAC_TYPE_EMAC 1
  90. #define MAC_TYPE_BMAC 2
  91. u16 line_speed;
  92. u32 autoneg;
  93. #define AUTO_NEG_DISABLED 0x0
  94. #define AUTO_NEG_ENABLED 0x1
  95. #define AUTO_NEG_COMPLETE 0x2
  96. #define AUTO_NEG_PARALLEL_DETECTION_USED 0x3
  97. u8 phy_flags;
  98. /* The same definitions as the shmem parameter */
  99. u32 link_status;
  100. };
  101. /***********************************************************/
  102. /* Functions */
  103. /***********************************************************/
  104. /* Initialize the phy */
  105. u8 bnx2x_phy_init(struct link_params *input, struct link_vars *output);
  106. /* Reset the link. Should be called when driver or interface goes down
  107. Before calling phy firmware upgrade, the reset_ext_phy should be set
  108. to 0 */
  109. u8 bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  110. u8 reset_ext_phy);
  111. /* bnx2x_link_update should be called upon link interrupt */
  112. u8 bnx2x_link_update(struct link_params *input, struct link_vars *output);
  113. /* use the following cl45 functions to read/write from external_phy
  114. In order to use it to read/write internal phy registers, use
  115. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  116. Use ext_phy_type of 0 in case of cl22 over cl45
  117. the register */
  118. u8 bnx2x_cl45_read(struct bnx2x *bp, u8 port, u32 ext_phy_type,
  119. u8 phy_addr, u8 devad, u16 reg, u16 *ret_val);
  120. u8 bnx2x_cl45_write(struct bnx2x *bp, u8 port, u32 ext_phy_type,
  121. u8 phy_addr, u8 devad, u16 reg, u16 val);
  122. /* Reads the link_status from the shmem,
  123. and update the link vars accordingly */
  124. void bnx2x_link_status_update(struct link_params *input,
  125. struct link_vars *output);
  126. /* returns string representing the fw_version of the external phy */
  127. u8 bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
  128. u8 *version, u16 len);
  129. /* Set/Unset the led
  130. Basically, the CLC takes care of the led for the link, but in case one needs
  131. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  132. blink the led, and LED_MODE_OFF to set the led off.*/
  133. u8 bnx2x_set_led(struct bnx2x *bp, u8 port, u8 mode, u32 speed,
  134. u16 hw_led_mode, u32 chip_id);
  135. #define LED_MODE_OFF 0
  136. #define LED_MODE_OPER 2
  137. u8 bnx2x_override_led_value(struct bnx2x *bp, u8 port, u32 led_idx, u32 value);
  138. u8 bnx2x_flash_download(struct bnx2x *bp, u8 port, u32 ext_phy_config,
  139. u8 driver_loaded, char data[], u32 size);
  140. /* bnx2x_handle_module_detect_int should be called upon module detection
  141. interrupt */
  142. void bnx2x_handle_module_detect_int(struct link_params *params);
  143. /* Get the actual link status. In case it returns 0, link is up,
  144. otherwise link is down*/
  145. u8 bnx2x_test_link(struct link_params *input, struct link_vars *vars);
  146. /* One-time initialization for external phy after power up */
  147. u8 bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base);
  148. #endif /* BNX2X_LINK_H */