bnx2x_fw_defs.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /* bnx2x_fw_defs.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2009 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. */
  9. #define CSTORM_ASSERT_LIST_INDEX_OFFSET \
  10. (IS_E1H_OFFSET ? 0x7000 : 0x1000)
  11. #define CSTORM_ASSERT_LIST_OFFSET(idx) \
  12. (IS_E1H_OFFSET ? (0x7020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  13. #define CSTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  14. (IS_E1H_OFFSET ? (0x8522 + ((function>>1) * 0x40) + \
  15. ((function&1) * 0x100) + (index * 0x4)) : (0x1922 + (function * \
  16. 0x40) + (index * 0x4)))
  17. #define CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  18. (IS_E1H_OFFSET ? (0x8500 + ((function>>1) * 0x40) + \
  19. ((function&1) * 0x100)) : (0x1900 + (function * 0x40)))
  20. #define CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  21. (IS_E1H_OFFSET ? (0x8508 + ((function>>1) * 0x40) + \
  22. ((function&1) * 0x100)) : (0x1908 + (function * 0x40)))
  23. #define CSTORM_FUNCTION_MODE_OFFSET \
  24. (IS_E1H_OFFSET ? 0x11e8 : 0xffffffff)
  25. #define CSTORM_HC_BTR_OFFSET(port) \
  26. (IS_E1H_OFFSET ? (0x8704 + (port * 0xf0)) : (0x1984 + (port * 0xc0)))
  27. #define CSTORM_SB_HC_DISABLE_OFFSET(port, cpu_id, index) \
  28. (IS_E1H_OFFSET ? (0x801a + (port * 0x280) + (cpu_id * 0x28) + \
  29. (index * 0x4)) : (0x141a + (port * 0x280) + (cpu_id * 0x28) + \
  30. (index * 0x4)))
  31. #define CSTORM_SB_HC_TIMEOUT_OFFSET(port, cpu_id, index) \
  32. (IS_E1H_OFFSET ? (0x8018 + (port * 0x280) + (cpu_id * 0x28) + \
  33. (index * 0x4)) : (0x1418 + (port * 0x280) + (cpu_id * 0x28) + \
  34. (index * 0x4)))
  35. #define CSTORM_SB_HOST_SB_ADDR_OFFSET(port, cpu_id) \
  36. (IS_E1H_OFFSET ? (0x8000 + (port * 0x280) + (cpu_id * 0x28)) : \
  37. (0x1400 + (port * 0x280) + (cpu_id * 0x28)))
  38. #define CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, cpu_id) \
  39. (IS_E1H_OFFSET ? (0x8008 + (port * 0x280) + (cpu_id * 0x28)) : \
  40. (0x1408 + (port * 0x280) + (cpu_id * 0x28)))
  41. #define CSTORM_STATS_FLAGS_OFFSET(function) \
  42. (IS_E1H_OFFSET ? (0x1108 + (function * 0x8)) : (0x5108 + \
  43. (function * 0x8)))
  44. #define TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(function) \
  45. (IS_E1H_OFFSET ? (0x31c0 + (function * 0x20)) : 0xffffffff)
  46. #define TSTORM_ASSERT_LIST_INDEX_OFFSET \
  47. (IS_E1H_OFFSET ? 0xa000 : 0x1000)
  48. #define TSTORM_ASSERT_LIST_OFFSET(idx) \
  49. (IS_E1H_OFFSET ? (0xa020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  50. #define TSTORM_CLIENT_CONFIG_OFFSET(port, client_id) \
  51. (IS_E1H_OFFSET ? (0x3350 + (port * 0x190) + (client_id * 0x10)) \
  52. : (0x9c0 + (port * 0x130) + (client_id * 0x10)))
  53. #define TSTORM_COMMON_SAFC_WORKAROUND_ENABLE_OFFSET \
  54. (IS_E1H_OFFSET ? 0x1ad8 : 0xffffffff)
  55. #define TSTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  56. (IS_E1H_OFFSET ? (0xb01a + ((function>>1) * 0x28) + \
  57. ((function&1) * 0xa0) + (index * 0x4)) : (0x141a + (function * \
  58. 0x28) + (index * 0x4)))
  59. #define TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  60. (IS_E1H_OFFSET ? (0xb000 + ((function>>1) * 0x28) + \
  61. ((function&1) * 0xa0)) : (0x1400 + (function * 0x28)))
  62. #define TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  63. (IS_E1H_OFFSET ? (0xb008 + ((function>>1) * 0x28) + \
  64. ((function&1) * 0xa0)) : (0x1408 + (function * 0x28)))
  65. #define TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(function) \
  66. (IS_E1H_OFFSET ? (0x2b80 + (function * 0x8)) : (0x4b68 + \
  67. (function * 0x8)))
  68. #define TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(function) \
  69. (IS_E1H_OFFSET ? (0x3000 + (function * 0x38)) : (0x1500 + \
  70. (function * 0x38)))
  71. #define TSTORM_FUNCTION_MODE_OFFSET \
  72. (IS_E1H_OFFSET ? 0x1ad0 : 0xffffffff)
  73. #define TSTORM_HC_BTR_OFFSET(port) \
  74. (IS_E1H_OFFSET ? (0xb144 + (port * 0x30)) : (0x1454 + (port * 0x18)))
  75. #define TSTORM_INDIRECTION_TABLE_OFFSET(function) \
  76. (IS_E1H_OFFSET ? (0x12c8 + (function * 0x80)) : (0x22c8 + \
  77. (function * 0x80)))
  78. #define TSTORM_INDIRECTION_TABLE_SIZE 0x80
  79. #define TSTORM_MAC_FILTER_CONFIG_OFFSET(function) \
  80. (IS_E1H_OFFSET ? (0x3008 + (function * 0x38)) : (0x1508 + \
  81. (function * 0x38)))
  82. #define TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stats_counter_id) \
  83. (IS_E1H_OFFSET ? (0x2010 + (port * 0x5b0) + (stats_counter_id * \
  84. 0x50)) : (0x4080 + (port * 0x5b0) + (stats_counter_id * 0x50)))
  85. #define TSTORM_STATS_FLAGS_OFFSET(function) \
  86. (IS_E1H_OFFSET ? (0x2c00 + (function * 0x8)) : (0x4b88 + \
  87. (function * 0x8)))
  88. #define TSTORM_TPA_EXIST_OFFSET (IS_E1H_OFFSET ? 0x3680 : 0x1c20)
  89. #define USTORM_AGG_DATA_OFFSET (IS_E1H_OFFSET ? 0xa040 : 0x2c10)
  90. #define USTORM_AGG_DATA_SIZE (IS_E1H_OFFSET ? 0x2440 : 0x1200)
  91. #define USTORM_ASSERT_LIST_INDEX_OFFSET \
  92. (IS_E1H_OFFSET ? 0x8960 : 0x1000)
  93. #define USTORM_ASSERT_LIST_OFFSET(idx) \
  94. (IS_E1H_OFFSET ? (0x8980 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  95. #define USTORM_CQE_PAGE_BASE_OFFSET(port, clientId) \
  96. (IS_E1H_OFFSET ? (0x8018 + (port * 0x4b0) + (clientId * 0x30)) : \
  97. (0x5330 + (port * 0x260) + (clientId * 0x20)))
  98. #define USTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  99. (IS_E1H_OFFSET ? (0x9522 + ((function>>1) * 0x40) + \
  100. ((function&1) * 0x100) + (index * 0x4)) : (0x1922 + (function * \
  101. 0x40) + (index * 0x4)))
  102. #define USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  103. (IS_E1H_OFFSET ? (0x9500 + ((function>>1) * 0x40) + \
  104. ((function&1) * 0x100)) : (0x1900 + (function * 0x40)))
  105. #define USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  106. (IS_E1H_OFFSET ? (0x9508 + ((function>>1) * 0x40) + \
  107. ((function&1) * 0x100)) : (0x1908 + (function * 0x40)))
  108. #define USTORM_ETH_RING_PAUSE_DATA_OFFSET(port, clientId) \
  109. (IS_E1H_OFFSET ? (0x8020 + (port * 0x4b0) + (clientId * 0x30)) : \
  110. 0xffffffff)
  111. #define USTORM_ETH_STATS_QUERY_ADDR_OFFSET(function) \
  112. (IS_E1H_OFFSET ? (0x2a50 + (function * 0x8)) : (0x1d98 + \
  113. (function * 0x8)))
  114. #define USTORM_FUNCTION_MODE_OFFSET \
  115. (IS_E1H_OFFSET ? 0x2448 : 0xffffffff)
  116. #define USTORM_HC_BTR_OFFSET(port) \
  117. (IS_E1H_OFFSET ? (0x9704 + (port * 0xf0)) : (0x1984 + (port * 0xc0)))
  118. #define USTORM_MAX_AGG_SIZE_OFFSET(port, clientId) \
  119. (IS_E1H_OFFSET ? (0x8010 + (port * 0x4b0) + (clientId * 0x30)) : \
  120. (0x5328 + (port * 0x260) + (clientId * 0x20)))
  121. #define USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(function) \
  122. (IS_E1H_OFFSET ? (0x2408 + (function * 0x8)) : (0x5308 + \
  123. (function * 0x8)))
  124. #define USTORM_PAUSE_ENABLED_OFFSET(port) \
  125. (IS_E1H_OFFSET ? (0x2ad4 + (port * 0x8)) : 0xffffffff)
  126. #define USTORM_PER_COUNTER_ID_STATS_OFFSET(port, stats_counter_id) \
  127. (IS_E1H_OFFSET ? (0x2450 + (port * 0x2d0) + (stats_counter_id * \
  128. 0x28)) : (0x4740 + (port * 0x2d0) + (stats_counter_id * 0x28)))
  129. #define USTORM_RX_PRODS_OFFSET(port, client_id) \
  130. (IS_E1H_OFFSET ? (0x8000 + (port * 0x4b0) + (client_id * 0x30)) \
  131. : (0x5318 + (port * 0x260) + (client_id * 0x20)))
  132. #define USTORM_SB_HC_DISABLE_OFFSET(port, cpu_id, index) \
  133. (IS_E1H_OFFSET ? (0x901a + (port * 0x280) + (cpu_id * 0x28) + \
  134. (index * 0x4)) : (0x141a + (port * 0x280) + (cpu_id * 0x28) + \
  135. (index * 0x4)))
  136. #define USTORM_SB_HC_TIMEOUT_OFFSET(port, cpu_id, index) \
  137. (IS_E1H_OFFSET ? (0x9018 + (port * 0x280) + (cpu_id * 0x28) + \
  138. (index * 0x4)) : (0x1418 + (port * 0x280) + (cpu_id * 0x28) + \
  139. (index * 0x4)))
  140. #define USTORM_SB_HOST_SB_ADDR_OFFSET(port, cpu_id) \
  141. (IS_E1H_OFFSET ? (0x9000 + (port * 0x280) + (cpu_id * 0x28)) : \
  142. (0x1400 + (port * 0x280) + (cpu_id * 0x28)))
  143. #define USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, cpu_id) \
  144. (IS_E1H_OFFSET ? (0x9008 + (port * 0x280) + (cpu_id * 0x28)) : \
  145. (0x1408 + (port * 0x280) + (cpu_id * 0x28)))
  146. #define USTORM_STATS_FLAGS_OFFSET(function) \
  147. (IS_E1H_OFFSET ? (0x29f0 + (function * 0x8)) : (0x1d80 + \
  148. (function * 0x8)))
  149. #define XSTORM_ASSERT_LIST_INDEX_OFFSET \
  150. (IS_E1H_OFFSET ? 0x9000 : 0x1000)
  151. #define XSTORM_ASSERT_LIST_OFFSET(idx) \
  152. (IS_E1H_OFFSET ? (0x9020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  153. #define XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) \
  154. (IS_E1H_OFFSET ? (0x24a8 + (port * 0x50)) : (0x3ba0 + (port * 0x50)))
  155. #define XSTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  156. (IS_E1H_OFFSET ? (0xa01a + ((function>>1) * 0x28) + \
  157. ((function&1) * 0xa0) + (index * 0x4)) : (0x141a + (function * \
  158. 0x28) + (index * 0x4)))
  159. #define XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  160. (IS_E1H_OFFSET ? (0xa000 + ((function>>1) * 0x28) + \
  161. ((function&1) * 0xa0)) : (0x1400 + (function * 0x28)))
  162. #define XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  163. (IS_E1H_OFFSET ? (0xa008 + ((function>>1) * 0x28) + \
  164. ((function&1) * 0xa0)) : (0x1408 + (function * 0x28)))
  165. #define XSTORM_E1HOV_OFFSET(function) \
  166. (IS_E1H_OFFSET ? (0x2c10 + (function * 0x2)) : 0xffffffff)
  167. #define XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(function) \
  168. (IS_E1H_OFFSET ? (0x2418 + (function * 0x8)) : (0x3b70 + \
  169. (function * 0x8)))
  170. #define XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(function) \
  171. (IS_E1H_OFFSET ? (0x2588 + (function * 0x90)) : (0x3c80 + \
  172. (function * 0x90)))
  173. #define XSTORM_FUNCTION_MODE_OFFSET \
  174. (IS_E1H_OFFSET ? 0x2c20 : 0xffffffff)
  175. #define XSTORM_HC_BTR_OFFSET(port) \
  176. (IS_E1H_OFFSET ? (0xa144 + (port * 0x30)) : (0x1454 + (port * 0x18)))
  177. #define XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stats_counter_id) \
  178. (IS_E1H_OFFSET ? (0xc000 + (port * 0x3f0) + (stats_counter_id * \
  179. 0x38)) : (0x3378 + (port * 0x3f0) + (stats_counter_id * 0x38)))
  180. #define XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(function) \
  181. (IS_E1H_OFFSET ? (0x2548 + (function * 0x90)) : (0x3c40 + \
  182. (function * 0x90)))
  183. #define XSTORM_SPQ_PAGE_BASE_OFFSET(function) \
  184. (IS_E1H_OFFSET ? (0x2000 + (function * 0x10)) : (0x3328 + \
  185. (function * 0x10)))
  186. #define XSTORM_SPQ_PROD_OFFSET(function) \
  187. (IS_E1H_OFFSET ? (0x2008 + (function * 0x10)) : (0x3330 + \
  188. (function * 0x10)))
  189. #define XSTORM_STATS_FLAGS_OFFSET(function) \
  190. (IS_E1H_OFFSET ? (0x23d8 + (function * 0x8)) : (0x3b60 + \
  191. (function * 0x8)))
  192. #define COMMON_ASM_INVALID_ASSERT_OPCODE 0x0
  193. /**
  194. * This file defines HSI constants for the ETH flow
  195. */
  196. #ifdef _EVEREST_MICROCODE
  197. #include "microcode_constants.h"
  198. #include "eth_rx_bd.h"
  199. #include "eth_tx_bd.h"
  200. #include "eth_rx_cqe.h"
  201. #include "eth_rx_sge.h"
  202. #include "eth_rx_cqe_next_page.h"
  203. #endif
  204. /* RSS hash types */
  205. #define DEFAULT_HASH_TYPE 0
  206. #define IPV4_HASH_TYPE 1
  207. #define TCP_IPV4_HASH_TYPE 2
  208. #define IPV6_HASH_TYPE 3
  209. #define TCP_IPV6_HASH_TYPE 4
  210. /* Ethernet Ring parameters */
  211. #define X_ETH_LOCAL_RING_SIZE 13
  212. #define FIRST_BD_IN_PKT 0
  213. #define PARSE_BD_INDEX 1
  214. #define NUM_OF_ETH_BDS_IN_PAGE ((PAGE_SIZE)/(STRUCT_SIZE(eth_tx_bd)/8))
  215. /* Rx ring params */
  216. #define U_ETH_LOCAL_BD_RING_SIZE 16
  217. #define U_ETH_LOCAL_SGE_RING_SIZE 12
  218. #define U_ETH_SGL_SIZE 8
  219. #define U_ETH_BDS_PER_PAGE_MASK \
  220. ((PAGE_SIZE/(STRUCT_SIZE(eth_rx_bd)/8))-1)
  221. #define U_ETH_CQE_PER_PAGE_MASK \
  222. ((PAGE_SIZE/(STRUCT_SIZE(eth_rx_cqe)/8))-1)
  223. #define U_ETH_SGES_PER_PAGE_MASK \
  224. ((PAGE_SIZE/(STRUCT_SIZE(eth_rx_sge)/8))-1)
  225. #define U_ETH_SGES_PER_PAGE_INVERSE_MASK \
  226. (0xFFFF - ((PAGE_SIZE/((STRUCT_SIZE(eth_rx_sge))/8))-1))
  227. #define TU_ETH_CQES_PER_PAGE \
  228. (PAGE_SIZE/(STRUCT_SIZE(eth_rx_cqe_next_page)/8))
  229. #define U_ETH_BDS_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_bd)/8))
  230. #define U_ETH_SGES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_sge)/8))
  231. #define U_ETH_UNDEFINED_Q 0xFF
  232. /* values of command IDs in the ramrod message */
  233. #define RAMROD_CMD_ID_ETH_PORT_SETUP 80
  234. #define RAMROD_CMD_ID_ETH_CLIENT_SETUP 85
  235. #define RAMROD_CMD_ID_ETH_STAT_QUERY 90
  236. #define RAMROD_CMD_ID_ETH_UPDATE 100
  237. #define RAMROD_CMD_ID_ETH_HALT 105
  238. #define RAMROD_CMD_ID_ETH_SET_MAC 110
  239. #define RAMROD_CMD_ID_ETH_CFC_DEL 115
  240. #define RAMROD_CMD_ID_ETH_PORT_DEL 120
  241. #define RAMROD_CMD_ID_ETH_FORWARD_SETUP 125
  242. /* command values for set mac command */
  243. #define T_ETH_MAC_COMMAND_SET 0
  244. #define T_ETH_MAC_COMMAND_INVALIDATE 1
  245. #define T_ETH_INDIRECTION_TABLE_SIZE 128
  246. /*The CRC32 seed, that is used for the hash(reduction) multicast address */
  247. #define T_ETH_CRC32_HASH_SEED 0x00000000
  248. /* Maximal L2 clients supported */
  249. #define ETH_MAX_RX_CLIENTS_E1 19
  250. #define ETH_MAX_RX_CLIENTS_E1H 25
  251. /* Maximal aggregation queues supported */
  252. #define ETH_MAX_AGGREGATION_QUEUES_E1 32
  253. #define ETH_MAX_AGGREGATION_QUEUES_E1H 64
  254. /* ETH RSS modes */
  255. #define ETH_RSS_MODE_DISABLED 0
  256. #define ETH_RSS_MODE_REGULAR 1
  257. /**
  258. * This file defines HSI constants common to all microcode flows
  259. */
  260. /* Connection types */
  261. #define ETH_CONNECTION_TYPE 0
  262. #define TOE_CONNECTION_TYPE 1
  263. #define RDMA_CONNECTION_TYPE 2
  264. #define ISCSI_CONNECTION_TYPE 3
  265. #define FCOE_CONNECTION_TYPE 4
  266. #define RESERVED_CONNECTION_TYPE_0 5
  267. #define RESERVED_CONNECTION_TYPE_1 6
  268. #define RESERVED_CONNECTION_TYPE_2 7
  269. #define PROTOCOL_STATE_BIT_OFFSET 6
  270. #define ETH_STATE (ETH_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  271. #define TOE_STATE (TOE_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  272. #define RDMA_STATE (RDMA_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  273. /* microcode fixed page page size 4K (chains and ring segments) */
  274. #define MC_PAGE_SIZE 4096
  275. /* Host coalescing constants */
  276. /* index numbers */
  277. #define HC_USTORM_DEF_SB_NUM_INDICES 8
  278. #define HC_CSTORM_DEF_SB_NUM_INDICES 8
  279. #define HC_XSTORM_DEF_SB_NUM_INDICES 4
  280. #define HC_TSTORM_DEF_SB_NUM_INDICES 4
  281. #define HC_USTORM_SB_NUM_INDICES 4
  282. #define HC_CSTORM_SB_NUM_INDICES 4
  283. /* index values - which counter to update */
  284. #define HC_INDEX_U_TOE_RX_CQ_CONS 0
  285. #define HC_INDEX_U_ETH_RX_CQ_CONS 1
  286. #define HC_INDEX_U_ETH_RX_BD_CONS 2
  287. #define HC_INDEX_U_FCOE_EQ_CONS 3
  288. #define HC_INDEX_C_TOE_TX_CQ_CONS 0
  289. #define HC_INDEX_C_ETH_TX_CQ_CONS 1
  290. #define HC_INDEX_C_ISCSI_EQ_CONS 2
  291. #define HC_INDEX_DEF_X_SPQ_CONS 0
  292. #define HC_INDEX_DEF_C_RDMA_EQ_CONS 0
  293. #define HC_INDEX_DEF_C_RDMA_NAL_PROD 1
  294. #define HC_INDEX_DEF_C_ETH_FW_TX_CQ_CONS 2
  295. #define HC_INDEX_DEF_C_ETH_SLOW_PATH 3
  296. #define HC_INDEX_DEF_C_ETH_RDMA_CQ_CONS 4
  297. #define HC_INDEX_DEF_C_ETH_ISCSI_CQ_CONS 5
  298. #define HC_INDEX_DEF_U_ETH_RDMA_RX_CQ_CONS 0
  299. #define HC_INDEX_DEF_U_ETH_ISCSI_RX_CQ_CONS 1
  300. #define HC_INDEX_DEF_U_ETH_RDMA_RX_BD_CONS 2
  301. #define HC_INDEX_DEF_U_ETH_ISCSI_RX_BD_CONS 3
  302. /* used by the driver to get the SB offset */
  303. #define USTORM_ID 0
  304. #define CSTORM_ID 1
  305. #define XSTORM_ID 2
  306. #define TSTORM_ID 3
  307. #define ATTENTION_ID 4
  308. /* max number of slow path commands per port */
  309. #define MAX_RAMRODS_PER_PORT 8
  310. /* values for RX ETH CQE type field */
  311. #define RX_ETH_CQE_TYPE_ETH_FASTPATH 0
  312. #define RX_ETH_CQE_TYPE_ETH_RAMROD 1
  313. /**** DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
  314. #define EMULATION_FREQUENCY_FACTOR 1600
  315. #define FPGA_FREQUENCY_FACTOR 100
  316. #define TIMERS_TICK_SIZE_CHIP (1e-3)
  317. #define TIMERS_TICK_SIZE_EMUL \
  318. ((TIMERS_TICK_SIZE_CHIP)/((EMULATION_FREQUENCY_FACTOR)))
  319. #define TIMERS_TICK_SIZE_FPGA \
  320. ((TIMERS_TICK_SIZE_CHIP)/((FPGA_FREQUENCY_FACTOR)))
  321. #define TSEMI_CLK1_RESUL_CHIP (1e-3)
  322. #define TSEMI_CLK1_RESUL_EMUL \
  323. ((TSEMI_CLK1_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  324. #define TSEMI_CLK1_RESUL_FPGA \
  325. ((TSEMI_CLK1_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  326. #define USEMI_CLK1_RESUL_CHIP (TIMERS_TICK_SIZE_CHIP)
  327. #define USEMI_CLK1_RESUL_EMUL (TIMERS_TICK_SIZE_EMUL)
  328. #define USEMI_CLK1_RESUL_FPGA (TIMERS_TICK_SIZE_FPGA)
  329. #define XSEMI_CLK1_RESUL_CHIP (1e-3)
  330. #define XSEMI_CLK1_RESUL_EMUL \
  331. ((XSEMI_CLK1_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  332. #define XSEMI_CLK1_RESUL_FPGA \
  333. ((XSEMI_CLK1_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  334. #define XSEMI_CLK2_RESUL_CHIP (1e-6)
  335. #define XSEMI_CLK2_RESUL_EMUL \
  336. ((XSEMI_CLK2_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  337. #define XSEMI_CLK2_RESUL_FPGA \
  338. ((XSEMI_CLK2_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  339. #define SDM_TIMER_TICK_RESUL_CHIP (4*(1e-6))
  340. #define SDM_TIMER_TICK_RESUL_EMUL \
  341. ((SDM_TIMER_TICK_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  342. #define SDM_TIMER_TICK_RESUL_FPGA \
  343. ((SDM_TIMER_TICK_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  344. /**** END DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
  345. #define XSTORM_IP_ID_ROLL_HALF 0x8000
  346. #define XSTORM_IP_ID_ROLL_ALL 0
  347. #define FW_LOG_LIST_SIZE 50
  348. #define NUM_OF_PROTOCOLS 4
  349. #define NUM_OF_SAFC_BITS 16
  350. #define MAX_COS_NUMBER 4
  351. #define MAX_T_STAT_COUNTER_ID 18
  352. #define MAX_X_STAT_COUNTER_ID 18
  353. #define MAX_U_STAT_COUNTER_ID 18
  354. #define UNKNOWN_ADDRESS 0
  355. #define UNICAST_ADDRESS 1
  356. #define MULTICAST_ADDRESS 2
  357. #define BROADCAST_ADDRESS 3
  358. #define SINGLE_FUNCTION 0
  359. #define MULTI_FUNCTION 1
  360. #define IP_V4 0
  361. #define IP_V6 1