be_hw.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. /********* Mailbox door bell *************/
  18. /* Used for driver communication with the FW.
  19. * The software must write this register twice to post any command. First,
  20. * it writes the register with hi=1 and the upper bits of the physical address
  21. * for the MAILBOX structure. Software must poll the ready bit until this
  22. * is acknowledged. Then, sotware writes the register with hi=0 with the lower
  23. * bits in the address. It must poll the ready bit until the command is
  24. * complete. Upon completion, the MAILBOX will contain a valid completion
  25. * queue entry.
  26. */
  27. #define MPU_MAILBOX_DB_OFFSET 0x160
  28. #define MPU_MAILBOX_DB_RDY_MASK 0x1 /* bit 0 */
  29. #define MPU_MAILBOX_DB_HI_MASK 0x2 /* bit 1 */
  30. #define MPU_EP_CONTROL 0
  31. /********** MPU semphore ******************/
  32. #define MPU_EP_SEMAPHORE_OFFSET 0xac
  33. #define EP_SEMAPHORE_POST_STAGE_MASK 0x0000FFFF
  34. #define EP_SEMAPHORE_POST_ERR_MASK 0x1
  35. #define EP_SEMAPHORE_POST_ERR_SHIFT 31
  36. /* MPU semphore POST stage values */
  37. #define POST_STAGE_AWAITING_HOST_RDY 0x1 /* FW awaiting goahead from host */
  38. #define POST_STAGE_HOST_RDY 0x2 /* Host has given go-ahed to FW */
  39. #define POST_STAGE_BE_RESET 0x3 /* Host wants to reset chip */
  40. #define POST_STAGE_ARMFW_RDY 0xc000 /* FW is done with POST */
  41. /********* Memory BAR register ************/
  42. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  43. /* Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  44. * Disable" may still globally block interrupts in addition to individual
  45. * interrupt masks; a mechanism for the device driver to block all interrupts
  46. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  47. * with the OS.
  48. */
  49. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  50. /* PCI physical function number */
  51. #define MEMBAR_CTRL_INT_CTRL_PFUNC_MASK 0x7 /* bits 26 - 28 */
  52. #define MEMBAR_CTRL_INT_CTRL_PFUNC_SHIFT 26
  53. /********* Event Q door bell *************/
  54. #define DB_EQ_OFFSET DB_CQ_OFFSET
  55. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  56. /* Clear the interrupt for this eq */
  57. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  58. /* Must be 1 */
  59. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  60. /* Number of event entries processed */
  61. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  62. /* Rearm bit */
  63. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  64. /********* Compl Q door bell *************/
  65. #define DB_CQ_OFFSET 0x120
  66. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  67. /* Number of event entries processed */
  68. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  69. /* Rearm bit */
  70. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  71. /********** TX ULP door bell *************/
  72. #define DB_TXULP1_OFFSET 0x60
  73. #define DB_TXULP_RING_ID_MASK 0x7FF /* bits 0 - 10 */
  74. /* Number of tx entries posted */
  75. #define DB_TXULP_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
  76. #define DB_TXULP_NUM_POSTED_MASK 0x3FFF /* bits 16 - 29 */
  77. /********** RQ(erx) door bell ************/
  78. #define DB_RQ_OFFSET 0x100
  79. #define DB_RQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  80. /* Number of rx frags posted */
  81. #define DB_RQ_NUM_POSTED_SHIFT (24) /* bits 24 - 31 */
  82. /*
  83. * BE descriptors: host memory data structures whose formats
  84. * are hardwired in BE silicon.
  85. */
  86. /* Event Queue Descriptor */
  87. #define EQ_ENTRY_VALID_MASK 0x1 /* bit 0 */
  88. #define EQ_ENTRY_RES_ID_MASK 0xFFFF /* bits 16 - 31 */
  89. #define EQ_ENTRY_RES_ID_SHIFT 16
  90. struct be_eq_entry {
  91. u32 evt;
  92. };
  93. /* TX Queue Descriptor */
  94. #define ETH_WRB_FRAG_LEN_MASK 0xFFFF
  95. struct be_eth_wrb {
  96. u32 frag_pa_hi; /* dword 0 */
  97. u32 frag_pa_lo; /* dword 1 */
  98. u32 rsvd0; /* dword 2 */
  99. u32 frag_len; /* dword 3: bits 0 - 15 */
  100. } __packed;
  101. /* Pseudo amap definition for eth_hdr_wrb in which each bit of the
  102. * actual structure is defined as a byte : used to calculate
  103. * offset/shift/mask of each field */
  104. struct amap_eth_hdr_wrb {
  105. u8 rsvd0[32]; /* dword 0 */
  106. u8 rsvd1[32]; /* dword 1 */
  107. u8 complete; /* dword 2 */
  108. u8 event;
  109. u8 crc;
  110. u8 forward;
  111. u8 ipsec;
  112. u8 mgmt;
  113. u8 ipcs;
  114. u8 udpcs;
  115. u8 tcpcs;
  116. u8 lso;
  117. u8 vlan;
  118. u8 gso[2];
  119. u8 num_wrb[5];
  120. u8 lso_mss[14];
  121. u8 len[16]; /* dword 3 */
  122. u8 vlan_tag[16];
  123. } __packed;
  124. struct be_eth_hdr_wrb {
  125. u32 dw[4];
  126. };
  127. /* TX Compl Queue Descriptor */
  128. /* Pseudo amap definition for eth_tx_compl in which each bit of the
  129. * actual structure is defined as a byte: used to calculate
  130. * offset/shift/mask of each field */
  131. struct amap_eth_tx_compl {
  132. u8 wrb_index[16]; /* dword 0 */
  133. u8 ct[2]; /* dword 0 */
  134. u8 port[2]; /* dword 0 */
  135. u8 rsvd0[8]; /* dword 0 */
  136. u8 status[4]; /* dword 0 */
  137. u8 user_bytes[16]; /* dword 1 */
  138. u8 nwh_bytes[8]; /* dword 1 */
  139. u8 lso; /* dword 1 */
  140. u8 cast_enc[2]; /* dword 1 */
  141. u8 rsvd1[5]; /* dword 1 */
  142. u8 rsvd2[32]; /* dword 2 */
  143. u8 pkts[16]; /* dword 3 */
  144. u8 ringid[11]; /* dword 3 */
  145. u8 hash_val[4]; /* dword 3 */
  146. u8 valid; /* dword 3 */
  147. } __packed;
  148. struct be_eth_tx_compl {
  149. u32 dw[4];
  150. };
  151. /* RX Queue Descriptor */
  152. struct be_eth_rx_d {
  153. u32 fragpa_hi;
  154. u32 fragpa_lo;
  155. };
  156. /* RX Compl Queue Descriptor */
  157. /* Pseudo amap definition for eth_rx_compl in which each bit of the
  158. * actual structure is defined as a byte: used to calculate
  159. * offset/shift/mask of each field */
  160. struct amap_eth_rx_compl {
  161. u8 vlan_tag[16]; /* dword 0 */
  162. u8 pktsize[14]; /* dword 0 */
  163. u8 port; /* dword 0 */
  164. u8 ip_opt; /* dword 0 */
  165. u8 err; /* dword 1 */
  166. u8 rsshp; /* dword 1 */
  167. u8 ipf; /* dword 1 */
  168. u8 tcpf; /* dword 1 */
  169. u8 udpf; /* dword 1 */
  170. u8 ipcksm; /* dword 1 */
  171. u8 l4_cksm; /* dword 1 */
  172. u8 ip_version; /* dword 1 */
  173. u8 macdst[6]; /* dword 1 */
  174. u8 vtp; /* dword 1 */
  175. u8 rsvd0; /* dword 1 */
  176. u8 fragndx[10]; /* dword 1 */
  177. u8 ct[2]; /* dword 1 */
  178. u8 sw; /* dword 1 */
  179. u8 numfrags[3]; /* dword 1 */
  180. u8 rss_flush; /* dword 2 */
  181. u8 cast_enc[2]; /* dword 2 */
  182. u8 qnq; /* dword 2 */
  183. u8 rss_bank; /* dword 2 */
  184. u8 rsvd1[23]; /* dword 2 */
  185. u8 lro_pkt; /* dword 2 */
  186. u8 rsvd2[2]; /* dword 2 */
  187. u8 valid; /* dword 2 */
  188. u8 rsshash[32]; /* dword 3 */
  189. } __packed;
  190. struct be_eth_rx_compl {
  191. u32 dw[4];
  192. };