be_cmds.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. /*
  18. * The driver sends configuration and managements command requests to the
  19. * firmware in the BE. These requests are communicated to the processor
  20. * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
  21. * WRB inside a MAILBOX.
  22. * The commands are serviced by the ARM processor in the BladeEngine's MPU.
  23. */
  24. struct be_sge {
  25. u32 pa_lo;
  26. u32 pa_hi;
  27. u32 len;
  28. };
  29. #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
  30. #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
  31. #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
  32. struct be_mcc_wrb {
  33. u32 embedded; /* dword 0 */
  34. u32 payload_length; /* dword 1 */
  35. u32 tag0; /* dword 2 */
  36. u32 tag1; /* dword 3 */
  37. u32 rsvd; /* dword 4 */
  38. union {
  39. u8 embedded_payload[236]; /* used by embedded cmds */
  40. struct be_sge sgl[19]; /* used by non-embedded cmds */
  41. } payload;
  42. };
  43. #define CQE_FLAGS_VALID_MASK (1 << 31)
  44. #define CQE_FLAGS_ASYNC_MASK (1 << 30)
  45. #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
  46. #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
  47. /* Completion Status */
  48. enum {
  49. MCC_STATUS_SUCCESS = 0x0,
  50. /* The client does not have sufficient privileges to execute the command */
  51. MCC_STATUS_INSUFFICIENT_PRIVILEGES = 0x1,
  52. /* A parameter in the command was invalid. */
  53. MCC_STATUS_INVALID_PARAMETER = 0x2,
  54. /* There are insufficient chip resources to execute the command */
  55. MCC_STATUS_INSUFFICIENT_RESOURCES = 0x3,
  56. /* The command is completing because the queue was getting flushed */
  57. MCC_STATUS_QUEUE_FLUSHING = 0x4,
  58. /* The command is completing with a DMA error */
  59. MCC_STATUS_DMA_FAILED = 0x5
  60. };
  61. #define CQE_STATUS_COMPL_MASK 0xFFFF
  62. #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
  63. #define CQE_STATUS_EXTD_MASK 0xFFFF
  64. #define CQE_STATUS_EXTD_SHIFT 0 /* bits 0 - 15 */
  65. struct be_mcc_cq_entry {
  66. u32 status; /* dword 0 */
  67. u32 tag0; /* dword 1 */
  68. u32 tag1; /* dword 2 */
  69. u32 flags; /* dword 3 */
  70. };
  71. struct be_mcc_mailbox {
  72. struct be_mcc_wrb wrb;
  73. struct be_mcc_cq_entry cqe;
  74. };
  75. #define CMD_SUBSYSTEM_COMMON 0x1
  76. #define CMD_SUBSYSTEM_ETH 0x3
  77. #define OPCODE_COMMON_NTWK_MAC_QUERY 1
  78. #define OPCODE_COMMON_NTWK_MAC_SET 2
  79. #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
  80. #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
  81. #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
  82. #define OPCODE_COMMON_CQ_CREATE 12
  83. #define OPCODE_COMMON_EQ_CREATE 13
  84. #define OPCODE_COMMON_MCC_CREATE 21
  85. #define OPCODE_COMMON_NTWK_RX_FILTER 34
  86. #define OPCODE_COMMON_GET_FW_VERSION 35
  87. #define OPCODE_COMMON_SET_FLOW_CONTROL 36
  88. #define OPCODE_COMMON_GET_FLOW_CONTROL 37
  89. #define OPCODE_COMMON_SET_FRAME_SIZE 39
  90. #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
  91. #define OPCODE_COMMON_FIRMWARE_CONFIG 42
  92. #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
  93. #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
  94. #define OPCODE_COMMON_CQ_DESTROY 54
  95. #define OPCODE_COMMON_EQ_DESTROY 55
  96. #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
  97. #define OPCODE_COMMON_NTWK_PMAC_ADD 59
  98. #define OPCODE_COMMON_NTWK_PMAC_DEL 60
  99. #define OPCODE_ETH_ACPI_CONFIG 2
  100. #define OPCODE_ETH_PROMISCUOUS 3
  101. #define OPCODE_ETH_GET_STATISTICS 4
  102. #define OPCODE_ETH_TX_CREATE 7
  103. #define OPCODE_ETH_RX_CREATE 8
  104. #define OPCODE_ETH_TX_DESTROY 9
  105. #define OPCODE_ETH_RX_DESTROY 10
  106. struct be_cmd_req_hdr {
  107. u8 opcode; /* dword 0 */
  108. u8 subsystem; /* dword 0 */
  109. u8 port_number; /* dword 0 */
  110. u8 domain; /* dword 0 */
  111. u32 timeout; /* dword 1 */
  112. u32 request_length; /* dword 2 */
  113. u32 rsvd; /* dword 3 */
  114. };
  115. #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
  116. #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
  117. struct be_cmd_resp_hdr {
  118. u32 info; /* dword 0 */
  119. u32 status; /* dword 1 */
  120. u32 response_length; /* dword 2 */
  121. u32 actual_resp_len; /* dword 3 */
  122. };
  123. struct phys_addr {
  124. u32 lo;
  125. u32 hi;
  126. };
  127. /**************************
  128. * BE Command definitions *
  129. **************************/
  130. /* Pseudo amap definition in which each bit of the actual structure is defined
  131. * as a byte: used to calculate offset/shift/mask of each field */
  132. struct amap_eq_context {
  133. u8 cidx[13]; /* dword 0*/
  134. u8 rsvd0[3]; /* dword 0*/
  135. u8 epidx[13]; /* dword 0*/
  136. u8 valid; /* dword 0*/
  137. u8 rsvd1; /* dword 0*/
  138. u8 size; /* dword 0*/
  139. u8 pidx[13]; /* dword 1*/
  140. u8 rsvd2[3]; /* dword 1*/
  141. u8 pd[10]; /* dword 1*/
  142. u8 count[3]; /* dword 1*/
  143. u8 solevent; /* dword 1*/
  144. u8 stalled; /* dword 1*/
  145. u8 armed; /* dword 1*/
  146. u8 rsvd3[4]; /* dword 2*/
  147. u8 func[8]; /* dword 2*/
  148. u8 rsvd4; /* dword 2*/
  149. u8 delaymult[10]; /* dword 2*/
  150. u8 rsvd5[2]; /* dword 2*/
  151. u8 phase[2]; /* dword 2*/
  152. u8 nodelay; /* dword 2*/
  153. u8 rsvd6[4]; /* dword 2*/
  154. u8 rsvd7[32]; /* dword 3*/
  155. } __packed;
  156. struct be_cmd_req_eq_create {
  157. struct be_cmd_req_hdr hdr;
  158. u16 num_pages; /* sword */
  159. u16 rsvd0; /* sword */
  160. u8 context[sizeof(struct amap_eq_context) / 8];
  161. struct phys_addr pages[8];
  162. } __packed;
  163. struct be_cmd_resp_eq_create {
  164. struct be_cmd_resp_hdr resp_hdr;
  165. u16 eq_id; /* sword */
  166. u16 rsvd0; /* sword */
  167. } __packed;
  168. /******************** Mac query ***************************/
  169. enum {
  170. MAC_ADDRESS_TYPE_STORAGE = 0x0,
  171. MAC_ADDRESS_TYPE_NETWORK = 0x1,
  172. MAC_ADDRESS_TYPE_PD = 0x2,
  173. MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
  174. };
  175. struct mac_addr {
  176. u16 size_of_struct;
  177. u8 addr[ETH_ALEN];
  178. } __packed;
  179. struct be_cmd_req_mac_query {
  180. struct be_cmd_req_hdr hdr;
  181. u8 type;
  182. u8 permanent;
  183. u16 if_id;
  184. } __packed;
  185. struct be_cmd_resp_mac_query {
  186. struct be_cmd_resp_hdr hdr;
  187. struct mac_addr mac;
  188. };
  189. /******************** PMac Add ***************************/
  190. struct be_cmd_req_pmac_add {
  191. struct be_cmd_req_hdr hdr;
  192. u32 if_id;
  193. u8 mac_address[ETH_ALEN];
  194. u8 rsvd0[2];
  195. } __packed;
  196. struct be_cmd_resp_pmac_add {
  197. struct be_cmd_resp_hdr hdr;
  198. u32 pmac_id;
  199. };
  200. /******************** PMac Del ***************************/
  201. struct be_cmd_req_pmac_del {
  202. struct be_cmd_req_hdr hdr;
  203. u32 if_id;
  204. u32 pmac_id;
  205. };
  206. /******************** Create CQ ***************************/
  207. /* Pseudo amap definition in which each bit of the actual structure is defined
  208. * as a byte: used to calculate offset/shift/mask of each field */
  209. struct amap_cq_context {
  210. u8 cidx[11]; /* dword 0*/
  211. u8 rsvd0; /* dword 0*/
  212. u8 coalescwm[2]; /* dword 0*/
  213. u8 nodelay; /* dword 0*/
  214. u8 epidx[11]; /* dword 0*/
  215. u8 rsvd1; /* dword 0*/
  216. u8 count[2]; /* dword 0*/
  217. u8 valid; /* dword 0*/
  218. u8 solevent; /* dword 0*/
  219. u8 eventable; /* dword 0*/
  220. u8 pidx[11]; /* dword 1*/
  221. u8 rsvd2; /* dword 1*/
  222. u8 pd[10]; /* dword 1*/
  223. u8 eqid[8]; /* dword 1*/
  224. u8 stalled; /* dword 1*/
  225. u8 armed; /* dword 1*/
  226. u8 rsvd3[4]; /* dword 2*/
  227. u8 func[8]; /* dword 2*/
  228. u8 rsvd4[20]; /* dword 2*/
  229. u8 rsvd5[32]; /* dword 3*/
  230. } __packed;
  231. struct be_cmd_req_cq_create {
  232. struct be_cmd_req_hdr hdr;
  233. u16 num_pages;
  234. u16 rsvd0;
  235. u8 context[sizeof(struct amap_cq_context) / 8];
  236. struct phys_addr pages[8];
  237. } __packed;
  238. struct be_cmd_resp_cq_create {
  239. struct be_cmd_resp_hdr hdr;
  240. u16 cq_id;
  241. u16 rsvd0;
  242. } __packed;
  243. /******************** Create TxQ ***************************/
  244. #define BE_ETH_TX_RING_TYPE_STANDARD 2
  245. #define BE_ULP1_NUM 1
  246. /* Pseudo amap definition in which each bit of the actual structure is defined
  247. * as a byte: used to calculate offset/shift/mask of each field */
  248. struct amap_tx_context {
  249. u8 rsvd0[16]; /* dword 0 */
  250. u8 tx_ring_size[4]; /* dword 0 */
  251. u8 rsvd1[26]; /* dword 0 */
  252. u8 pci_func_id[8]; /* dword 1 */
  253. u8 rsvd2[9]; /* dword 1 */
  254. u8 ctx_valid; /* dword 1 */
  255. u8 cq_id_send[16]; /* dword 2 */
  256. u8 rsvd3[16]; /* dword 2 */
  257. u8 rsvd4[32]; /* dword 3 */
  258. u8 rsvd5[32]; /* dword 4 */
  259. u8 rsvd6[32]; /* dword 5 */
  260. u8 rsvd7[32]; /* dword 6 */
  261. u8 rsvd8[32]; /* dword 7 */
  262. u8 rsvd9[32]; /* dword 8 */
  263. u8 rsvd10[32]; /* dword 9 */
  264. u8 rsvd11[32]; /* dword 10 */
  265. u8 rsvd12[32]; /* dword 11 */
  266. u8 rsvd13[32]; /* dword 12 */
  267. u8 rsvd14[32]; /* dword 13 */
  268. u8 rsvd15[32]; /* dword 14 */
  269. u8 rsvd16[32]; /* dword 15 */
  270. } __packed;
  271. struct be_cmd_req_eth_tx_create {
  272. struct be_cmd_req_hdr hdr;
  273. u8 num_pages;
  274. u8 ulp_num;
  275. u8 type;
  276. u8 bound_port;
  277. u8 context[sizeof(struct amap_tx_context) / 8];
  278. struct phys_addr pages[8];
  279. } __packed;
  280. struct be_cmd_resp_eth_tx_create {
  281. struct be_cmd_resp_hdr hdr;
  282. u16 cid;
  283. u16 rsvd0;
  284. } __packed;
  285. /******************** Create RxQ ***************************/
  286. struct be_cmd_req_eth_rx_create {
  287. struct be_cmd_req_hdr hdr;
  288. u16 cq_id;
  289. u8 frag_size;
  290. u8 num_pages;
  291. struct phys_addr pages[2];
  292. u32 interface_id;
  293. u16 max_frame_size;
  294. u16 rsvd0;
  295. u32 rss_queue;
  296. } __packed;
  297. struct be_cmd_resp_eth_rx_create {
  298. struct be_cmd_resp_hdr hdr;
  299. u16 id;
  300. u8 cpu_id;
  301. u8 rsvd0;
  302. } __packed;
  303. /******************** Q Destroy ***************************/
  304. /* Type of Queue to be destroyed */
  305. enum {
  306. QTYPE_EQ = 1,
  307. QTYPE_CQ,
  308. QTYPE_TXQ,
  309. QTYPE_RXQ
  310. };
  311. struct be_cmd_req_q_destroy {
  312. struct be_cmd_req_hdr hdr;
  313. u16 id;
  314. u16 bypass_flush; /* valid only for rx q destroy */
  315. } __packed;
  316. /************ I/f Create (it's actually I/f Config Create)**********/
  317. /* Capability flags for the i/f */
  318. enum be_if_flags {
  319. BE_IF_FLAGS_RSS = 0x4,
  320. BE_IF_FLAGS_PROMISCUOUS = 0x8,
  321. BE_IF_FLAGS_BROADCAST = 0x10,
  322. BE_IF_FLAGS_UNTAGGED = 0x20,
  323. BE_IF_FLAGS_ULP = 0x40,
  324. BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
  325. BE_IF_FLAGS_VLAN = 0x100,
  326. BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
  327. BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
  328. BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800
  329. };
  330. /* An RX interface is an object with one or more MAC addresses and
  331. * filtering capabilities. */
  332. struct be_cmd_req_if_create {
  333. struct be_cmd_req_hdr hdr;
  334. u32 version; /* ignore currntly */
  335. u32 capability_flags;
  336. u32 enable_flags;
  337. u8 mac_addr[ETH_ALEN];
  338. u8 rsvd0;
  339. u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
  340. u32 vlan_tag; /* not used currently */
  341. } __packed;
  342. struct be_cmd_resp_if_create {
  343. struct be_cmd_resp_hdr hdr;
  344. u32 interface_id;
  345. u32 pmac_id;
  346. };
  347. /****** I/f Destroy(it's actually I/f Config Destroy )**********/
  348. struct be_cmd_req_if_destroy {
  349. struct be_cmd_req_hdr hdr;
  350. u32 interface_id;
  351. };
  352. /*************** HW Stats Get **********************************/
  353. struct be_port_rxf_stats {
  354. u32 rx_bytes_lsd; /* dword 0*/
  355. u32 rx_bytes_msd; /* dword 1*/
  356. u32 rx_total_frames; /* dword 2*/
  357. u32 rx_unicast_frames; /* dword 3*/
  358. u32 rx_multicast_frames; /* dword 4*/
  359. u32 rx_broadcast_frames; /* dword 5*/
  360. u32 rx_crc_errors; /* dword 6*/
  361. u32 rx_alignment_symbol_errors; /* dword 7*/
  362. u32 rx_pause_frames; /* dword 8*/
  363. u32 rx_control_frames; /* dword 9*/
  364. u32 rx_in_range_errors; /* dword 10*/
  365. u32 rx_out_range_errors; /* dword 11*/
  366. u32 rx_frame_too_long; /* dword 12*/
  367. u32 rx_address_match_errors; /* dword 13*/
  368. u32 rx_vlan_mismatch; /* dword 14*/
  369. u32 rx_dropped_too_small; /* dword 15*/
  370. u32 rx_dropped_too_short; /* dword 16*/
  371. u32 rx_dropped_header_too_small; /* dword 17*/
  372. u32 rx_dropped_tcp_length; /* dword 18*/
  373. u32 rx_dropped_runt; /* dword 19*/
  374. u32 rx_64_byte_packets; /* dword 20*/
  375. u32 rx_65_127_byte_packets; /* dword 21*/
  376. u32 rx_128_256_byte_packets; /* dword 22*/
  377. u32 rx_256_511_byte_packets; /* dword 23*/
  378. u32 rx_512_1023_byte_packets; /* dword 24*/
  379. u32 rx_1024_1518_byte_packets; /* dword 25*/
  380. u32 rx_1519_2047_byte_packets; /* dword 26*/
  381. u32 rx_2048_4095_byte_packets; /* dword 27*/
  382. u32 rx_4096_8191_byte_packets; /* dword 28*/
  383. u32 rx_8192_9216_byte_packets; /* dword 29*/
  384. u32 rx_ip_checksum_errs; /* dword 30*/
  385. u32 rx_tcp_checksum_errs; /* dword 31*/
  386. u32 rx_udp_checksum_errs; /* dword 32*/
  387. u32 rx_non_rss_packets; /* dword 33*/
  388. u32 rx_ipv4_packets; /* dword 34*/
  389. u32 rx_ipv6_packets; /* dword 35*/
  390. u32 rx_ipv4_bytes_lsd; /* dword 36*/
  391. u32 rx_ipv4_bytes_msd; /* dword 37*/
  392. u32 rx_ipv6_bytes_lsd; /* dword 38*/
  393. u32 rx_ipv6_bytes_msd; /* dword 39*/
  394. u32 rx_chute1_packets; /* dword 40*/
  395. u32 rx_chute2_packets; /* dword 41*/
  396. u32 rx_chute3_packets; /* dword 42*/
  397. u32 rx_management_packets; /* dword 43*/
  398. u32 rx_switched_unicast_packets; /* dword 44*/
  399. u32 rx_switched_multicast_packets; /* dword 45*/
  400. u32 rx_switched_broadcast_packets; /* dword 46*/
  401. u32 tx_bytes_lsd; /* dword 47*/
  402. u32 tx_bytes_msd; /* dword 48*/
  403. u32 tx_unicastframes; /* dword 49*/
  404. u32 tx_multicastframes; /* dword 50*/
  405. u32 tx_broadcastframes; /* dword 51*/
  406. u32 tx_pauseframes; /* dword 52*/
  407. u32 tx_controlframes; /* dword 53*/
  408. u32 tx_64_byte_packets; /* dword 54*/
  409. u32 tx_65_127_byte_packets; /* dword 55*/
  410. u32 tx_128_256_byte_packets; /* dword 56*/
  411. u32 tx_256_511_byte_packets; /* dword 57*/
  412. u32 tx_512_1023_byte_packets; /* dword 58*/
  413. u32 tx_1024_1518_byte_packets; /* dword 59*/
  414. u32 tx_1519_2047_byte_packets; /* dword 60*/
  415. u32 tx_2048_4095_byte_packets; /* dword 61*/
  416. u32 tx_4096_8191_byte_packets; /* dword 62*/
  417. u32 tx_8192_9216_byte_packets; /* dword 63*/
  418. u32 rx_fifo_overflow; /* dword 64*/
  419. u32 rx_input_fifo_overflow; /* dword 65*/
  420. };
  421. struct be_rxf_stats {
  422. struct be_port_rxf_stats port[2];
  423. u32 rx_drops_no_pbuf; /* dword 132*/
  424. u32 rx_drops_no_txpb; /* dword 133*/
  425. u32 rx_drops_no_erx_descr; /* dword 134*/
  426. u32 rx_drops_no_tpre_descr; /* dword 135*/
  427. u32 management_rx_port_packets; /* dword 136*/
  428. u32 management_rx_port_bytes; /* dword 137*/
  429. u32 management_rx_port_pause_frames; /* dword 138*/
  430. u32 management_rx_port_errors; /* dword 139*/
  431. u32 management_tx_port_packets; /* dword 140*/
  432. u32 management_tx_port_bytes; /* dword 141*/
  433. u32 management_tx_port_pause; /* dword 142*/
  434. u32 management_rx_port_rxfifo_overflow; /* dword 143*/
  435. u32 rx_drops_too_many_frags; /* dword 144*/
  436. u32 rx_drops_invalid_ring; /* dword 145*/
  437. u32 forwarded_packets; /* dword 146*/
  438. u32 rx_drops_mtu; /* dword 147*/
  439. u32 rsvd0[15];
  440. };
  441. struct be_erx_stats {
  442. u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
  443. u32 debug_wdma_sent_hold; /* dword 44*/
  444. u32 debug_wdma_pbfree_sent_hold; /* dword 45*/
  445. u32 debug_wdma_zerobyte_pbfree_sent_hold; /* dword 46*/
  446. u32 debug_pmem_pbuf_dealloc; /* dword 47*/
  447. };
  448. struct be_hw_stats {
  449. struct be_rxf_stats rxf;
  450. u32 rsvd[48];
  451. struct be_erx_stats erx;
  452. };
  453. struct be_cmd_req_get_stats {
  454. struct be_cmd_req_hdr hdr;
  455. u8 rsvd[sizeof(struct be_hw_stats)];
  456. };
  457. struct be_cmd_resp_get_stats {
  458. struct be_cmd_resp_hdr hdr;
  459. struct be_hw_stats hw_stats;
  460. };
  461. struct be_cmd_req_vlan_config {
  462. struct be_cmd_req_hdr hdr;
  463. u8 interface_id;
  464. u8 promiscuous;
  465. u8 untagged;
  466. u8 num_vlan;
  467. u16 normal_vlan[64];
  468. } __packed;
  469. struct be_cmd_req_promiscuous_config {
  470. struct be_cmd_req_hdr hdr;
  471. u8 port0_promiscuous;
  472. u8 port1_promiscuous;
  473. u16 rsvd0;
  474. } __packed;
  475. struct macaddr {
  476. u8 byte[ETH_ALEN];
  477. };
  478. struct be_cmd_req_mcast_mac_config {
  479. struct be_cmd_req_hdr hdr;
  480. u16 num_mac;
  481. u8 promiscuous;
  482. u8 interface_id;
  483. struct macaddr mac[32];
  484. } __packed;
  485. static inline struct be_hw_stats *
  486. hw_stats_from_cmd(struct be_cmd_resp_get_stats *cmd)
  487. {
  488. return &cmd->hw_stats;
  489. }
  490. /******************** Link Status Query *******************/
  491. struct be_cmd_req_link_status {
  492. struct be_cmd_req_hdr hdr;
  493. u32 rsvd;
  494. };
  495. struct be_link_info {
  496. u8 duplex;
  497. u8 speed;
  498. u8 fault;
  499. };
  500. enum {
  501. PHY_LINK_DUPLEX_NONE = 0x0,
  502. PHY_LINK_DUPLEX_HALF = 0x1,
  503. PHY_LINK_DUPLEX_FULL = 0x2
  504. };
  505. enum {
  506. PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
  507. PHY_LINK_SPEED_10MBPS = 0x1,
  508. PHY_LINK_SPEED_100MBPS = 0x2,
  509. PHY_LINK_SPEED_1GBPS = 0x3,
  510. PHY_LINK_SPEED_10GBPS = 0x4
  511. };
  512. struct be_cmd_resp_link_status {
  513. struct be_cmd_resp_hdr hdr;
  514. u8 physical_port;
  515. u8 mac_duplex;
  516. u8 mac_speed;
  517. u8 mac_fault;
  518. u8 mgmt_mac_duplex;
  519. u8 mgmt_mac_speed;
  520. u16 rsvd0;
  521. } __packed;
  522. /******************** Get FW Version *******************/
  523. #define FW_VER_LEN 32
  524. struct be_cmd_req_get_fw_version {
  525. struct be_cmd_req_hdr hdr;
  526. u8 rsvd0[FW_VER_LEN];
  527. u8 rsvd1[FW_VER_LEN];
  528. } __packed;
  529. struct be_cmd_resp_get_fw_version {
  530. struct be_cmd_resp_hdr hdr;
  531. u8 firmware_version_string[FW_VER_LEN];
  532. u8 fw_on_flash_version_string[FW_VER_LEN];
  533. } __packed;
  534. /******************** Set Flow Contrl *******************/
  535. struct be_cmd_req_set_flow_control {
  536. struct be_cmd_req_hdr hdr;
  537. u16 tx_flow_control;
  538. u16 rx_flow_control;
  539. } __packed;
  540. /******************** Get Flow Contrl *******************/
  541. struct be_cmd_req_get_flow_control {
  542. struct be_cmd_req_hdr hdr;
  543. u32 rsvd;
  544. };
  545. struct be_cmd_resp_get_flow_control {
  546. struct be_cmd_resp_hdr hdr;
  547. u16 tx_flow_control;
  548. u16 rx_flow_control;
  549. } __packed;
  550. /******************** Modify EQ Delay *******************/
  551. struct be_cmd_req_modify_eq_delay {
  552. struct be_cmd_req_hdr hdr;
  553. u32 num_eq;
  554. struct {
  555. u32 eq_id;
  556. u32 phase;
  557. u32 delay_multiplier;
  558. } delay[8];
  559. } __packed;
  560. struct be_cmd_resp_modify_eq_delay {
  561. struct be_cmd_resp_hdr hdr;
  562. u32 rsvd0;
  563. } __packed;
  564. /******************** Get FW Config *******************/
  565. struct be_cmd_req_query_fw_cfg {
  566. struct be_cmd_req_hdr hdr;
  567. u32 rsvd[30];
  568. };
  569. struct be_cmd_resp_query_fw_cfg {
  570. struct be_cmd_resp_hdr hdr;
  571. u32 be_config_number;
  572. u32 asic_revision;
  573. u32 phys_port;
  574. u32 function_mode;
  575. u32 rsvd[26];
  576. };
  577. extern int be_pci_fnum_get(struct be_ctrl_info *ctrl);
  578. extern int be_cmd_POST(struct be_ctrl_info *ctrl);
  579. extern int be_cmd_mac_addr_query(struct be_ctrl_info *ctrl, u8 *mac_addr,
  580. u8 type, bool permanent, u32 if_handle);
  581. extern int be_cmd_pmac_add(struct be_ctrl_info *ctrl, u8 *mac_addr,
  582. u32 if_id, u32 *pmac_id);
  583. extern int be_cmd_pmac_del(struct be_ctrl_info *ctrl, u32 if_id, u32 pmac_id);
  584. extern int be_cmd_if_create(struct be_ctrl_info *ctrl, u32 if_flags, u8 *mac,
  585. bool pmac_invalid, u32 *if_handle, u32 *pmac_id);
  586. extern int be_cmd_if_destroy(struct be_ctrl_info *ctrl, u32 if_handle);
  587. extern int be_cmd_eq_create(struct be_ctrl_info *ctrl,
  588. struct be_queue_info *eq, int eq_delay);
  589. extern int be_cmd_cq_create(struct be_ctrl_info *ctrl,
  590. struct be_queue_info *cq, struct be_queue_info *eq,
  591. bool sol_evts, bool no_delay,
  592. int num_cqe_dma_coalesce);
  593. extern int be_cmd_txq_create(struct be_ctrl_info *ctrl,
  594. struct be_queue_info *txq,
  595. struct be_queue_info *cq);
  596. extern int be_cmd_rxq_create(struct be_ctrl_info *ctrl,
  597. struct be_queue_info *rxq, u16 cq_id,
  598. u16 frag_size, u16 max_frame_size, u32 if_id,
  599. u32 rss);
  600. extern int be_cmd_q_destroy(struct be_ctrl_info *ctrl, struct be_queue_info *q,
  601. int type);
  602. extern int be_cmd_link_status_query(struct be_ctrl_info *ctrl,
  603. struct be_link_info *link);
  604. extern int be_cmd_reset(struct be_ctrl_info *ctrl);
  605. extern int be_cmd_get_stats(struct be_ctrl_info *ctrl,
  606. struct be_dma_mem *nonemb_cmd);
  607. extern int be_cmd_get_fw_ver(struct be_ctrl_info *ctrl, char *fw_ver);
  608. extern int be_cmd_modify_eqd(struct be_ctrl_info *ctrl, u32 eq_id, u32 eqd);
  609. extern int be_cmd_vlan_config(struct be_ctrl_info *ctrl, u32 if_id,
  610. u16 *vtag_array, u32 num, bool untagged,
  611. bool promiscuous);
  612. extern int be_cmd_promiscuous_config(struct be_ctrl_info *ctrl,
  613. u8 port_num, bool en);
  614. extern int be_cmd_mcast_mac_set(struct be_ctrl_info *ctrl, u32 if_id,
  615. u8 *mac_table, u32 num, bool promiscuous);
  616. extern int be_cmd_set_flow_control(struct be_ctrl_info *ctrl,
  617. u32 tx_fc, u32 rx_fc);
  618. extern int be_cmd_get_flow_control(struct be_ctrl_info *ctrl,
  619. u32 *tx_fc, u32 *rx_fc);
  620. extern int be_cmd_query_fw_cfg(struct be_ctrl_info *ctrl, u32 *port_num);