be_cmds.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. static int be_mbox_db_ready_wait(void __iomem *db)
  19. {
  20. int cnt = 0, wait = 5;
  21. u32 ready;
  22. do {
  23. ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
  24. if (ready)
  25. break;
  26. if (cnt > 200000) {
  27. printk(KERN_WARNING DRV_NAME
  28. ": mbox_db poll timed out\n");
  29. return -1;
  30. }
  31. if (cnt > 50)
  32. wait = 200;
  33. cnt += wait;
  34. udelay(wait);
  35. } while (true);
  36. return 0;
  37. }
  38. /*
  39. * Insert the mailbox address into the doorbell in two steps
  40. */
  41. static int be_mbox_db_ring(struct be_ctrl_info *ctrl)
  42. {
  43. int status;
  44. u16 compl_status, extd_status;
  45. u32 val = 0;
  46. void __iomem *db = ctrl->db + MPU_MAILBOX_DB_OFFSET;
  47. struct be_dma_mem *mbox_mem = &ctrl->mbox_mem;
  48. struct be_mcc_mailbox *mbox = mbox_mem->va;
  49. struct be_mcc_cq_entry *cqe = &mbox->cqe;
  50. memset(cqe, 0, sizeof(*cqe));
  51. val &= ~MPU_MAILBOX_DB_RDY_MASK;
  52. val |= MPU_MAILBOX_DB_HI_MASK;
  53. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  54. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  55. iowrite32(val, db);
  56. /* wait for ready to be set */
  57. status = be_mbox_db_ready_wait(db);
  58. if (status != 0)
  59. return status;
  60. val = 0;
  61. val &= ~MPU_MAILBOX_DB_RDY_MASK;
  62. val &= ~MPU_MAILBOX_DB_HI_MASK;
  63. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  64. val |= (u32)(mbox_mem->dma >> 4) << 2;
  65. iowrite32(val, db);
  66. status = be_mbox_db_ready_wait(db);
  67. if (status != 0)
  68. return status;
  69. /* compl entry has been made now */
  70. be_dws_le_to_cpu(cqe, sizeof(*cqe));
  71. if (!(cqe->flags & CQE_FLAGS_VALID_MASK)) {
  72. printk(KERN_WARNING DRV_NAME ": ERROR invalid mbox compl\n");
  73. return -1;
  74. }
  75. compl_status = (cqe->status >> CQE_STATUS_COMPL_SHIFT) &
  76. CQE_STATUS_COMPL_MASK;
  77. if (compl_status != MCC_STATUS_SUCCESS) {
  78. extd_status = (cqe->status >> CQE_STATUS_EXTD_SHIFT) &
  79. CQE_STATUS_EXTD_MASK;
  80. printk(KERN_WARNING DRV_NAME
  81. ": ERROR in cmd compl. status(compl/extd)=%d/%d\n",
  82. compl_status, extd_status);
  83. }
  84. return compl_status;
  85. }
  86. static int be_POST_stage_get(struct be_ctrl_info *ctrl, u16 *stage)
  87. {
  88. u32 sem = ioread32(ctrl->csr + MPU_EP_SEMAPHORE_OFFSET);
  89. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  90. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  91. return -1;
  92. else
  93. return 0;
  94. }
  95. static int be_POST_stage_poll(struct be_ctrl_info *ctrl, u16 poll_stage)
  96. {
  97. u16 stage, cnt, error;
  98. for (cnt = 0; cnt < 5000; cnt++) {
  99. error = be_POST_stage_get(ctrl, &stage);
  100. if (error)
  101. return -1;
  102. if (stage == poll_stage)
  103. break;
  104. udelay(1000);
  105. }
  106. if (stage != poll_stage)
  107. return -1;
  108. return 0;
  109. }
  110. int be_cmd_POST(struct be_ctrl_info *ctrl)
  111. {
  112. u16 stage, error;
  113. error = be_POST_stage_get(ctrl, &stage);
  114. if (error)
  115. goto err;
  116. if (stage == POST_STAGE_ARMFW_RDY)
  117. return 0;
  118. if (stage != POST_STAGE_AWAITING_HOST_RDY)
  119. goto err;
  120. /* On awaiting host rdy, reset and again poll on awaiting host rdy */
  121. iowrite32(POST_STAGE_BE_RESET, ctrl->csr + MPU_EP_SEMAPHORE_OFFSET);
  122. error = be_POST_stage_poll(ctrl, POST_STAGE_AWAITING_HOST_RDY);
  123. if (error)
  124. goto err;
  125. /* Now kickoff POST and poll on armfw ready */
  126. iowrite32(POST_STAGE_HOST_RDY, ctrl->csr + MPU_EP_SEMAPHORE_OFFSET);
  127. error = be_POST_stage_poll(ctrl, POST_STAGE_ARMFW_RDY);
  128. if (error)
  129. goto err;
  130. return 0;
  131. err:
  132. printk(KERN_WARNING DRV_NAME ": ERROR, stage=%d\n", stage);
  133. return -1;
  134. }
  135. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  136. {
  137. return wrb->payload.embedded_payload;
  138. }
  139. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  140. {
  141. return &wrb->payload.sgl[0];
  142. }
  143. /* Don't touch the hdr after it's prepared */
  144. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  145. bool embedded, u8 sge_cnt)
  146. {
  147. if (embedded)
  148. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  149. else
  150. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  151. MCC_WRB_SGE_CNT_SHIFT;
  152. wrb->payload_length = payload_len;
  153. be_dws_cpu_to_le(wrb, 20);
  154. }
  155. /* Don't touch the hdr after it's prepared */
  156. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  157. u8 subsystem, u8 opcode, int cmd_len)
  158. {
  159. req_hdr->opcode = opcode;
  160. req_hdr->subsystem = subsystem;
  161. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  162. }
  163. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  164. struct be_dma_mem *mem)
  165. {
  166. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  167. u64 dma = (u64)mem->dma;
  168. for (i = 0; i < buf_pages; i++) {
  169. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  170. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  171. dma += PAGE_SIZE_4K;
  172. }
  173. }
  174. /* Converts interrupt delay in microseconds to multiplier value */
  175. static u32 eq_delay_to_mult(u32 usec_delay)
  176. {
  177. #define MAX_INTR_RATE 651042
  178. const u32 round = 10;
  179. u32 multiplier;
  180. if (usec_delay == 0)
  181. multiplier = 0;
  182. else {
  183. u32 interrupt_rate = 1000000 / usec_delay;
  184. /* Max delay, corresponding to the lowest interrupt rate */
  185. if (interrupt_rate == 0)
  186. multiplier = 1023;
  187. else {
  188. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  189. multiplier /= interrupt_rate;
  190. /* Round the multiplier to the closest value.*/
  191. multiplier = (multiplier + round/2) / round;
  192. multiplier = min(multiplier, (u32)1023);
  193. }
  194. }
  195. return multiplier;
  196. }
  197. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_dma_mem *mbox_mem)
  198. {
  199. return &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  200. }
  201. int be_cmd_eq_create(struct be_ctrl_info *ctrl,
  202. struct be_queue_info *eq, int eq_delay)
  203. {
  204. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  205. struct be_cmd_req_eq_create *req = embedded_payload(wrb);
  206. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  207. struct be_dma_mem *q_mem = &eq->dma_mem;
  208. int status;
  209. spin_lock(&ctrl->cmd_lock);
  210. memset(wrb, 0, sizeof(*wrb));
  211. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  212. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  213. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  214. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  215. AMAP_SET_BITS(struct amap_eq_context, func, req->context,
  216. ctrl->pci_func);
  217. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  218. /* 4byte eqe*/
  219. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  220. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  221. __ilog2_u32(eq->len/256));
  222. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  223. eq_delay_to_mult(eq_delay));
  224. be_dws_cpu_to_le(req->context, sizeof(req->context));
  225. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  226. status = be_mbox_db_ring(ctrl);
  227. if (!status) {
  228. eq->id = le16_to_cpu(resp->eq_id);
  229. eq->created = true;
  230. }
  231. spin_unlock(&ctrl->cmd_lock);
  232. return status;
  233. }
  234. int be_cmd_mac_addr_query(struct be_ctrl_info *ctrl, u8 *mac_addr,
  235. u8 type, bool permanent, u32 if_handle)
  236. {
  237. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  238. struct be_cmd_req_mac_query *req = embedded_payload(wrb);
  239. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  240. int status;
  241. spin_lock(&ctrl->cmd_lock);
  242. memset(wrb, 0, sizeof(*wrb));
  243. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  244. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  245. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  246. req->type = type;
  247. if (permanent) {
  248. req->permanent = 1;
  249. } else {
  250. req->if_id = cpu_to_le16((u16)if_handle);
  251. req->permanent = 0;
  252. }
  253. status = be_mbox_db_ring(ctrl);
  254. if (!status)
  255. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  256. spin_unlock(&ctrl->cmd_lock);
  257. return status;
  258. }
  259. int be_cmd_pmac_add(struct be_ctrl_info *ctrl, u8 *mac_addr,
  260. u32 if_id, u32 *pmac_id)
  261. {
  262. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  263. struct be_cmd_req_pmac_add *req = embedded_payload(wrb);
  264. int status;
  265. spin_lock(&ctrl->cmd_lock);
  266. memset(wrb, 0, sizeof(*wrb));
  267. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  268. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  269. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  270. req->if_id = cpu_to_le32(if_id);
  271. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  272. status = be_mbox_db_ring(ctrl);
  273. if (!status) {
  274. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  275. *pmac_id = le32_to_cpu(resp->pmac_id);
  276. }
  277. spin_unlock(&ctrl->cmd_lock);
  278. return status;
  279. }
  280. int be_cmd_pmac_del(struct be_ctrl_info *ctrl, u32 if_id, u32 pmac_id)
  281. {
  282. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  283. struct be_cmd_req_pmac_del *req = embedded_payload(wrb);
  284. int status;
  285. spin_lock(&ctrl->cmd_lock);
  286. memset(wrb, 0, sizeof(*wrb));
  287. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  288. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  289. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  290. req->if_id = cpu_to_le32(if_id);
  291. req->pmac_id = cpu_to_le32(pmac_id);
  292. status = be_mbox_db_ring(ctrl);
  293. spin_unlock(&ctrl->cmd_lock);
  294. return status;
  295. }
  296. int be_cmd_cq_create(struct be_ctrl_info *ctrl,
  297. struct be_queue_info *cq, struct be_queue_info *eq,
  298. bool sol_evts, bool no_delay, int coalesce_wm)
  299. {
  300. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  301. struct be_cmd_req_cq_create *req = embedded_payload(wrb);
  302. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  303. struct be_dma_mem *q_mem = &cq->dma_mem;
  304. void *ctxt = &req->context;
  305. int status;
  306. spin_lock(&ctrl->cmd_lock);
  307. memset(wrb, 0, sizeof(*wrb));
  308. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  309. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  310. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  311. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  312. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  313. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  314. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  315. __ilog2_u32(cq->len/256));
  316. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  317. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  318. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  319. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  320. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 0);
  321. AMAP_SET_BITS(struct amap_cq_context, func, ctxt, ctrl->pci_func);
  322. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  323. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  324. status = be_mbox_db_ring(ctrl);
  325. if (!status) {
  326. cq->id = le16_to_cpu(resp->cq_id);
  327. cq->created = true;
  328. }
  329. spin_unlock(&ctrl->cmd_lock);
  330. return status;
  331. }
  332. int be_cmd_txq_create(struct be_ctrl_info *ctrl,
  333. struct be_queue_info *txq,
  334. struct be_queue_info *cq)
  335. {
  336. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  337. struct be_cmd_req_eth_tx_create *req = embedded_payload(wrb);
  338. struct be_dma_mem *q_mem = &txq->dma_mem;
  339. void *ctxt = &req->context;
  340. int status;
  341. u32 len_encoded;
  342. spin_lock(&ctrl->cmd_lock);
  343. memset(wrb, 0, sizeof(*wrb));
  344. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  345. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  346. sizeof(*req));
  347. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  348. req->ulp_num = BE_ULP1_NUM;
  349. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  350. len_encoded = fls(txq->len); /* log2(len) + 1 */
  351. if (len_encoded == 16)
  352. len_encoded = 0;
  353. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt, len_encoded);
  354. AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
  355. ctrl->pci_func);
  356. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  357. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  358. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  359. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  360. status = be_mbox_db_ring(ctrl);
  361. if (!status) {
  362. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  363. txq->id = le16_to_cpu(resp->cid);
  364. txq->created = true;
  365. }
  366. spin_unlock(&ctrl->cmd_lock);
  367. return status;
  368. }
  369. int be_cmd_rxq_create(struct be_ctrl_info *ctrl,
  370. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  371. u16 max_frame_size, u32 if_id, u32 rss)
  372. {
  373. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  374. struct be_cmd_req_eth_rx_create *req = embedded_payload(wrb);
  375. struct be_dma_mem *q_mem = &rxq->dma_mem;
  376. int status;
  377. spin_lock(&ctrl->cmd_lock);
  378. memset(wrb, 0, sizeof(*wrb));
  379. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  380. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  381. sizeof(*req));
  382. req->cq_id = cpu_to_le16(cq_id);
  383. req->frag_size = fls(frag_size) - 1;
  384. req->num_pages = 2;
  385. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  386. req->interface_id = cpu_to_le32(if_id);
  387. req->max_frame_size = cpu_to_le16(max_frame_size);
  388. req->rss_queue = cpu_to_le32(rss);
  389. status = be_mbox_db_ring(ctrl);
  390. if (!status) {
  391. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  392. rxq->id = le16_to_cpu(resp->id);
  393. rxq->created = true;
  394. }
  395. spin_unlock(&ctrl->cmd_lock);
  396. return status;
  397. }
  398. /* Generic destroyer function for all types of queues */
  399. int be_cmd_q_destroy(struct be_ctrl_info *ctrl, struct be_queue_info *q,
  400. int queue_type)
  401. {
  402. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  403. struct be_cmd_req_q_destroy *req = embedded_payload(wrb);
  404. u8 subsys = 0, opcode = 0;
  405. int status;
  406. spin_lock(&ctrl->cmd_lock);
  407. memset(wrb, 0, sizeof(*wrb));
  408. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  409. switch (queue_type) {
  410. case QTYPE_EQ:
  411. subsys = CMD_SUBSYSTEM_COMMON;
  412. opcode = OPCODE_COMMON_EQ_DESTROY;
  413. break;
  414. case QTYPE_CQ:
  415. subsys = CMD_SUBSYSTEM_COMMON;
  416. opcode = OPCODE_COMMON_CQ_DESTROY;
  417. break;
  418. case QTYPE_TXQ:
  419. subsys = CMD_SUBSYSTEM_ETH;
  420. opcode = OPCODE_ETH_TX_DESTROY;
  421. break;
  422. case QTYPE_RXQ:
  423. subsys = CMD_SUBSYSTEM_ETH;
  424. opcode = OPCODE_ETH_RX_DESTROY;
  425. break;
  426. default:
  427. printk(KERN_WARNING DRV_NAME ":bad Q type in Q destroy cmd\n");
  428. status = -1;
  429. goto err;
  430. }
  431. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  432. req->id = cpu_to_le16(q->id);
  433. status = be_mbox_db_ring(ctrl);
  434. err:
  435. spin_unlock(&ctrl->cmd_lock);
  436. return status;
  437. }
  438. /* Create an rx filtering policy configuration on an i/f */
  439. int be_cmd_if_create(struct be_ctrl_info *ctrl, u32 flags, u8 *mac,
  440. bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
  441. {
  442. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  443. struct be_cmd_req_if_create *req = embedded_payload(wrb);
  444. int status;
  445. spin_lock(&ctrl->cmd_lock);
  446. memset(wrb, 0, sizeof(*wrb));
  447. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  448. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  449. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  450. req->capability_flags = cpu_to_le32(flags);
  451. req->enable_flags = cpu_to_le32(flags);
  452. if (!pmac_invalid)
  453. memcpy(req->mac_addr, mac, ETH_ALEN);
  454. status = be_mbox_db_ring(ctrl);
  455. if (!status) {
  456. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  457. *if_handle = le32_to_cpu(resp->interface_id);
  458. if (!pmac_invalid)
  459. *pmac_id = le32_to_cpu(resp->pmac_id);
  460. }
  461. spin_unlock(&ctrl->cmd_lock);
  462. return status;
  463. }
  464. int be_cmd_if_destroy(struct be_ctrl_info *ctrl, u32 interface_id)
  465. {
  466. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  467. struct be_cmd_req_if_destroy *req = embedded_payload(wrb);
  468. int status;
  469. spin_lock(&ctrl->cmd_lock);
  470. memset(wrb, 0, sizeof(*wrb));
  471. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  472. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  473. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  474. req->interface_id = cpu_to_le32(interface_id);
  475. status = be_mbox_db_ring(ctrl);
  476. spin_unlock(&ctrl->cmd_lock);
  477. return status;
  478. }
  479. /* Get stats is a non embedded command: the request is not embedded inside
  480. * WRB but is a separate dma memory block
  481. */
  482. int be_cmd_get_stats(struct be_ctrl_info *ctrl, struct be_dma_mem *nonemb_cmd)
  483. {
  484. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  485. struct be_cmd_req_get_stats *req = nonemb_cmd->va;
  486. struct be_sge *sge = nonembedded_sgl(wrb);
  487. int status;
  488. spin_lock(&ctrl->cmd_lock);
  489. memset(wrb, 0, sizeof(*wrb));
  490. memset(req, 0, sizeof(*req));
  491. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
  492. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  493. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  494. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  495. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  496. sge->len = cpu_to_le32(nonemb_cmd->size);
  497. status = be_mbox_db_ring(ctrl);
  498. if (!status) {
  499. struct be_cmd_resp_get_stats *resp = nonemb_cmd->va;
  500. be_dws_le_to_cpu(&resp->hw_stats, sizeof(resp->hw_stats));
  501. }
  502. spin_unlock(&ctrl->cmd_lock);
  503. return status;
  504. }
  505. int be_cmd_link_status_query(struct be_ctrl_info *ctrl,
  506. struct be_link_info *link)
  507. {
  508. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  509. struct be_cmd_req_link_status *req = embedded_payload(wrb);
  510. int status;
  511. spin_lock(&ctrl->cmd_lock);
  512. memset(wrb, 0, sizeof(*wrb));
  513. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  514. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  515. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  516. status = be_mbox_db_ring(ctrl);
  517. if (!status) {
  518. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  519. link->speed = resp->mac_speed;
  520. link->duplex = resp->mac_duplex;
  521. link->fault = resp->mac_fault;
  522. } else {
  523. link->speed = PHY_LINK_SPEED_ZERO;
  524. }
  525. spin_unlock(&ctrl->cmd_lock);
  526. return status;
  527. }
  528. int be_cmd_get_fw_ver(struct be_ctrl_info *ctrl, char *fw_ver)
  529. {
  530. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  531. struct be_cmd_req_get_fw_version *req = embedded_payload(wrb);
  532. int status;
  533. spin_lock(&ctrl->cmd_lock);
  534. memset(wrb, 0, sizeof(*wrb));
  535. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  536. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  537. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  538. status = be_mbox_db_ring(ctrl);
  539. if (!status) {
  540. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  541. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  542. }
  543. spin_unlock(&ctrl->cmd_lock);
  544. return status;
  545. }
  546. /* set the EQ delay interval of an EQ to specified value */
  547. int be_cmd_modify_eqd(struct be_ctrl_info *ctrl, u32 eq_id, u32 eqd)
  548. {
  549. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  550. struct be_cmd_req_modify_eq_delay *req = embedded_payload(wrb);
  551. int status;
  552. spin_lock(&ctrl->cmd_lock);
  553. memset(wrb, 0, sizeof(*wrb));
  554. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  555. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  556. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  557. req->num_eq = cpu_to_le32(1);
  558. req->delay[0].eq_id = cpu_to_le32(eq_id);
  559. req->delay[0].phase = 0;
  560. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  561. status = be_mbox_db_ring(ctrl);
  562. spin_unlock(&ctrl->cmd_lock);
  563. return status;
  564. }
  565. int be_cmd_vlan_config(struct be_ctrl_info *ctrl, u32 if_id, u16 *vtag_array,
  566. u32 num, bool untagged, bool promiscuous)
  567. {
  568. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  569. struct be_cmd_req_vlan_config *req = embedded_payload(wrb);
  570. int status;
  571. spin_lock(&ctrl->cmd_lock);
  572. memset(wrb, 0, sizeof(*wrb));
  573. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  574. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  575. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  576. req->interface_id = if_id;
  577. req->promiscuous = promiscuous;
  578. req->untagged = untagged;
  579. req->num_vlan = num;
  580. if (!promiscuous) {
  581. memcpy(req->normal_vlan, vtag_array,
  582. req->num_vlan * sizeof(vtag_array[0]));
  583. }
  584. status = be_mbox_db_ring(ctrl);
  585. spin_unlock(&ctrl->cmd_lock);
  586. return status;
  587. }
  588. int be_cmd_promiscuous_config(struct be_ctrl_info *ctrl, u8 port_num, bool en)
  589. {
  590. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  591. struct be_cmd_req_promiscuous_config *req = embedded_payload(wrb);
  592. int status;
  593. spin_lock(&ctrl->cmd_lock);
  594. memset(wrb, 0, sizeof(*wrb));
  595. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  596. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  597. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  598. if (port_num)
  599. req->port1_promiscuous = en;
  600. else
  601. req->port0_promiscuous = en;
  602. status = be_mbox_db_ring(ctrl);
  603. spin_unlock(&ctrl->cmd_lock);
  604. return status;
  605. }
  606. int be_cmd_mcast_mac_set(struct be_ctrl_info *ctrl, u32 if_id, u8 *mac_table,
  607. u32 num, bool promiscuous)
  608. {
  609. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  610. struct be_cmd_req_mcast_mac_config *req = embedded_payload(wrb);
  611. int status;
  612. spin_lock(&ctrl->cmd_lock);
  613. memset(wrb, 0, sizeof(*wrb));
  614. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  615. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  616. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  617. req->interface_id = if_id;
  618. req->promiscuous = promiscuous;
  619. if (!promiscuous) {
  620. req->num_mac = cpu_to_le16(num);
  621. if (num)
  622. memcpy(req->mac, mac_table, ETH_ALEN * num);
  623. }
  624. status = be_mbox_db_ring(ctrl);
  625. spin_unlock(&ctrl->cmd_lock);
  626. return status;
  627. }
  628. int be_cmd_set_flow_control(struct be_ctrl_info *ctrl, u32 tx_fc, u32 rx_fc)
  629. {
  630. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  631. struct be_cmd_req_set_flow_control *req = embedded_payload(wrb);
  632. int status;
  633. spin_lock(&ctrl->cmd_lock);
  634. memset(wrb, 0, sizeof(*wrb));
  635. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  636. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  637. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  638. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  639. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  640. status = be_mbox_db_ring(ctrl);
  641. spin_unlock(&ctrl->cmd_lock);
  642. return status;
  643. }
  644. int be_cmd_get_flow_control(struct be_ctrl_info *ctrl, u32 *tx_fc, u32 *rx_fc)
  645. {
  646. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  647. struct be_cmd_req_get_flow_control *req = embedded_payload(wrb);
  648. int status;
  649. spin_lock(&ctrl->cmd_lock);
  650. memset(wrb, 0, sizeof(*wrb));
  651. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  652. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  653. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  654. status = be_mbox_db_ring(ctrl);
  655. if (!status) {
  656. struct be_cmd_resp_get_flow_control *resp =
  657. embedded_payload(wrb);
  658. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  659. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  660. }
  661. spin_unlock(&ctrl->cmd_lock);
  662. return status;
  663. }
  664. int be_cmd_query_fw_cfg(struct be_ctrl_info *ctrl, u32 *port_num)
  665. {
  666. struct be_mcc_wrb *wrb = wrb_from_mbox(&ctrl->mbox_mem);
  667. struct be_cmd_req_query_fw_cfg *req = embedded_payload(wrb);
  668. int status;
  669. spin_lock(&ctrl->cmd_lock);
  670. memset(wrb, 0, sizeof(*wrb));
  671. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  672. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  673. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  674. status = be_mbox_db_ring(ctrl);
  675. if (!status) {
  676. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  677. *port_num = le32_to_cpu(resp->phys_port);
  678. }
  679. spin_unlock(&ctrl->cmd_lock);
  680. return status;
  681. }