atl1c_hw.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #ifndef _ATL1C_HW_H_
  22. #define _ATL1C_HW_H_
  23. #include <linux/types.h>
  24. #include <linux/mii.h>
  25. struct atl1c_adapter;
  26. struct atl1c_hw;
  27. /* function prototype */
  28. void atl1c_phy_disable(struct atl1c_hw *hw);
  29. void atl1c_hw_set_mac_addr(struct atl1c_hw *hw);
  30. int atl1c_phy_reset(struct atl1c_hw *hw);
  31. int atl1c_read_mac_addr(struct atl1c_hw *hw);
  32. int atl1c_get_speed_and_duplex(struct atl1c_hw *hw, u16 *speed, u16 *duplex);
  33. u32 atl1c_hash_mc_addr(struct atl1c_hw *hw, u8 *mc_addr);
  34. void atl1c_hash_set(struct atl1c_hw *hw, u32 hash_value);
  35. int atl1c_read_phy_reg(struct atl1c_hw *hw, u16 reg_addr, u16 *phy_data);
  36. int atl1c_write_phy_reg(struct atl1c_hw *hw, u32 reg_addr, u16 phy_data);
  37. bool atl1c_read_eeprom(struct atl1c_hw *hw, u32 offset, u32 *p_value);
  38. int atl1c_phy_init(struct atl1c_hw *hw);
  39. int atl1c_check_eeprom_exist(struct atl1c_hw *hw);
  40. int atl1c_restart_autoneg(struct atl1c_hw *hw);
  41. /* register definition */
  42. #define REG_DEVICE_CAP 0x5C
  43. #define DEVICE_CAP_MAX_PAYLOAD_MASK 0x7
  44. #define DEVICE_CAP_MAX_PAYLOAD_SHIFT 0
  45. #define REG_DEVICE_CTRL 0x60
  46. #define DEVICE_CTRL_MAX_PAYLOAD_MASK 0x7
  47. #define DEVICE_CTRL_MAX_PAYLOAD_SHIFT 5
  48. #define DEVICE_CTRL_MAX_RREQ_SZ_MASK 0x7
  49. #define DEVICE_CTRL_MAX_RREQ_SZ_SHIFT 12
  50. #define REG_LINK_CTRL 0x68
  51. #define LINK_CTRL_L0S_EN 0x01
  52. #define LINK_CTRL_L1_EN 0x02
  53. #define REG_VPD_CAP 0x6C
  54. #define VPD_CAP_ID_MASK 0xff
  55. #define VPD_CAP_ID_SHIFT 0
  56. #define VPD_CAP_NEXT_PTR_MASK 0xFF
  57. #define VPD_CAP_NEXT_PTR_SHIFT 8
  58. #define VPD_CAP_VPD_ADDR_MASK 0x7FFF
  59. #define VPD_CAP_VPD_ADDR_SHIFT 16
  60. #define VPD_CAP_VPD_FLAG 0x80000000
  61. #define REG_VPD_DATA 0x70
  62. #define REG_PCIE_UC_SEVERITY 0x10C
  63. #define PCIE_UC_SERVRITY_TRN 0x00000001
  64. #define PCIE_UC_SERVRITY_DLP 0x00000010
  65. #define PCIE_UC_SERVRITY_PSN_TLP 0x00001000
  66. #define PCIE_UC_SERVRITY_FCP 0x00002000
  67. #define PCIE_UC_SERVRITY_CPL_TO 0x00004000
  68. #define PCIE_UC_SERVRITY_CA 0x00008000
  69. #define PCIE_UC_SERVRITY_UC 0x00010000
  70. #define PCIE_UC_SERVRITY_ROV 0x00020000
  71. #define PCIE_UC_SERVRITY_MLFP 0x00040000
  72. #define PCIE_UC_SERVRITY_ECRC 0x00080000
  73. #define PCIE_UC_SERVRITY_UR 0x00100000
  74. #define REG_DEV_SERIALNUM_CTRL 0x200
  75. #define REG_DEV_MAC_SEL_MASK 0x0 /* 0:EUI; 1:MAC */
  76. #define REG_DEV_MAC_SEL_SHIFT 0
  77. #define REG_DEV_SERIAL_NUM_EN_MASK 0x1
  78. #define REG_DEV_SERIAL_NUM_EN_SHIFT 1
  79. #define REG_TWSI_CTRL 0x218
  80. #define TWSI_CTRL_LD_OFFSET_MASK 0xFF
  81. #define TWSI_CTRL_LD_OFFSET_SHIFT 0
  82. #define TWSI_CTRL_LD_SLV_ADDR_MASK 0x7
  83. #define TWSI_CTRL_LD_SLV_ADDR_SHIFT 8
  84. #define TWSI_CTRL_SW_LDSTART 0x800
  85. #define TWSI_CTRL_HW_LDSTART 0x1000
  86. #define TWSI_CTRL_SMB_SLV_ADDR_MASK 0x7F
  87. #define TWSI_CTRL_SMB_SLV_ADDR_SHIFT 15
  88. #define TWSI_CTRL_LD_EXIST 0x400000
  89. #define TWSI_CTRL_READ_FREQ_SEL_MASK 0x3
  90. #define TWSI_CTRL_READ_FREQ_SEL_SHIFT 23
  91. #define TWSI_CTRL_FREQ_SEL_100K 0
  92. #define TWSI_CTRL_FREQ_SEL_200K 1
  93. #define TWSI_CTRL_FREQ_SEL_300K 2
  94. #define TWSI_CTRL_FREQ_SEL_400K 3
  95. #define TWSI_CTRL_SMB_SLV_ADDR
  96. #define TWSI_CTRL_WRITE_FREQ_SEL_MASK 0x3
  97. #define TWSI_CTRL_WRITE_FREQ_SEL_SHIFT 24
  98. #define REG_PCIE_DEV_MISC_CTRL 0x21C
  99. #define PCIE_DEV_MISC_EXT_PIPE 0x2
  100. #define PCIE_DEV_MISC_RETRY_BUFDIS 0x1
  101. #define PCIE_DEV_MISC_SPIROM_EXIST 0x4
  102. #define PCIE_DEV_MISC_SERDES_ENDIAN 0x8
  103. #define PCIE_DEV_MISC_SERDES_SEL_DIN 0x10
  104. #define REG_PCIE_PHYMISC 0x1000
  105. #define PCIE_PHYMISC_FORCE_RCV_DET 0x4
  106. #define REG_TWSI_DEBUG 0x1108
  107. #define TWSI_DEBUG_DEV_EXIST 0x20000000
  108. #define REG_EEPROM_CTRL 0x12C0
  109. #define EEPROM_CTRL_DATA_HI_MASK 0xFFFF
  110. #define EEPROM_CTRL_DATA_HI_SHIFT 0
  111. #define EEPROM_CTRL_ADDR_MASK 0x3FF
  112. #define EEPROM_CTRL_ADDR_SHIFT 16
  113. #define EEPROM_CTRL_ACK 0x40000000
  114. #define EEPROM_CTRL_RW 0x80000000
  115. #define REG_EEPROM_DATA_LO 0x12C4
  116. #define REG_OTP_CTRL 0x12F0
  117. #define OTP_CTRL_CLK_EN 0x0002
  118. #define REG_PM_CTRL 0x12F8
  119. #define PM_CTRL_SDES_EN 0x00000001
  120. #define PM_CTRL_RBER_EN 0x00000002
  121. #define PM_CTRL_CLK_REQ_EN 0x00000004
  122. #define PM_CTRL_ASPM_L1_EN 0x00000008
  123. #define PM_CTRL_SERDES_L1_EN 0x00000010
  124. #define PM_CTRL_SERDES_PLL_L1_EN 0x00000020
  125. #define PM_CTRL_SERDES_PD_EX_L1 0x00000040
  126. #define PM_CTRL_SERDES_BUDS_RX_L1_EN 0x00000080
  127. #define PM_CTRL_L0S_ENTRY_TIMER_MASK 0xF
  128. #define PM_CTRL_L0S_ENTRY_TIMER_SHIFT 8
  129. #define PM_CTRL_ASPM_L0S_EN 0x00001000
  130. #define PM_CTRL_CLK_SWH_L1 0x00002000
  131. #define PM_CTRL_CLK_PWM_VER1_1 0x00004000
  132. #define PM_CTRL_PCIE_RECV 0x00008000
  133. #define PM_CTRL_L1_ENTRY_TIMER_MASK 0xF
  134. #define PM_CTRL_L1_ENTRY_TIMER_SHIFT 16
  135. #define PM_CTRL_PM_REQ_TIMER_MASK 0xF
  136. #define PM_CTRL_PM_REQ_TIMER_SHIFT 20
  137. #define PM_CTRL_LCKDET_TIMER_MASK 0x3F
  138. #define PM_CTRL_LCKDET_TIMER_SHIFT 24
  139. #define PM_CTRL_MAC_ASPM_CHK 0x40000000
  140. #define PM_CTRL_HOTRST 0x80000000
  141. /* Selene Master Control Register */
  142. #define REG_MASTER_CTRL 0x1400
  143. #define MASTER_CTRL_SOFT_RST 0x1
  144. #define MASTER_CTRL_TEST_MODE_MASK 0x3
  145. #define MASTER_CTRL_TEST_MODE_SHIFT 2
  146. #define MASTER_CTRL_BERT_START 0x10
  147. #define MASTER_CTRL_MTIMER_EN 0x100
  148. #define MASTER_CTRL_MANUAL_INT 0x200
  149. #define MASTER_CTRL_TX_ITIMER_EN 0x400
  150. #define MASTER_CTRL_RX_ITIMER_EN 0x800
  151. #define MASTER_CTRL_CLK_SEL_DIS 0x1000
  152. #define MASTER_CTRL_CLK_SWH_MODE 0x2000
  153. #define MASTER_CTRL_INT_RDCLR 0x4000
  154. #define MASTER_CTRL_REV_NUM_SHIFT 16
  155. #define MASTER_CTRL_REV_NUM_MASK 0xff
  156. #define MASTER_CTRL_DEV_ID_SHIFT 24
  157. #define MASTER_CTRL_DEV_ID_MASK 0x7f
  158. #define MASTER_CTRL_OTP_SEL 0x80000000
  159. /* Timer Initial Value Register */
  160. #define REG_MANUAL_TIMER_INIT 0x1404
  161. /* IRQ ModeratorTimer Initial Value Register */
  162. #define REG_IRQ_MODRT_TIMER_INIT 0x1408
  163. #define IRQ_MODRT_TIMER_MASK 0xffff
  164. #define IRQ_MODRT_TX_TIMER_SHIFT 0
  165. #define IRQ_MODRT_RX_TIMER_SHIFT 16
  166. #define REG_GPHY_CTRL 0x140C
  167. #define GPHY_CTRL_EXT_RESET 0x1
  168. #define GPHY_CTRL_RTL_MODE 0x2
  169. #define GPHY_CTRL_LED_MODE 0x4
  170. #define GPHY_CTRL_ANEG_NOW 0x8
  171. #define GPHY_CTRL_REV_ANEG 0x10
  172. #define GPHY_CTRL_GATE_25M_EN 0x20
  173. #define GPHY_CTRL_LPW_EXIT 0x40
  174. #define GPHY_CTRL_PHY_IDDQ 0x80
  175. #define GPHY_CTRL_PHY_IDDQ_DIS 0x100
  176. #define GPHY_CTRL_GIGA_DIS 0x200
  177. #define GPHY_CTRL_HIB_EN 0x400
  178. #define GPHY_CTRL_HIB_PULSE 0x800
  179. #define GPHY_CTRL_SEL_ANA_RST 0x1000
  180. #define GPHY_CTRL_PHY_PLL_ON 0x2000
  181. #define GPHY_CTRL_PWDOWN_HW 0x4000
  182. #define GPHY_CTRL_PHY_PLL_BYPASS 0x8000
  183. #define GPHY_CTRL_DEFAULT ( \
  184. GPHY_CTRL_SEL_ANA_RST |\
  185. GPHY_CTRL_HIB_PULSE |\
  186. GPHY_CTRL_HIB_EN)
  187. #define GPHY_CTRL_PW_WOL_DIS ( \
  188. GPHY_CTRL_SEL_ANA_RST |\
  189. GPHY_CTRL_HIB_PULSE |\
  190. GPHY_CTRL_HIB_EN |\
  191. GPHY_CTRL_PWDOWN_HW |\
  192. GPHY_CTRL_PHY_IDDQ)
  193. /* Block IDLE Status Register */
  194. #define REG_IDLE_STATUS 0x1410
  195. #define IDLE_STATUS_MASK 0x00FF
  196. #define IDLE_STATUS_RXMAC_NO_IDLE 0x1
  197. #define IDLE_STATUS_TXMAC_NO_IDLE 0x2
  198. #define IDLE_STATUS_RXQ_NO_IDLE 0x4
  199. #define IDLE_STATUS_TXQ_NO_IDLE 0x8
  200. #define IDLE_STATUS_DMAR_NO_IDLE 0x10
  201. #define IDLE_STATUS_DMAW_NO_IDLE 0x20
  202. #define IDLE_STATUS_SMB_NO_IDLE 0x40
  203. #define IDLE_STATUS_CMB_NO_IDLE 0x80
  204. /* MDIO Control Register */
  205. #define REG_MDIO_CTRL 0x1414
  206. #define MDIO_DATA_MASK 0xffff /* On MDIO write, the 16-bit
  207. * control data to write to PHY
  208. * MII management register */
  209. #define MDIO_DATA_SHIFT 0 /* On MDIO read, the 16-bit
  210. * status data that was read
  211. * from the PHY MII management register */
  212. #define MDIO_REG_ADDR_MASK 0x1f /* MDIO register address */
  213. #define MDIO_REG_ADDR_SHIFT 16
  214. #define MDIO_RW 0x200000 /* 1: read, 0: write */
  215. #define MDIO_SUP_PREAMBLE 0x400000 /* Suppress preamble */
  216. #define MDIO_START 0x800000 /* Write 1 to initiate the MDIO
  217. * master. And this bit is self
  218. * cleared after one cycle */
  219. #define MDIO_CLK_SEL_SHIFT 24
  220. #define MDIO_CLK_25_4 0
  221. #define MDIO_CLK_25_6 2
  222. #define MDIO_CLK_25_8 3
  223. #define MDIO_CLK_25_10 4
  224. #define MDIO_CLK_25_14 5
  225. #define MDIO_CLK_25_20 6
  226. #define MDIO_CLK_25_28 7
  227. #define MDIO_BUSY 0x8000000
  228. #define MDIO_AP_EN 0x10000000
  229. #define MDIO_WAIT_TIMES 10
  230. /* MII PHY Status Register */
  231. #define REG_PHY_STATUS 0x1418
  232. #define PHY_GENERAL_STATUS_MASK 0xFFFF
  233. #define PHY_STATUS_RECV_ENABLE 0x0001
  234. #define PHY_OE_PWSP_STATUS_MASK 0x07FF
  235. #define PHY_OE_PWSP_STATUS_SHIFT 16
  236. #define PHY_STATUS_LPW_STATE 0x80000000
  237. /* BIST Control and Status Register0 (for the Packet Memory) */
  238. #define REG_BIST0_CTRL 0x141c
  239. #define BIST0_NOW 0x1
  240. #define BIST0_SRAM_FAIL 0x2 /* 1: The SRAM failure is
  241. * un-repairable because
  242. * it has address decoder
  243. * failure or more than 1 cell
  244. * stuck-to-x failure */
  245. #define BIST0_FUSE_FLAG 0x4
  246. /* BIST Control and Status Register1(for the retry buffer of PCI Express) */
  247. #define REG_BIST1_CTRL 0x1420
  248. #define BIST1_NOW 0x1
  249. #define BIST1_SRAM_FAIL 0x2
  250. #define BIST1_FUSE_FLAG 0x4
  251. /* SerDes Lock Detect Control and Status Register */
  252. #define REG_SERDES_LOCK 0x1424
  253. #define SERDES_LOCK_DETECT 0x1 /* SerDes lock detected. This signal
  254. * comes from Analog SerDes */
  255. #define SERDES_LOCK_DETECT_EN 0x2 /* 1: Enable SerDes Lock detect function */
  256. /* MAC Control Register */
  257. #define REG_MAC_CTRL 0x1480
  258. #define MAC_CTRL_TX_EN 0x1
  259. #define MAC_CTRL_RX_EN 0x2
  260. #define MAC_CTRL_TX_FLOW 0x4
  261. #define MAC_CTRL_RX_FLOW 0x8
  262. #define MAC_CTRL_LOOPBACK 0x10
  263. #define MAC_CTRL_DUPLX 0x20
  264. #define MAC_CTRL_ADD_CRC 0x40
  265. #define MAC_CTRL_PAD 0x80
  266. #define MAC_CTRL_LENCHK 0x100
  267. #define MAC_CTRL_HUGE_EN 0x200
  268. #define MAC_CTRL_PRMLEN_SHIFT 10
  269. #define MAC_CTRL_PRMLEN_MASK 0xf
  270. #define MAC_CTRL_RMV_VLAN 0x4000
  271. #define MAC_CTRL_PROMIS_EN 0x8000
  272. #define MAC_CTRL_TX_PAUSE 0x10000
  273. #define MAC_CTRL_SCNT 0x20000
  274. #define MAC_CTRL_SRST_TX 0x40000
  275. #define MAC_CTRL_TX_SIMURST 0x80000
  276. #define MAC_CTRL_SPEED_SHIFT 20
  277. #define MAC_CTRL_SPEED_MASK 0x3
  278. #define MAC_CTRL_DBG_TX_BKPRESURE 0x400000
  279. #define MAC_CTRL_TX_HUGE 0x800000
  280. #define MAC_CTRL_RX_CHKSUM_EN 0x1000000
  281. #define MAC_CTRL_MC_ALL_EN 0x2000000
  282. #define MAC_CTRL_BC_EN 0x4000000
  283. #define MAC_CTRL_DBG 0x8000000
  284. #define MAC_CTRL_SINGLE_PAUSE_EN 0x10000000
  285. /* MAC IPG/IFG Control Register */
  286. #define REG_MAC_IPG_IFG 0x1484
  287. #define MAC_IPG_IFG_IPGT_SHIFT 0 /* Desired back to back
  288. * inter-packet gap. The
  289. * default is 96-bit time */
  290. #define MAC_IPG_IFG_IPGT_MASK 0x7f
  291. #define MAC_IPG_IFG_MIFG_SHIFT 8 /* Minimum number of IFG to
  292. * enforce in between RX frames */
  293. #define MAC_IPG_IFG_MIFG_MASK 0xff /* Frame gap below such IFP is dropped */
  294. #define MAC_IPG_IFG_IPGR1_SHIFT 16 /* 64bit Carrier-Sense window */
  295. #define MAC_IPG_IFG_IPGR1_MASK 0x7f
  296. #define MAC_IPG_IFG_IPGR2_SHIFT 24 /* 96-bit IPG window */
  297. #define MAC_IPG_IFG_IPGR2_MASK 0x7f
  298. /* MAC STATION ADDRESS */
  299. #define REG_MAC_STA_ADDR 0x1488
  300. /* Hash table for multicast address */
  301. #define REG_RX_HASH_TABLE 0x1490
  302. /* MAC Half-Duplex Control Register */
  303. #define REG_MAC_HALF_DUPLX_CTRL 0x1498
  304. #define MAC_HALF_DUPLX_CTRL_LCOL_SHIFT 0 /* Collision Window */
  305. #define MAC_HALF_DUPLX_CTRL_LCOL_MASK 0x3ff
  306. #define MAC_HALF_DUPLX_CTRL_RETRY_SHIFT 12
  307. #define MAC_HALF_DUPLX_CTRL_RETRY_MASK 0xf
  308. #define MAC_HALF_DUPLX_CTRL_EXC_DEF_EN 0x10000
  309. #define MAC_HALF_DUPLX_CTRL_NO_BACK_C 0x20000
  310. #define MAC_HALF_DUPLX_CTRL_NO_BACK_P 0x40000 /* No back-off on backpressure,
  311. * immediately start the
  312. * transmission after back pressure */
  313. #define MAC_HALF_DUPLX_CTRL_ABEBE 0x80000 /* 1: Alternative Binary Exponential Back-off Enabled */
  314. #define MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT 20 /* Maximum binary exponential number */
  315. #define MAC_HALF_DUPLX_CTRL_ABEBT_MASK 0xf
  316. #define MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT 24 /* IPG to start JAM for collision based flow control in half-duplex */
  317. #define MAC_HALF_DUPLX_CTRL_JAMIPG_MASK 0xf /* mode. In unit of 8-bit time */
  318. /* Maximum Frame Length Control Register */
  319. #define REG_MTU 0x149c
  320. /* Wake-On-Lan control register */
  321. #define REG_WOL_CTRL 0x14a0
  322. #define WOL_PATTERN_EN 0x00000001
  323. #define WOL_PATTERN_PME_EN 0x00000002
  324. #define WOL_MAGIC_EN 0x00000004
  325. #define WOL_MAGIC_PME_EN 0x00000008
  326. #define WOL_LINK_CHG_EN 0x00000010
  327. #define WOL_LINK_CHG_PME_EN 0x00000020
  328. #define WOL_PATTERN_ST 0x00000100
  329. #define WOL_MAGIC_ST 0x00000200
  330. #define WOL_LINKCHG_ST 0x00000400
  331. #define WOL_CLK_SWITCH_EN 0x00008000
  332. #define WOL_PT0_EN 0x00010000
  333. #define WOL_PT1_EN 0x00020000
  334. #define WOL_PT2_EN 0x00040000
  335. #define WOL_PT3_EN 0x00080000
  336. #define WOL_PT4_EN 0x00100000
  337. #define WOL_PT5_EN 0x00200000
  338. #define WOL_PT6_EN 0x00400000
  339. /* WOL Length ( 2 DWORD ) */
  340. #define REG_WOL_PATTERN_LEN 0x14a4
  341. #define WOL_PT_LEN_MASK 0x7f
  342. #define WOL_PT0_LEN_SHIFT 0
  343. #define WOL_PT1_LEN_SHIFT 8
  344. #define WOL_PT2_LEN_SHIFT 16
  345. #define WOL_PT3_LEN_SHIFT 24
  346. #define WOL_PT4_LEN_SHIFT 0
  347. #define WOL_PT5_LEN_SHIFT 8
  348. #define WOL_PT6_LEN_SHIFT 16
  349. /* Internal SRAM Partition Register */
  350. #define RFDX_HEAD_ADDR_MASK 0x03FF
  351. #define RFDX_HARD_ADDR_SHIFT 0
  352. #define RFDX_TAIL_ADDR_MASK 0x03FF
  353. #define RFDX_TAIL_ADDR_SHIFT 16
  354. #define REG_SRAM_RFD0_INFO 0x1500
  355. #define REG_SRAM_RFD1_INFO 0x1504
  356. #define REG_SRAM_RFD2_INFO 0x1508
  357. #define REG_SRAM_RFD3_INFO 0x150C
  358. #define REG_RFD_NIC_LEN 0x1510 /* In 8-bytes */
  359. #define RFD_NIC_LEN_MASK 0x03FF
  360. #define REG_SRAM_TRD_ADDR 0x1518
  361. #define TPD_HEAD_ADDR_MASK 0x03FF
  362. #define TPD_HEAD_ADDR_SHIFT 0
  363. #define TPD_TAIL_ADDR_MASK 0x03FF
  364. #define TPD_TAIL_ADDR_SHIFT 16
  365. #define REG_SRAM_TRD_LEN 0x151C /* In 8-bytes */
  366. #define TPD_NIC_LEN_MASK 0x03FF
  367. #define REG_SRAM_RXF_ADDR 0x1520
  368. #define REG_SRAM_RXF_LEN 0x1524
  369. #define REG_SRAM_TXF_ADDR 0x1528
  370. #define REG_SRAM_TXF_LEN 0x152C
  371. #define REG_SRAM_TCPH_ADDR 0x1530
  372. #define REG_SRAM_PKTH_ADDR 0x1532
  373. /*
  374. * Load Ptr Register
  375. * Software sets this bit after the initialization of the head and tail */
  376. #define REG_LOAD_PTR 0x1534
  377. /*
  378. * addresses of all descriptors, as well as the following descriptor
  379. * control register, which triggers each function block to load the head
  380. * pointer to prepare for the operation. This bit is then self-cleared
  381. * after one cycle.
  382. */
  383. #define REG_RX_BASE_ADDR_HI 0x1540
  384. #define REG_TX_BASE_ADDR_HI 0x1544
  385. #define REG_SMB_BASE_ADDR_HI 0x1548
  386. #define REG_SMB_BASE_ADDR_LO 0x154C
  387. #define REG_RFD0_HEAD_ADDR_LO 0x1550
  388. #define REG_RFD1_HEAD_ADDR_LO 0x1554
  389. #define REG_RFD2_HEAD_ADDR_LO 0x1558
  390. #define REG_RFD3_HEAD_ADDR_LO 0x155C
  391. #define REG_RFD_RING_SIZE 0x1560
  392. #define RFD_RING_SIZE_MASK 0x0FFF
  393. #define REG_RX_BUF_SIZE 0x1564
  394. #define RX_BUF_SIZE_MASK 0xFFFF
  395. #define REG_RRD0_HEAD_ADDR_LO 0x1568
  396. #define REG_RRD1_HEAD_ADDR_LO 0x156C
  397. #define REG_RRD2_HEAD_ADDR_LO 0x1570
  398. #define REG_RRD3_HEAD_ADDR_LO 0x1574
  399. #define REG_RRD_RING_SIZE 0x1578
  400. #define RRD_RING_SIZE_MASK 0x0FFF
  401. #define REG_HTPD_HEAD_ADDR_LO 0x157C
  402. #define REG_NTPD_HEAD_ADDR_LO 0x1580
  403. #define REG_TPD_RING_SIZE 0x1584
  404. #define TPD_RING_SIZE_MASK 0xFFFF
  405. #define REG_CMB_BASE_ADDR_LO 0x1588
  406. /* RSS about */
  407. #define REG_RSS_KEY0 0x14B0
  408. #define REG_RSS_KEY1 0x14B4
  409. #define REG_RSS_KEY2 0x14B8
  410. #define REG_RSS_KEY3 0x14BC
  411. #define REG_RSS_KEY4 0x14C0
  412. #define REG_RSS_KEY5 0x14C4
  413. #define REG_RSS_KEY6 0x14C8
  414. #define REG_RSS_KEY7 0x14CC
  415. #define REG_RSS_KEY8 0x14D0
  416. #define REG_RSS_KEY9 0x14D4
  417. #define REG_IDT_TABLE0 0x14E0
  418. #define REG_IDT_TABLE1 0x14E4
  419. #define REG_IDT_TABLE2 0x14E8
  420. #define REG_IDT_TABLE3 0x14EC
  421. #define REG_IDT_TABLE4 0x14F0
  422. #define REG_IDT_TABLE5 0x14F4
  423. #define REG_IDT_TABLE6 0x14F8
  424. #define REG_IDT_TABLE7 0x14FC
  425. #define REG_IDT_TABLE REG_IDT_TABLE0
  426. #define REG_RSS_HASH_VALUE 0x15B0
  427. #define REG_RSS_HASH_FLAG 0x15B4
  428. #define REG_BASE_CPU_NUMBER 0x15B8
  429. /* TXQ Control Register */
  430. #define REG_TXQ_CTRL 0x1590
  431. #define TXQ_NUM_TPD_BURST_MASK 0xF
  432. #define TXQ_NUM_TPD_BURST_SHIFT 0
  433. #define TXQ_CTRL_IP_OPTION_EN 0x10
  434. #define TXQ_CTRL_EN 0x20
  435. #define TXQ_CTRL_ENH_MODE 0x40
  436. #define TXQ_CTRL_LS_8023_EN 0x80
  437. #define TXQ_TXF_BURST_NUM_SHIFT 16
  438. #define TXQ_TXF_BURST_NUM_MASK 0xFFFF
  439. /* Jumbo packet Threshold for task offload */
  440. #define REG_TX_TSO_OFFLOAD_THRESH 0x1594 /* In 8-bytes */
  441. #define TX_TSO_OFFLOAD_THRESH_MASK 0x07FF
  442. #define REG_TXF_WATER_MARK 0x1598 /* In 8-bytes */
  443. #define TXF_WATER_MARK_MASK 0x0FFF
  444. #define TXF_LOW_WATER_MARK_SHIFT 0
  445. #define TXF_HIGH_WATER_MARK_SHIFT 16
  446. #define TXQ_CTRL_BURST_MODE_EN 0x80000000
  447. #define REG_THRUPUT_MON_CTRL 0x159C
  448. #define THRUPUT_MON_RATE_MASK 0x3
  449. #define THRUPUT_MON_RATE_SHIFT 0
  450. #define THRUPUT_MON_EN 0x80
  451. /* RXQ Control Register */
  452. #define REG_RXQ_CTRL 0x15A0
  453. #define ASPM_THRUPUT_LIMIT_MASK 0x3
  454. #define ASPM_THRUPUT_LIMIT_SHIFT 0
  455. #define ASPM_THRUPUT_LIMIT_NO 0x00
  456. #define ASPM_THRUPUT_LIMIT_1M 0x01
  457. #define ASPM_THRUPUT_LIMIT_10M 0x02
  458. #define ASPM_THRUPUT_LIMIT_100M 0x04
  459. #define RXQ1_CTRL_EN 0x10
  460. #define RXQ2_CTRL_EN 0x20
  461. #define RXQ3_CTRL_EN 0x40
  462. #define IPV6_CHKSUM_CTRL_EN 0x80
  463. #define RSS_HASH_BITS_MASK 0x00FF
  464. #define RSS_HASH_BITS_SHIFT 8
  465. #define RSS_HASH_IPV4 0x10000
  466. #define RSS_HASH_IPV4_TCP 0x20000
  467. #define RSS_HASH_IPV6 0x40000
  468. #define RSS_HASH_IPV6_TCP 0x80000
  469. #define RXQ_RFD_BURST_NUM_MASK 0x003F
  470. #define RXQ_RFD_BURST_NUM_SHIFT 20
  471. #define RSS_MODE_MASK 0x0003
  472. #define RSS_MODE_SHIFT 26
  473. #define RSS_NIP_QUEUE_SEL_MASK 0x1
  474. #define RSS_NIP_QUEUE_SEL_SHIFT 28
  475. #define RRS_HASH_CTRL_EN 0x20000000
  476. #define RX_CUT_THRU_EN 0x40000000
  477. #define RXQ_CTRL_EN 0x80000000
  478. #define REG_RFD_FREE_THRESH 0x15A4
  479. #define RFD_FREE_THRESH_MASK 0x003F
  480. #define RFD_FREE_HI_THRESH_SHIFT 0
  481. #define RFD_FREE_LO_THRESH_SHIFT 6
  482. /* RXF flow control register */
  483. #define REG_RXQ_RXF_PAUSE_THRESH 0x15A8
  484. #define RXQ_RXF_PAUSE_TH_HI_SHIFT 0
  485. #define RXQ_RXF_PAUSE_TH_HI_MASK 0x0FFF
  486. #define RXQ_RXF_PAUSE_TH_LO_SHIFT 16
  487. #define RXQ_RXF_PAUSE_TH_LO_MASK 0x0FFF
  488. #define REG_RXD_DMA_CTRL 0x15AC
  489. #define RXD_DMA_THRESH_MASK 0x0FFF /* In 8-bytes */
  490. #define RXD_DMA_THRESH_SHIFT 0
  491. #define RXD_DMA_DOWN_TIMER_MASK 0xFFFF
  492. #define RXD_DMA_DOWN_TIMER_SHIFT 16
  493. /* DMA Engine Control Register */
  494. #define REG_DMA_CTRL 0x15C0
  495. #define DMA_CTRL_DMAR_IN_ORDER 0x1
  496. #define DMA_CTRL_DMAR_ENH_ORDER 0x2
  497. #define DMA_CTRL_DMAR_OUT_ORDER 0x4
  498. #define DMA_CTRL_RCB_VALUE 0x8
  499. #define DMA_CTRL_DMAR_BURST_LEN_MASK 0x0007
  500. #define DMA_CTRL_DMAR_BURST_LEN_SHIFT 4
  501. #define DMA_CTRL_DMAW_BURST_LEN_MASK 0x0007
  502. #define DMA_CTRL_DMAW_BURST_LEN_SHIFT 7
  503. #define DMA_CTRL_DMAR_REQ_PRI 0x400
  504. #define DMA_CTRL_DMAR_DLY_CNT_MASK 0x001F
  505. #define DMA_CTRL_DMAR_DLY_CNT_SHIFT 11
  506. #define DMA_CTRL_DMAW_DLY_CNT_MASK 0x000F
  507. #define DMA_CTRL_DMAW_DLY_CNT_SHIFT 16
  508. #define DMA_CTRL_CMB_EN 0x100000
  509. #define DMA_CTRL_SMB_EN 0x200000
  510. #define DMA_CTRL_CMB_NOW 0x400000
  511. #define MAC_CTRL_SMB_DIS 0x1000000
  512. #define DMA_CTRL_SMB_NOW 0x80000000
  513. /* CMB/SMB Control Register */
  514. #define REG_SMB_STAT_TIMER 0x15C4 /* 2us resolution */
  515. #define SMB_STAT_TIMER_MASK 0xFFFFFF
  516. #define REG_CMB_TPD_THRESH 0x15C8
  517. #define CMB_TPD_THRESH_MASK 0xFFFF
  518. #define REG_CMB_TX_TIMER 0x15CC /* 2us resolution */
  519. #define CMB_TX_TIMER_MASK 0xFFFF
  520. /* Mail box */
  521. #define MB_RFDX_PROD_IDX_MASK 0xFFFF
  522. #define REG_MB_RFD0_PROD_IDX 0x15E0
  523. #define REG_MB_RFD1_PROD_IDX 0x15E4
  524. #define REG_MB_RFD2_PROD_IDX 0x15E8
  525. #define REG_MB_RFD3_PROD_IDX 0x15EC
  526. #define MB_PRIO_PROD_IDX_MASK 0xFFFF
  527. #define REG_MB_PRIO_PROD_IDX 0x15F0
  528. #define MB_HTPD_PROD_IDX_SHIFT 0
  529. #define MB_NTPD_PROD_IDX_SHIFT 16
  530. #define MB_PRIO_CONS_IDX_MASK 0xFFFF
  531. #define REG_MB_PRIO_CONS_IDX 0x15F4
  532. #define MB_HTPD_CONS_IDX_SHIFT 0
  533. #define MB_NTPD_CONS_IDX_SHIFT 16
  534. #define REG_MB_RFD01_CONS_IDX 0x15F8
  535. #define MB_RFD0_CONS_IDX_MASK 0x0000FFFF
  536. #define MB_RFD1_CONS_IDX_MASK 0xFFFF0000
  537. #define REG_MB_RFD23_CONS_IDX 0x15FC
  538. #define MB_RFD2_CONS_IDX_MASK 0x0000FFFF
  539. #define MB_RFD3_CONS_IDX_MASK 0xFFFF0000
  540. /* Interrupt Status Register */
  541. #define REG_ISR 0x1600
  542. #define ISR_SMB 0x00000001
  543. #define ISR_TIMER 0x00000002
  544. /*
  545. * Software manual interrupt, for debug. Set when SW_MAN_INT_EN is set
  546. * in Table 51 Selene Master Control Register (Offset 0x1400).
  547. */
  548. #define ISR_MANUAL 0x00000004
  549. #define ISR_HW_RXF_OV 0x00000008 /* RXF overflow interrupt */
  550. #define ISR_RFD0_UR 0x00000010 /* RFD0 under run */
  551. #define ISR_RFD1_UR 0x00000020
  552. #define ISR_RFD2_UR 0x00000040
  553. #define ISR_RFD3_UR 0x00000080
  554. #define ISR_TXF_UR 0x00000100
  555. #define ISR_DMAR_TO_RST 0x00000200
  556. #define ISR_DMAW_TO_RST 0x00000400
  557. #define ISR_TX_CREDIT 0x00000800
  558. #define ISR_GPHY 0x00001000
  559. /* GPHY low power state interrupt */
  560. #define ISR_GPHY_LPW 0x00002000
  561. #define ISR_TXQ_TO_RST 0x00004000
  562. #define ISR_TX_PKT 0x00008000
  563. #define ISR_RX_PKT_0 0x00010000
  564. #define ISR_RX_PKT_1 0x00020000
  565. #define ISR_RX_PKT_2 0x00040000
  566. #define ISR_RX_PKT_3 0x00080000
  567. #define ISR_MAC_RX 0x00100000
  568. #define ISR_MAC_TX 0x00200000
  569. #define ISR_UR_DETECTED 0x00400000
  570. #define ISR_FERR_DETECTED 0x00800000
  571. #define ISR_NFERR_DETECTED 0x01000000
  572. #define ISR_CERR_DETECTED 0x02000000
  573. #define ISR_PHY_LINKDOWN 0x04000000
  574. #define ISR_DIS_INT 0x80000000
  575. /* Interrupt Mask Register */
  576. #define REG_IMR 0x1604
  577. #define IMR_NORMAL_MASK (\
  578. ISR_MANUAL |\
  579. ISR_HW_RXF_OV |\
  580. ISR_RFD0_UR |\
  581. ISR_TXF_UR |\
  582. ISR_DMAR_TO_RST |\
  583. ISR_TXQ_TO_RST |\
  584. ISR_DMAW_TO_RST |\
  585. ISR_GPHY |\
  586. ISR_TX_PKT |\
  587. ISR_RX_PKT_0 |\
  588. ISR_GPHY_LPW |\
  589. ISR_PHY_LINKDOWN)
  590. #define ISR_RX_PKT (\
  591. ISR_RX_PKT_0 |\
  592. ISR_RX_PKT_1 |\
  593. ISR_RX_PKT_2 |\
  594. ISR_RX_PKT_3)
  595. #define ISR_OVER (\
  596. ISR_RFD0_UR |\
  597. ISR_RFD1_UR |\
  598. ISR_RFD2_UR |\
  599. ISR_RFD3_UR |\
  600. ISR_HW_RXF_OV |\
  601. ISR_TXF_UR)
  602. #define ISR_ERROR (\
  603. ISR_DMAR_TO_RST |\
  604. ISR_TXQ_TO_RST |\
  605. ISR_DMAW_TO_RST |\
  606. ISR_PHY_LINKDOWN)
  607. #define REG_INT_RETRIG_TIMER 0x1608
  608. #define INT_RETRIG_TIMER_MASK 0xFFFF
  609. #define REG_HDS_CTRL 0x160C
  610. #define HDS_CTRL_EN 0x0001
  611. #define HDS_CTRL_BACKFILLSIZE_SHIFT 8
  612. #define HDS_CTRL_BACKFILLSIZE_MASK 0x0FFF
  613. #define HDS_CTRL_MAX_HDRSIZE_SHIFT 20
  614. #define HDS_CTRL_MAC_HDRSIZE_MASK 0x0FFF
  615. #define REG_MAC_RX_STATUS_BIN 0x1700
  616. #define REG_MAC_RX_STATUS_END 0x175c
  617. #define REG_MAC_TX_STATUS_BIN 0x1760
  618. #define REG_MAC_TX_STATUS_END 0x17c0
  619. /* DEBUG ADDR */
  620. #define REG_DEBUG_DATA0 0x1900
  621. #define REG_DEBUG_DATA1 0x1904
  622. /* PHY Control Register */
  623. #define MII_BMCR 0x00
  624. #define BMCR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
  625. #define BMCR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
  626. #define BMCR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  627. #define BMCR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  628. #define BMCR_ISOLATE 0x0400 /* Isolate PHY from MII */
  629. #define BMCR_POWER_DOWN 0x0800 /* Power down */
  630. #define BMCR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  631. #define BMCR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
  632. #define BMCR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  633. #define BMCR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  634. #define BMCR_SPEED_MASK 0x2040
  635. #define BMCR_SPEED_1000 0x0040
  636. #define BMCR_SPEED_100 0x2000
  637. #define BMCR_SPEED_10 0x0000
  638. /* PHY Status Register */
  639. #define MII_BMSR 0x01
  640. #define BMMSR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */
  641. #define BMSR_JABBER_DETECT 0x0002 /* Jabber Detected */
  642. #define BMSR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  643. #define BMSR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
  644. #define BMSR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */
  645. #define BMSR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  646. #define BMSR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
  647. #define BMSR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */
  648. #define BMSR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
  649. #define BMSR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
  650. #define BMSR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
  651. #define BMSR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
  652. #define BMSR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
  653. #define BMMII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
  654. #define BMMII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
  655. #define MII_PHYSID1 0x02
  656. #define MII_PHYSID2 0x03
  657. /* Autoneg Advertisement Register */
  658. #define MII_ADVERTISE 0x04
  659. #define ADVERTISE_SPEED_MASK 0x01E0
  660. #define ADVERTISE_DEFAULT_CAP 0x0DE0
  661. /* 1000BASE-T Control Register */
  662. #define MII_GIGA_CR 0x09
  663. #define GIGA_CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port 0=DTE device */
  664. #define GIGA_CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master 0=Configure PHY as Slave */
  665. #define GIGA_CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
  666. #define GIGA_CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
  667. #define GIGA_CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
  668. #define GIGA_CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
  669. #define GIGA_CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
  670. #define GIGA_CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
  671. #define GIGA_CR_1000T_SPEED_MASK 0x0300
  672. #define GIGA_CR_1000T_DEFAULT_CAP 0x0300
  673. /* PHY Specific Status Register */
  674. #define MII_GIGA_PSSR 0x11
  675. #define GIGA_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
  676. #define GIGA_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */
  677. #define GIGA_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  678. #define GIGA_PSSR_10MBS 0x0000 /* 00=10Mbs */
  679. #define GIGA_PSSR_100MBS 0x4000 /* 01=100Mbs */
  680. #define GIGA_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  681. /* PHY Interrupt Enable Register */
  682. #define MII_IER 0x12
  683. #define IER_LINK_UP 0x0400
  684. #define IER_LINK_DOWN 0x0800
  685. /* PHY Interrupt Status Register */
  686. #define MII_ISR 0x13
  687. #define ISR_LINK_UP 0x0400
  688. #define ISR_LINK_DOWN 0x0800
  689. /* Cable-Detect-Test Control Register */
  690. #define MII_CDTC 0x16
  691. #define CDTC_EN_OFF 0 /* sc */
  692. #define CDTC_EN_BITS 1
  693. #define CDTC_PAIR_OFF 8
  694. #define CDTC_PAIR_BIT 2
  695. /* Cable-Detect-Test Status Register */
  696. #define MII_CDTS 0x1C
  697. #define CDTS_STATUS_OFF 8
  698. #define CDTS_STATUS_BITS 2
  699. #define CDTS_STATUS_NORMAL 0
  700. #define CDTS_STATUS_SHORT 1
  701. #define CDTS_STATUS_OPEN 2
  702. #define CDTS_STATUS_INVALID 3
  703. #define MII_DBG_ADDR 0x1D
  704. #define MII_DBG_DATA 0x1E
  705. #define MII_ANA_CTRL_0 0x0
  706. #define ANA_RESTART_CAL 0x0001
  707. #define ANA_MANUL_SWICH_ON_SHIFT 0x1
  708. #define ANA_MANUL_SWICH_ON_MASK 0xF
  709. #define ANA_MAN_ENABLE 0x0020
  710. #define ANA_SEL_HSP 0x0040
  711. #define ANA_EN_HB 0x0080
  712. #define ANA_EN_HBIAS 0x0100
  713. #define ANA_OEN_125M 0x0200
  714. #define ANA_EN_LCKDT 0x0400
  715. #define ANA_LCKDT_PHY 0x0800
  716. #define ANA_AFE_MODE 0x1000
  717. #define ANA_VCO_SLOW 0x2000
  718. #define ANA_VCO_FAST 0x4000
  719. #define ANA_SEL_CLK125M_DSP 0x8000
  720. #define MII_ANA_CTRL_4 0x4
  721. #define ANA_IECHO_ADJ_MASK 0xF
  722. #define ANA_IECHO_ADJ_3_SHIFT 0
  723. #define ANA_IECHO_ADJ_2_SHIFT 4
  724. #define ANA_IECHO_ADJ_1_SHIFT 8
  725. #define ANA_IECHO_ADJ_0_SHIFT 12
  726. #define MII_ANA_CTRL_5 0x5
  727. #define ANA_SERDES_CDR_BW_SHIFT 0
  728. #define ANA_SERDES_CDR_BW_MASK 0x3
  729. #define ANA_MS_PAD_DBG 0x0004
  730. #define ANA_SPEEDUP_DBG 0x0008
  731. #define ANA_SERDES_TH_LOS_SHIFT 4
  732. #define ANA_SERDES_TH_LOS_MASK 0x3
  733. #define ANA_SERDES_EN_DEEM 0x0040
  734. #define ANA_SERDES_TXELECIDLE 0x0080
  735. #define ANA_SERDES_BEACON 0x0100
  736. #define ANA_SERDES_HALFTXDR 0x0200
  737. #define ANA_SERDES_SEL_HSP 0x0400
  738. #define ANA_SERDES_EN_PLL 0x0800
  739. #define ANA_SERDES_EN 0x1000
  740. #define ANA_SERDES_EN_LCKDT 0x2000
  741. #define MII_ANA_CTRL_11 0xB
  742. #define ANA_PS_HIB_EN 0x8000
  743. #define MII_ANA_CTRL_18 0x12
  744. #define ANA_TEST_MODE_10BT_01SHIFT 0
  745. #define ANA_TEST_MODE_10BT_01MASK 0x3
  746. #define ANA_LOOP_SEL_10BT 0x0004
  747. #define ANA_RGMII_MODE_SW 0x0008
  748. #define ANA_EN_LONGECABLE 0x0010
  749. #define ANA_TEST_MODE_10BT_2 0x0020
  750. #define ANA_EN_10BT_IDLE 0x0400
  751. #define ANA_EN_MASK_TB 0x0800
  752. #define ANA_TRIGGER_SEL_TIMER_SHIFT 12
  753. #define ANA_TRIGGER_SEL_TIMER_MASK 0x3
  754. #define ANA_INTERVAL_SEL_TIMER_SHIFT 14
  755. #define ANA_INTERVAL_SEL_TIMER_MASK 0x3
  756. #define MII_ANA_CTRL_41 0x29
  757. #define ANA_TOP_PS_EN 0x8000
  758. #define MII_ANA_CTRL_54 0x36
  759. #define ANA_LONG_CABLE_TH_100_SHIFT 0
  760. #define ANA_LONG_CABLE_TH_100_MASK 0x3F
  761. #define ANA_DESERVED 0x0040
  762. #define ANA_EN_LIT_CH 0x0080
  763. #define ANA_SHORT_CABLE_TH_100_SHIFT 8
  764. #define ANA_SHORT_CABLE_TH_100_MASK 0x3F
  765. #define ANA_BP_BAD_LINK_ACCUM 0x4000
  766. #define ANA_BP_SMALL_BW 0x8000
  767. #endif /*_ATL1C_HW_H_*/