at91_ether.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257
  1. /*
  2. * Ethernet driver for the Atmel AT91RM9200 (Thunder)
  3. *
  4. * Copyright (C) 2003 SAN People (Pty) Ltd
  5. *
  6. * Based on an earlier Atmel EMAC macrocell driver by Atmel and Lineo Inc.
  7. * Initial version by Rick Bronson 01/11/2003
  8. *
  9. * Intel LXT971A PHY support by Christopher Bahns & David Knickerbocker
  10. * (Polaroid Corporation)
  11. *
  12. * Realtek RTL8201(B)L PHY support by Roman Avramenko <roman@imsystems.ru>
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License
  16. * as published by the Free Software Foundation; either version
  17. * 2 of the License, or (at your option) any later version.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/mii.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/skbuff.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/clk.h>
  29. #include <asm/io.h>
  30. #include <asm/uaccess.h>
  31. #include <asm/mach-types.h>
  32. #include <mach/at91rm9200_emac.h>
  33. #include <mach/gpio.h>
  34. #include <mach/board.h>
  35. #include "at91_ether.h"
  36. #define DRV_NAME "at91_ether"
  37. #define DRV_VERSION "1.0"
  38. #define LINK_POLL_INTERVAL (HZ)
  39. /* ..................................................................... */
  40. /*
  41. * Read from a EMAC register.
  42. */
  43. static inline unsigned long at91_emac_read(unsigned int reg)
  44. {
  45. void __iomem *emac_base = (void __iomem *)AT91_VA_BASE_EMAC;
  46. return __raw_readl(emac_base + reg);
  47. }
  48. /*
  49. * Write to a EMAC register.
  50. */
  51. static inline void at91_emac_write(unsigned int reg, unsigned long value)
  52. {
  53. void __iomem *emac_base = (void __iomem *)AT91_VA_BASE_EMAC;
  54. __raw_writel(value, emac_base + reg);
  55. }
  56. /* ........................... PHY INTERFACE ........................... */
  57. /*
  58. * Enable the MDIO bit in MAC control register
  59. * When not called from an interrupt-handler, access to the PHY must be
  60. * protected by a spinlock.
  61. */
  62. static void enable_mdi(void)
  63. {
  64. unsigned long ctl;
  65. ctl = at91_emac_read(AT91_EMAC_CTL);
  66. at91_emac_write(AT91_EMAC_CTL, ctl | AT91_EMAC_MPE); /* enable management port */
  67. }
  68. /*
  69. * Disable the MDIO bit in the MAC control register
  70. */
  71. static void disable_mdi(void)
  72. {
  73. unsigned long ctl;
  74. ctl = at91_emac_read(AT91_EMAC_CTL);
  75. at91_emac_write(AT91_EMAC_CTL, ctl & ~AT91_EMAC_MPE); /* disable management port */
  76. }
  77. /*
  78. * Wait until the PHY operation is complete.
  79. */
  80. static inline void at91_phy_wait(void) {
  81. unsigned long timeout = jiffies + 2;
  82. while (!(at91_emac_read(AT91_EMAC_SR) & AT91_EMAC_SR_IDLE)) {
  83. if (time_after(jiffies, timeout)) {
  84. printk("at91_ether: MIO timeout\n");
  85. break;
  86. }
  87. cpu_relax();
  88. }
  89. }
  90. /*
  91. * Write value to the a PHY register
  92. * Note: MDI interface is assumed to already have been enabled.
  93. */
  94. static void write_phy(unsigned char phy_addr, unsigned char address, unsigned int value)
  95. {
  96. at91_emac_write(AT91_EMAC_MAN, AT91_EMAC_MAN_802_3 | AT91_EMAC_RW_W
  97. | ((phy_addr & 0x1f) << 23) | (address << 18) | (value & AT91_EMAC_DATA));
  98. /* Wait until IDLE bit in Network Status register is cleared */
  99. at91_phy_wait();
  100. }
  101. /*
  102. * Read value stored in a PHY register.
  103. * Note: MDI interface is assumed to already have been enabled.
  104. */
  105. static void read_phy(unsigned char phy_addr, unsigned char address, unsigned int *value)
  106. {
  107. at91_emac_write(AT91_EMAC_MAN, AT91_EMAC_MAN_802_3 | AT91_EMAC_RW_R
  108. | ((phy_addr & 0x1f) << 23) | (address << 18));
  109. /* Wait until IDLE bit in Network Status register is cleared */
  110. at91_phy_wait();
  111. *value = at91_emac_read(AT91_EMAC_MAN) & AT91_EMAC_DATA;
  112. }
  113. /* ........................... PHY MANAGEMENT .......................... */
  114. /*
  115. * Access the PHY to determine the current link speed and mode, and update the
  116. * MAC accordingly.
  117. * If no link or auto-negotiation is busy, then no changes are made.
  118. */
  119. static void update_linkspeed(struct net_device *dev, int silent)
  120. {
  121. struct at91_private *lp = netdev_priv(dev);
  122. unsigned int bmsr, bmcr, lpa, mac_cfg;
  123. unsigned int speed, duplex;
  124. if (!mii_link_ok(&lp->mii)) { /* no link */
  125. netif_carrier_off(dev);
  126. if (!silent)
  127. printk(KERN_INFO "%s: Link down.\n", dev->name);
  128. return;
  129. }
  130. /* Link up, or auto-negotiation still in progress */
  131. read_phy(lp->phy_address, MII_BMSR, &bmsr);
  132. read_phy(lp->phy_address, MII_BMCR, &bmcr);
  133. if (bmcr & BMCR_ANENABLE) { /* AutoNegotiation is enabled */
  134. if (!(bmsr & BMSR_ANEGCOMPLETE))
  135. return; /* Do nothing - another interrupt generated when negotiation complete */
  136. read_phy(lp->phy_address, MII_LPA, &lpa);
  137. if ((lpa & LPA_100FULL) || (lpa & LPA_100HALF)) speed = SPEED_100;
  138. else speed = SPEED_10;
  139. if ((lpa & LPA_100FULL) || (lpa & LPA_10FULL)) duplex = DUPLEX_FULL;
  140. else duplex = DUPLEX_HALF;
  141. } else {
  142. speed = (bmcr & BMCR_SPEED100) ? SPEED_100 : SPEED_10;
  143. duplex = (bmcr & BMCR_FULLDPLX) ? DUPLEX_FULL : DUPLEX_HALF;
  144. }
  145. /* Update the MAC */
  146. mac_cfg = at91_emac_read(AT91_EMAC_CFG) & ~(AT91_EMAC_SPD | AT91_EMAC_FD);
  147. if (speed == SPEED_100) {
  148. if (duplex == DUPLEX_FULL) /* 100 Full Duplex */
  149. mac_cfg |= AT91_EMAC_SPD | AT91_EMAC_FD;
  150. else /* 100 Half Duplex */
  151. mac_cfg |= AT91_EMAC_SPD;
  152. } else {
  153. if (duplex == DUPLEX_FULL) /* 10 Full Duplex */
  154. mac_cfg |= AT91_EMAC_FD;
  155. else {} /* 10 Half Duplex */
  156. }
  157. at91_emac_write(AT91_EMAC_CFG, mac_cfg);
  158. if (!silent)
  159. printk(KERN_INFO "%s: Link now %i-%s\n", dev->name, speed, (duplex == DUPLEX_FULL) ? "FullDuplex" : "HalfDuplex");
  160. netif_carrier_on(dev);
  161. }
  162. /*
  163. * Handle interrupts from the PHY
  164. */
  165. static irqreturn_t at91ether_phy_interrupt(int irq, void *dev_id)
  166. {
  167. struct net_device *dev = (struct net_device *) dev_id;
  168. struct at91_private *lp = netdev_priv(dev);
  169. unsigned int phy;
  170. /*
  171. * This hander is triggered on both edges, but the PHY chips expect
  172. * level-triggering. We therefore have to check if the PHY actually has
  173. * an IRQ pending.
  174. */
  175. enable_mdi();
  176. if ((lp->phy_type == MII_DM9161_ID) || (lp->phy_type == MII_DM9161A_ID)) {
  177. read_phy(lp->phy_address, MII_DSINTR_REG, &phy); /* ack interrupt in Davicom PHY */
  178. if (!(phy & (1 << 0)))
  179. goto done;
  180. }
  181. else if (lp->phy_type == MII_LXT971A_ID) {
  182. read_phy(lp->phy_address, MII_ISINTS_REG, &phy); /* ack interrupt in Intel PHY */
  183. if (!(phy & (1 << 2)))
  184. goto done;
  185. }
  186. else if (lp->phy_type == MII_BCM5221_ID) {
  187. read_phy(lp->phy_address, MII_BCMINTR_REG, &phy); /* ack interrupt in Broadcom PHY */
  188. if (!(phy & (1 << 0)))
  189. goto done;
  190. }
  191. else if (lp->phy_type == MII_KS8721_ID) {
  192. read_phy(lp->phy_address, MII_TPISTATUS, &phy); /* ack interrupt in Micrel PHY */
  193. if (!(phy & ((1 << 2) | 1)))
  194. goto done;
  195. }
  196. else if (lp->phy_type == MII_T78Q21x3_ID) { /* ack interrupt in Teridian PHY */
  197. read_phy(lp->phy_address, MII_T78Q21INT_REG, &phy);
  198. if (!(phy & ((1 << 2) | 1)))
  199. goto done;
  200. }
  201. else if (lp->phy_type == MII_DP83848_ID) {
  202. read_phy(lp->phy_address, MII_DPPHYSTS_REG, &phy); /* ack interrupt in DP83848 PHY */
  203. if (!(phy & (1 << 7)))
  204. goto done;
  205. }
  206. update_linkspeed(dev, 0);
  207. done:
  208. disable_mdi();
  209. return IRQ_HANDLED;
  210. }
  211. /*
  212. * Initialize and enable the PHY interrupt for link-state changes
  213. */
  214. static void enable_phyirq(struct net_device *dev)
  215. {
  216. struct at91_private *lp = netdev_priv(dev);
  217. unsigned int dsintr, irq_number;
  218. int status;
  219. irq_number = lp->board_data.phy_irq_pin;
  220. if (!irq_number) {
  221. /*
  222. * PHY doesn't have an IRQ pin (RTL8201, DP83847, AC101L),
  223. * or board does not have it connected.
  224. */
  225. mod_timer(&lp->check_timer, jiffies + LINK_POLL_INTERVAL);
  226. return;
  227. }
  228. status = request_irq(irq_number, at91ether_phy_interrupt, 0, dev->name, dev);
  229. if (status) {
  230. printk(KERN_ERR "at91_ether: PHY IRQ %d request failed - status %d!\n", irq_number, status);
  231. return;
  232. }
  233. spin_lock_irq(&lp->lock);
  234. enable_mdi();
  235. if ((lp->phy_type == MII_DM9161_ID) || (lp->phy_type == MII_DM9161A_ID)) { /* for Davicom PHY */
  236. read_phy(lp->phy_address, MII_DSINTR_REG, &dsintr);
  237. dsintr = dsintr & ~0xf00; /* clear bits 8..11 */
  238. write_phy(lp->phy_address, MII_DSINTR_REG, dsintr);
  239. }
  240. else if (lp->phy_type == MII_LXT971A_ID) { /* for Intel PHY */
  241. read_phy(lp->phy_address, MII_ISINTE_REG, &dsintr);
  242. dsintr = dsintr | 0xf2; /* set bits 1, 4..7 */
  243. write_phy(lp->phy_address, MII_ISINTE_REG, dsintr);
  244. }
  245. else if (lp->phy_type == MII_BCM5221_ID) { /* for Broadcom PHY */
  246. dsintr = (1 << 15) | ( 1 << 14);
  247. write_phy(lp->phy_address, MII_BCMINTR_REG, dsintr);
  248. }
  249. else if (lp->phy_type == MII_KS8721_ID) { /* for Micrel PHY */
  250. dsintr = (1 << 10) | ( 1 << 8);
  251. write_phy(lp->phy_address, MII_TPISTATUS, dsintr);
  252. }
  253. else if (lp->phy_type == MII_T78Q21x3_ID) { /* for Teridian PHY */
  254. read_phy(lp->phy_address, MII_T78Q21INT_REG, &dsintr);
  255. dsintr = dsintr | 0x500; /* set bits 8, 10 */
  256. write_phy(lp->phy_address, MII_T78Q21INT_REG, dsintr);
  257. }
  258. else if (lp->phy_type == MII_DP83848_ID) { /* National Semiconductor DP83848 PHY */
  259. read_phy(lp->phy_address, MII_DPMISR_REG, &dsintr);
  260. dsintr = dsintr | 0x3c; /* set bits 2..5 */
  261. write_phy(lp->phy_address, MII_DPMISR_REG, dsintr);
  262. read_phy(lp->phy_address, MII_DPMICR_REG, &dsintr);
  263. dsintr = dsintr | 0x3; /* set bits 0,1 */
  264. write_phy(lp->phy_address, MII_DPMICR_REG, dsintr);
  265. }
  266. disable_mdi();
  267. spin_unlock_irq(&lp->lock);
  268. }
  269. /*
  270. * Disable the PHY interrupt
  271. */
  272. static void disable_phyirq(struct net_device *dev)
  273. {
  274. struct at91_private *lp = netdev_priv(dev);
  275. unsigned int dsintr;
  276. unsigned int irq_number;
  277. irq_number = lp->board_data.phy_irq_pin;
  278. if (!irq_number) {
  279. del_timer_sync(&lp->check_timer);
  280. return;
  281. }
  282. spin_lock_irq(&lp->lock);
  283. enable_mdi();
  284. if ((lp->phy_type == MII_DM9161_ID) || (lp->phy_type == MII_DM9161A_ID)) { /* for Davicom PHY */
  285. read_phy(lp->phy_address, MII_DSINTR_REG, &dsintr);
  286. dsintr = dsintr | 0xf00; /* set bits 8..11 */
  287. write_phy(lp->phy_address, MII_DSINTR_REG, dsintr);
  288. }
  289. else if (lp->phy_type == MII_LXT971A_ID) { /* for Intel PHY */
  290. read_phy(lp->phy_address, MII_ISINTE_REG, &dsintr);
  291. dsintr = dsintr & ~0xf2; /* clear bits 1, 4..7 */
  292. write_phy(lp->phy_address, MII_ISINTE_REG, dsintr);
  293. }
  294. else if (lp->phy_type == MII_BCM5221_ID) { /* for Broadcom PHY */
  295. read_phy(lp->phy_address, MII_BCMINTR_REG, &dsintr);
  296. dsintr = ~(1 << 14);
  297. write_phy(lp->phy_address, MII_BCMINTR_REG, dsintr);
  298. }
  299. else if (lp->phy_type == MII_KS8721_ID) { /* for Micrel PHY */
  300. read_phy(lp->phy_address, MII_TPISTATUS, &dsintr);
  301. dsintr = ~((1 << 10) | (1 << 8));
  302. write_phy(lp->phy_address, MII_TPISTATUS, dsintr);
  303. }
  304. else if (lp->phy_type == MII_T78Q21x3_ID) { /* for Teridian PHY */
  305. read_phy(lp->phy_address, MII_T78Q21INT_REG, &dsintr);
  306. dsintr = dsintr & ~0x500; /* clear bits 8, 10 */
  307. write_phy(lp->phy_address, MII_T78Q21INT_REG, dsintr);
  308. }
  309. else if (lp->phy_type == MII_DP83848_ID) { /* National Semiconductor DP83848 PHY */
  310. read_phy(lp->phy_address, MII_DPMICR_REG, &dsintr);
  311. dsintr = dsintr & ~0x3; /* clear bits 0, 1 */
  312. write_phy(lp->phy_address, MII_DPMICR_REG, dsintr);
  313. read_phy(lp->phy_address, MII_DPMISR_REG, &dsintr);
  314. dsintr = dsintr & ~0x3c; /* clear bits 2..5 */
  315. write_phy(lp->phy_address, MII_DPMISR_REG, dsintr);
  316. }
  317. disable_mdi();
  318. spin_unlock_irq(&lp->lock);
  319. free_irq(irq_number, dev); /* Free interrupt handler */
  320. }
  321. /*
  322. * Perform a software reset of the PHY.
  323. */
  324. #if 0
  325. static void reset_phy(struct net_device *dev)
  326. {
  327. struct at91_private *lp = netdev_priv(dev);
  328. unsigned int bmcr;
  329. spin_lock_irq(&lp->lock);
  330. enable_mdi();
  331. /* Perform PHY reset */
  332. write_phy(lp->phy_address, MII_BMCR, BMCR_RESET);
  333. /* Wait until PHY reset is complete */
  334. do {
  335. read_phy(lp->phy_address, MII_BMCR, &bmcr);
  336. } while (!(bmcr & BMCR_RESET));
  337. disable_mdi();
  338. spin_unlock_irq(&lp->lock);
  339. }
  340. #endif
  341. static void at91ether_check_link(unsigned long dev_id)
  342. {
  343. struct net_device *dev = (struct net_device *) dev_id;
  344. struct at91_private *lp = netdev_priv(dev);
  345. enable_mdi();
  346. update_linkspeed(dev, 1);
  347. disable_mdi();
  348. mod_timer(&lp->check_timer, jiffies + LINK_POLL_INTERVAL);
  349. }
  350. /* ......................... ADDRESS MANAGEMENT ........................ */
  351. /*
  352. * NOTE: Your bootloader must always set the MAC address correctly before
  353. * booting into Linux.
  354. *
  355. * - It must always set the MAC address after reset, even if it doesn't
  356. * happen to access the Ethernet while it's booting. Some versions of
  357. * U-Boot on the AT91RM9200-DK do not do this.
  358. *
  359. * - Likewise it must store the addresses in the correct byte order.
  360. * MicroMonitor (uMon) on the CSB337 does this incorrectly (and
  361. * continues to do so, for bug-compatibility).
  362. */
  363. static short __init unpack_mac_address(struct net_device *dev, unsigned int hi, unsigned int lo)
  364. {
  365. char addr[6];
  366. if (machine_is_csb337()) {
  367. addr[5] = (lo & 0xff); /* The CSB337 bootloader stores the MAC the wrong-way around */
  368. addr[4] = (lo & 0xff00) >> 8;
  369. addr[3] = (lo & 0xff0000) >> 16;
  370. addr[2] = (lo & 0xff000000) >> 24;
  371. addr[1] = (hi & 0xff);
  372. addr[0] = (hi & 0xff00) >> 8;
  373. }
  374. else {
  375. addr[0] = (lo & 0xff);
  376. addr[1] = (lo & 0xff00) >> 8;
  377. addr[2] = (lo & 0xff0000) >> 16;
  378. addr[3] = (lo & 0xff000000) >> 24;
  379. addr[4] = (hi & 0xff);
  380. addr[5] = (hi & 0xff00) >> 8;
  381. }
  382. if (is_valid_ether_addr(addr)) {
  383. memcpy(dev->dev_addr, &addr, 6);
  384. return 1;
  385. }
  386. return 0;
  387. }
  388. /*
  389. * Set the ethernet MAC address in dev->dev_addr
  390. */
  391. static void __init get_mac_address(struct net_device *dev)
  392. {
  393. /* Check Specific-Address 1 */
  394. if (unpack_mac_address(dev, at91_emac_read(AT91_EMAC_SA1H), at91_emac_read(AT91_EMAC_SA1L)))
  395. return;
  396. /* Check Specific-Address 2 */
  397. if (unpack_mac_address(dev, at91_emac_read(AT91_EMAC_SA2H), at91_emac_read(AT91_EMAC_SA2L)))
  398. return;
  399. /* Check Specific-Address 3 */
  400. if (unpack_mac_address(dev, at91_emac_read(AT91_EMAC_SA3H), at91_emac_read(AT91_EMAC_SA3L)))
  401. return;
  402. /* Check Specific-Address 4 */
  403. if (unpack_mac_address(dev, at91_emac_read(AT91_EMAC_SA4H), at91_emac_read(AT91_EMAC_SA4L)))
  404. return;
  405. printk(KERN_ERR "at91_ether: Your bootloader did not configure a MAC address.\n");
  406. }
  407. /*
  408. * Program the hardware MAC address from dev->dev_addr.
  409. */
  410. static void update_mac_address(struct net_device *dev)
  411. {
  412. at91_emac_write(AT91_EMAC_SA1L, (dev->dev_addr[3] << 24) | (dev->dev_addr[2] << 16) | (dev->dev_addr[1] << 8) | (dev->dev_addr[0]));
  413. at91_emac_write(AT91_EMAC_SA1H, (dev->dev_addr[5] << 8) | (dev->dev_addr[4]));
  414. at91_emac_write(AT91_EMAC_SA2L, 0);
  415. at91_emac_write(AT91_EMAC_SA2H, 0);
  416. }
  417. /*
  418. * Store the new hardware address in dev->dev_addr, and update the MAC.
  419. */
  420. static int set_mac_address(struct net_device *dev, void* addr)
  421. {
  422. struct sockaddr *address = addr;
  423. if (!is_valid_ether_addr(address->sa_data))
  424. return -EADDRNOTAVAIL;
  425. memcpy(dev->dev_addr, address->sa_data, dev->addr_len);
  426. update_mac_address(dev);
  427. printk("%s: Setting MAC address to %pM\n", dev->name,
  428. dev->dev_addr);
  429. return 0;
  430. }
  431. static int inline hash_bit_value(int bitnr, __u8 *addr)
  432. {
  433. if (addr[bitnr / 8] & (1 << (bitnr % 8)))
  434. return 1;
  435. return 0;
  436. }
  437. /*
  438. * The hash address register is 64 bits long and takes up two locations in the memory map.
  439. * The least significant bits are stored in EMAC_HSL and the most significant
  440. * bits in EMAC_HSH.
  441. *
  442. * The unicast hash enable and the multicast hash enable bits in the network configuration
  443. * register enable the reception of hash matched frames. The destination address is
  444. * reduced to a 6 bit index into the 64 bit hash register using the following hash function.
  445. * The hash function is an exclusive or of every sixth bit of the destination address.
  446. * hash_index[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
  447. * hash_index[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
  448. * hash_index[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
  449. * hash_index[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
  450. * hash_index[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
  451. * hash_index[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
  452. * da[0] represents the least significant bit of the first byte received, that is, the multicast/
  453. * unicast indicator, and da[47] represents the most significant bit of the last byte
  454. * received.
  455. * If the hash index points to a bit that is set in the hash register then the frame will be
  456. * matched according to whether the frame is multicast or unicast.
  457. * A multicast match will be signalled if the multicast hash enable bit is set, da[0] is 1 and
  458. * the hash index points to a bit set in the hash register.
  459. * A unicast match will be signalled if the unicast hash enable bit is set, da[0] is 0 and the
  460. * hash index points to a bit set in the hash register.
  461. * To receive all multicast frames, the hash register should be set with all ones and the
  462. * multicast hash enable bit should be set in the network configuration register.
  463. */
  464. /*
  465. * Return the hash index value for the specified address.
  466. */
  467. static int hash_get_index(__u8 *addr)
  468. {
  469. int i, j, bitval;
  470. int hash_index = 0;
  471. for (j = 0; j < 6; j++) {
  472. for (i = 0, bitval = 0; i < 8; i++)
  473. bitval ^= hash_bit_value(i*6 + j, addr);
  474. hash_index |= (bitval << j);
  475. }
  476. return hash_index;
  477. }
  478. /*
  479. * Add multicast addresses to the internal multicast-hash table.
  480. */
  481. static void at91ether_sethashtable(struct net_device *dev)
  482. {
  483. struct dev_mc_list *curr;
  484. unsigned long mc_filter[2];
  485. unsigned int i, bitnr;
  486. mc_filter[0] = mc_filter[1] = 0;
  487. curr = dev->mc_list;
  488. for (i = 0; i < dev->mc_count; i++, curr = curr->next) {
  489. if (!curr) break; /* unexpected end of list */
  490. bitnr = hash_get_index(curr->dmi_addr);
  491. mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
  492. }
  493. at91_emac_write(AT91_EMAC_HSL, mc_filter[0]);
  494. at91_emac_write(AT91_EMAC_HSH, mc_filter[1]);
  495. }
  496. /*
  497. * Enable/Disable promiscuous and multicast modes.
  498. */
  499. static void at91ether_set_multicast_list(struct net_device *dev)
  500. {
  501. unsigned long cfg;
  502. cfg = at91_emac_read(AT91_EMAC_CFG);
  503. if (dev->flags & IFF_PROMISC) /* Enable promiscuous mode */
  504. cfg |= AT91_EMAC_CAF;
  505. else if (dev->flags & (~IFF_PROMISC)) /* Disable promiscuous mode */
  506. cfg &= ~AT91_EMAC_CAF;
  507. if (dev->flags & IFF_ALLMULTI) { /* Enable all multicast mode */
  508. at91_emac_write(AT91_EMAC_HSH, -1);
  509. at91_emac_write(AT91_EMAC_HSL, -1);
  510. cfg |= AT91_EMAC_MTI;
  511. } else if (dev->mc_count > 0) { /* Enable specific multicasts */
  512. at91ether_sethashtable(dev);
  513. cfg |= AT91_EMAC_MTI;
  514. } else if (dev->flags & (~IFF_ALLMULTI)) { /* Disable all multicast mode */
  515. at91_emac_write(AT91_EMAC_HSH, 0);
  516. at91_emac_write(AT91_EMAC_HSL, 0);
  517. cfg &= ~AT91_EMAC_MTI;
  518. }
  519. at91_emac_write(AT91_EMAC_CFG, cfg);
  520. }
  521. /* ......................... ETHTOOL SUPPORT ........................... */
  522. static int mdio_read(struct net_device *dev, int phy_id, int location)
  523. {
  524. unsigned int value;
  525. read_phy(phy_id, location, &value);
  526. return value;
  527. }
  528. static void mdio_write(struct net_device *dev, int phy_id, int location, int value)
  529. {
  530. write_phy(phy_id, location, value);
  531. }
  532. static int at91ether_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  533. {
  534. struct at91_private *lp = netdev_priv(dev);
  535. int ret;
  536. spin_lock_irq(&lp->lock);
  537. enable_mdi();
  538. ret = mii_ethtool_gset(&lp->mii, cmd);
  539. disable_mdi();
  540. spin_unlock_irq(&lp->lock);
  541. if (lp->phy_media == PORT_FIBRE) { /* override media type since mii.c doesn't know */
  542. cmd->supported = SUPPORTED_FIBRE;
  543. cmd->port = PORT_FIBRE;
  544. }
  545. return ret;
  546. }
  547. static int at91ether_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  548. {
  549. struct at91_private *lp = netdev_priv(dev);
  550. int ret;
  551. spin_lock_irq(&lp->lock);
  552. enable_mdi();
  553. ret = mii_ethtool_sset(&lp->mii, cmd);
  554. disable_mdi();
  555. spin_unlock_irq(&lp->lock);
  556. return ret;
  557. }
  558. static int at91ether_nwayreset(struct net_device *dev)
  559. {
  560. struct at91_private *lp = netdev_priv(dev);
  561. int ret;
  562. spin_lock_irq(&lp->lock);
  563. enable_mdi();
  564. ret = mii_nway_restart(&lp->mii);
  565. disable_mdi();
  566. spin_unlock_irq(&lp->lock);
  567. return ret;
  568. }
  569. static void at91ether_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  570. {
  571. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  572. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  573. strlcpy(info->bus_info, dev_name(dev->dev.parent), sizeof(info->bus_info));
  574. }
  575. static const struct ethtool_ops at91ether_ethtool_ops = {
  576. .get_settings = at91ether_get_settings,
  577. .set_settings = at91ether_set_settings,
  578. .get_drvinfo = at91ether_get_drvinfo,
  579. .nway_reset = at91ether_nwayreset,
  580. .get_link = ethtool_op_get_link,
  581. };
  582. static int at91ether_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  583. {
  584. struct at91_private *lp = netdev_priv(dev);
  585. int res;
  586. if (!netif_running(dev))
  587. return -EINVAL;
  588. spin_lock_irq(&lp->lock);
  589. enable_mdi();
  590. res = generic_mii_ioctl(&lp->mii, if_mii(rq), cmd, NULL);
  591. disable_mdi();
  592. spin_unlock_irq(&lp->lock);
  593. return res;
  594. }
  595. /* ................................ MAC ................................ */
  596. /*
  597. * Initialize and start the Receiver and Transmit subsystems
  598. */
  599. static void at91ether_start(struct net_device *dev)
  600. {
  601. struct at91_private *lp = netdev_priv(dev);
  602. struct recv_desc_bufs *dlist, *dlist_phys;
  603. int i;
  604. unsigned long ctl;
  605. dlist = lp->dlist;
  606. dlist_phys = lp->dlist_phys;
  607. for (i = 0; i < MAX_RX_DESCR; i++) {
  608. dlist->descriptors[i].addr = (unsigned int) &dlist_phys->recv_buf[i][0];
  609. dlist->descriptors[i].size = 0;
  610. }
  611. /* Set the Wrap bit on the last descriptor */
  612. dlist->descriptors[i-1].addr |= EMAC_DESC_WRAP;
  613. /* Reset buffer index */
  614. lp->rxBuffIndex = 0;
  615. /* Program address of descriptor list in Rx Buffer Queue register */
  616. at91_emac_write(AT91_EMAC_RBQP, (unsigned long) dlist_phys);
  617. /* Enable Receive and Transmit */
  618. ctl = at91_emac_read(AT91_EMAC_CTL);
  619. at91_emac_write(AT91_EMAC_CTL, ctl | AT91_EMAC_RE | AT91_EMAC_TE);
  620. }
  621. /*
  622. * Open the ethernet interface
  623. */
  624. static int at91ether_open(struct net_device *dev)
  625. {
  626. struct at91_private *lp = netdev_priv(dev);
  627. unsigned long ctl;
  628. if (!is_valid_ether_addr(dev->dev_addr))
  629. return -EADDRNOTAVAIL;
  630. clk_enable(lp->ether_clk); /* Re-enable Peripheral clock */
  631. /* Clear internal statistics */
  632. ctl = at91_emac_read(AT91_EMAC_CTL);
  633. at91_emac_write(AT91_EMAC_CTL, ctl | AT91_EMAC_CSR);
  634. /* Update the MAC address (incase user has changed it) */
  635. update_mac_address(dev);
  636. /* Enable PHY interrupt */
  637. enable_phyirq(dev);
  638. /* Enable MAC interrupts */
  639. at91_emac_write(AT91_EMAC_IER, AT91_EMAC_RCOM | AT91_EMAC_RBNA
  640. | AT91_EMAC_TUND | AT91_EMAC_RTRY | AT91_EMAC_TCOM
  641. | AT91_EMAC_ROVR | AT91_EMAC_ABT);
  642. /* Determine current link speed */
  643. spin_lock_irq(&lp->lock);
  644. enable_mdi();
  645. update_linkspeed(dev, 0);
  646. disable_mdi();
  647. spin_unlock_irq(&lp->lock);
  648. at91ether_start(dev);
  649. netif_start_queue(dev);
  650. return 0;
  651. }
  652. /*
  653. * Close the interface
  654. */
  655. static int at91ether_close(struct net_device *dev)
  656. {
  657. struct at91_private *lp = netdev_priv(dev);
  658. unsigned long ctl;
  659. /* Disable Receiver and Transmitter */
  660. ctl = at91_emac_read(AT91_EMAC_CTL);
  661. at91_emac_write(AT91_EMAC_CTL, ctl & ~(AT91_EMAC_TE | AT91_EMAC_RE));
  662. /* Disable PHY interrupt */
  663. disable_phyirq(dev);
  664. /* Disable MAC interrupts */
  665. at91_emac_write(AT91_EMAC_IDR, AT91_EMAC_RCOM | AT91_EMAC_RBNA
  666. | AT91_EMAC_TUND | AT91_EMAC_RTRY | AT91_EMAC_TCOM
  667. | AT91_EMAC_ROVR | AT91_EMAC_ABT);
  668. netif_stop_queue(dev);
  669. clk_disable(lp->ether_clk); /* Disable Peripheral clock */
  670. return 0;
  671. }
  672. /*
  673. * Transmit packet.
  674. */
  675. static int at91ether_start_xmit(struct sk_buff *skb, struct net_device *dev)
  676. {
  677. struct at91_private *lp = netdev_priv(dev);
  678. if (at91_emac_read(AT91_EMAC_TSR) & AT91_EMAC_TSR_BNQ) {
  679. netif_stop_queue(dev);
  680. /* Store packet information (to free when Tx completed) */
  681. lp->skb = skb;
  682. lp->skb_length = skb->len;
  683. lp->skb_physaddr = dma_map_single(NULL, skb->data, skb->len, DMA_TO_DEVICE);
  684. dev->stats.tx_bytes += skb->len;
  685. /* Set address of the data in the Transmit Address register */
  686. at91_emac_write(AT91_EMAC_TAR, lp->skb_physaddr);
  687. /* Set length of the packet in the Transmit Control register */
  688. at91_emac_write(AT91_EMAC_TCR, skb->len);
  689. dev->trans_start = jiffies;
  690. } else {
  691. printk(KERN_ERR "at91_ether.c: at91ether_start_xmit() called, but device is busy!\n");
  692. return 1; /* if we return anything but zero, dev.c:1055 calls kfree_skb(skb)
  693. on this skb, he also reports -ENETDOWN and printk's, so either
  694. we free and return(0) or don't free and return 1 */
  695. }
  696. return 0;
  697. }
  698. /*
  699. * Update the current statistics from the internal statistics registers.
  700. */
  701. static struct net_device_stats *at91ether_stats(struct net_device *dev)
  702. {
  703. int ale, lenerr, seqe, lcol, ecol;
  704. if (netif_running(dev)) {
  705. dev->stats.rx_packets += at91_emac_read(AT91_EMAC_OK); /* Good frames received */
  706. ale = at91_emac_read(AT91_EMAC_ALE);
  707. dev->stats.rx_frame_errors += ale; /* Alignment errors */
  708. lenerr = at91_emac_read(AT91_EMAC_ELR) + at91_emac_read(AT91_EMAC_USF);
  709. dev->stats.rx_length_errors += lenerr; /* Excessive Length or Undersize Frame error */
  710. seqe = at91_emac_read(AT91_EMAC_SEQE);
  711. dev->stats.rx_crc_errors += seqe; /* CRC error */
  712. dev->stats.rx_fifo_errors += at91_emac_read(AT91_EMAC_DRFC); /* Receive buffer not available */
  713. dev->stats.rx_errors += (ale + lenerr + seqe
  714. + at91_emac_read(AT91_EMAC_CDE) + at91_emac_read(AT91_EMAC_RJB));
  715. dev->stats.tx_packets += at91_emac_read(AT91_EMAC_FRA); /* Frames successfully transmitted */
  716. dev->stats.tx_fifo_errors += at91_emac_read(AT91_EMAC_TUE); /* Transmit FIFO underruns */
  717. dev->stats.tx_carrier_errors += at91_emac_read(AT91_EMAC_CSE); /* Carrier Sense errors */
  718. dev->stats.tx_heartbeat_errors += at91_emac_read(AT91_EMAC_SQEE);/* Heartbeat error */
  719. lcol = at91_emac_read(AT91_EMAC_LCOL);
  720. ecol = at91_emac_read(AT91_EMAC_ECOL);
  721. dev->stats.tx_window_errors += lcol; /* Late collisions */
  722. dev->stats.tx_aborted_errors += ecol; /* 16 collisions */
  723. dev->stats.collisions += (at91_emac_read(AT91_EMAC_SCOL) + at91_emac_read(AT91_EMAC_MCOL) + lcol + ecol);
  724. }
  725. return &dev->stats;
  726. }
  727. /*
  728. * Extract received frame from buffer descriptors and sent to upper layers.
  729. * (Called from interrupt context)
  730. */
  731. static void at91ether_rx(struct net_device *dev)
  732. {
  733. struct at91_private *lp = netdev_priv(dev);
  734. struct recv_desc_bufs *dlist;
  735. unsigned char *p_recv;
  736. struct sk_buff *skb;
  737. unsigned int pktlen;
  738. dlist = lp->dlist;
  739. while (dlist->descriptors[lp->rxBuffIndex].addr & EMAC_DESC_DONE) {
  740. p_recv = dlist->recv_buf[lp->rxBuffIndex];
  741. pktlen = dlist->descriptors[lp->rxBuffIndex].size & 0x7ff; /* Length of frame including FCS */
  742. skb = dev_alloc_skb(pktlen + 2);
  743. if (skb != NULL) {
  744. skb_reserve(skb, 2);
  745. memcpy(skb_put(skb, pktlen), p_recv, pktlen);
  746. skb->protocol = eth_type_trans(skb, dev);
  747. dev->stats.rx_bytes += pktlen;
  748. netif_rx(skb);
  749. }
  750. else {
  751. dev->stats.rx_dropped += 1;
  752. printk(KERN_NOTICE "%s: Memory squeeze, dropping packet.\n", dev->name);
  753. }
  754. if (dlist->descriptors[lp->rxBuffIndex].size & EMAC_MULTICAST)
  755. dev->stats.multicast++;
  756. dlist->descriptors[lp->rxBuffIndex].addr &= ~EMAC_DESC_DONE; /* reset ownership bit */
  757. if (lp->rxBuffIndex == MAX_RX_DESCR-1) /* wrap after last buffer */
  758. lp->rxBuffIndex = 0;
  759. else
  760. lp->rxBuffIndex++;
  761. }
  762. }
  763. /*
  764. * MAC interrupt handler
  765. */
  766. static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
  767. {
  768. struct net_device *dev = (struct net_device *) dev_id;
  769. struct at91_private *lp = netdev_priv(dev);
  770. unsigned long intstatus, ctl;
  771. /* MAC Interrupt Status register indicates what interrupts are pending.
  772. It is automatically cleared once read. */
  773. intstatus = at91_emac_read(AT91_EMAC_ISR);
  774. if (intstatus & AT91_EMAC_RCOM) /* Receive complete */
  775. at91ether_rx(dev);
  776. if (intstatus & AT91_EMAC_TCOM) { /* Transmit complete */
  777. /* The TCOM bit is set even if the transmission failed. */
  778. if (intstatus & (AT91_EMAC_TUND | AT91_EMAC_RTRY))
  779. dev->stats.tx_errors += 1;
  780. if (lp->skb) {
  781. dev_kfree_skb_irq(lp->skb);
  782. lp->skb = NULL;
  783. dma_unmap_single(NULL, lp->skb_physaddr, lp->skb_length, DMA_TO_DEVICE);
  784. }
  785. netif_wake_queue(dev);
  786. }
  787. /* Work-around for Errata #11 */
  788. if (intstatus & AT91_EMAC_RBNA) {
  789. ctl = at91_emac_read(AT91_EMAC_CTL);
  790. at91_emac_write(AT91_EMAC_CTL, ctl & ~AT91_EMAC_RE);
  791. at91_emac_write(AT91_EMAC_CTL, ctl | AT91_EMAC_RE);
  792. }
  793. if (intstatus & AT91_EMAC_ROVR)
  794. printk("%s: ROVR error\n", dev->name);
  795. return IRQ_HANDLED;
  796. }
  797. #ifdef CONFIG_NET_POLL_CONTROLLER
  798. static void at91ether_poll_controller(struct net_device *dev)
  799. {
  800. unsigned long flags;
  801. local_irq_save(flags);
  802. at91ether_interrupt(dev->irq, dev);
  803. local_irq_restore(flags);
  804. }
  805. #endif
  806. static const struct net_device_ops at91ether_netdev_ops = {
  807. .ndo_open = at91ether_open,
  808. .ndo_stop = at91ether_close,
  809. .ndo_start_xmit = at91ether_start_xmit,
  810. .ndo_get_stats = at91ether_stats,
  811. .ndo_set_multicast_list = at91ether_set_multicast_list,
  812. .ndo_set_mac_address = set_mac_address,
  813. .ndo_do_ioctl = at91ether_ioctl,
  814. .ndo_validate_addr = eth_validate_addr,
  815. .ndo_change_mtu = eth_change_mtu,
  816. #ifdef CONFIG_NET_POLL_CONTROLLER
  817. .ndo_poll_controller = at91ether_poll_controller,
  818. #endif
  819. };
  820. /*
  821. * Initialize the ethernet interface
  822. */
  823. static int __init at91ether_setup(unsigned long phy_type, unsigned short phy_address,
  824. struct platform_device *pdev, struct clk *ether_clk)
  825. {
  826. struct at91_eth_data *board_data = pdev->dev.platform_data;
  827. struct net_device *dev;
  828. struct at91_private *lp;
  829. unsigned int val;
  830. int res;
  831. dev = alloc_etherdev(sizeof(struct at91_private));
  832. if (!dev)
  833. return -ENOMEM;
  834. dev->base_addr = AT91_VA_BASE_EMAC;
  835. dev->irq = AT91RM9200_ID_EMAC;
  836. /* Install the interrupt handler */
  837. if (request_irq(dev->irq, at91ether_interrupt, 0, dev->name, dev)) {
  838. free_netdev(dev);
  839. return -EBUSY;
  840. }
  841. /* Allocate memory for DMA Receive descriptors */
  842. lp = netdev_priv(dev);
  843. lp->dlist = (struct recv_desc_bufs *) dma_alloc_coherent(NULL, sizeof(struct recv_desc_bufs), (dma_addr_t *) &lp->dlist_phys, GFP_KERNEL);
  844. if (lp->dlist == NULL) {
  845. free_irq(dev->irq, dev);
  846. free_netdev(dev);
  847. return -ENOMEM;
  848. }
  849. lp->board_data = *board_data;
  850. lp->ether_clk = ether_clk;
  851. platform_set_drvdata(pdev, dev);
  852. spin_lock_init(&lp->lock);
  853. ether_setup(dev);
  854. dev->netdev_ops = &at91ether_netdev_ops;
  855. dev->ethtool_ops = &at91ether_ethtool_ops;
  856. SET_NETDEV_DEV(dev, &pdev->dev);
  857. get_mac_address(dev); /* Get ethernet address and store it in dev->dev_addr */
  858. update_mac_address(dev); /* Program ethernet address into MAC */
  859. at91_emac_write(AT91_EMAC_CTL, 0);
  860. if (lp->board_data.is_rmii)
  861. at91_emac_write(AT91_EMAC_CFG, AT91_EMAC_CLK_DIV32 | AT91_EMAC_BIG | AT91_EMAC_RMII);
  862. else
  863. at91_emac_write(AT91_EMAC_CFG, AT91_EMAC_CLK_DIV32 | AT91_EMAC_BIG);
  864. /* Perform PHY-specific initialization */
  865. spin_lock_irq(&lp->lock);
  866. enable_mdi();
  867. if ((phy_type == MII_DM9161_ID) || (lp->phy_type == MII_DM9161A_ID)) {
  868. read_phy(phy_address, MII_DSCR_REG, &val);
  869. if ((val & (1 << 10)) == 0) /* DSCR bit 10 is 0 -- fiber mode */
  870. lp->phy_media = PORT_FIBRE;
  871. } else if (machine_is_csb337()) {
  872. /* mix link activity status into LED2 link state */
  873. write_phy(phy_address, MII_LEDCTRL_REG, 0x0d22);
  874. } else if (machine_is_ecbat91())
  875. write_phy(phy_address, MII_LEDCTRL_REG, 0x156A);
  876. disable_mdi();
  877. spin_unlock_irq(&lp->lock);
  878. lp->mii.dev = dev; /* Support for ethtool */
  879. lp->mii.mdio_read = mdio_read;
  880. lp->mii.mdio_write = mdio_write;
  881. lp->mii.phy_id = phy_address;
  882. lp->mii.phy_id_mask = 0x1f;
  883. lp->mii.reg_num_mask = 0x1f;
  884. lp->phy_type = phy_type; /* Type of PHY connected */
  885. lp->phy_address = phy_address; /* MDI address of PHY */
  886. /* Register the network interface */
  887. res = register_netdev(dev);
  888. if (res) {
  889. free_irq(dev->irq, dev);
  890. free_netdev(dev);
  891. dma_free_coherent(NULL, sizeof(struct recv_desc_bufs), lp->dlist, (dma_addr_t)lp->dlist_phys);
  892. return res;
  893. }
  894. /* Determine current link speed */
  895. spin_lock_irq(&lp->lock);
  896. enable_mdi();
  897. update_linkspeed(dev, 0);
  898. disable_mdi();
  899. spin_unlock_irq(&lp->lock);
  900. netif_carrier_off(dev); /* will be enabled in open() */
  901. /* If board has no PHY IRQ, use a timer to poll the PHY */
  902. if (!lp->board_data.phy_irq_pin) {
  903. init_timer(&lp->check_timer);
  904. lp->check_timer.data = (unsigned long)dev;
  905. lp->check_timer.function = at91ether_check_link;
  906. } else if (lp->board_data.phy_irq_pin >= 32)
  907. gpio_request(lp->board_data.phy_irq_pin, "ethernet_phy");
  908. /* Display ethernet banner */
  909. printk(KERN_INFO "%s: AT91 ethernet at 0x%08x int=%d %s%s (%pM)\n",
  910. dev->name, (uint) dev->base_addr, dev->irq,
  911. at91_emac_read(AT91_EMAC_CFG) & AT91_EMAC_SPD ? "100-" : "10-",
  912. at91_emac_read(AT91_EMAC_CFG) & AT91_EMAC_FD ? "FullDuplex" : "HalfDuplex",
  913. dev->dev_addr);
  914. if ((phy_type == MII_DM9161_ID) || (lp->phy_type == MII_DM9161A_ID))
  915. printk(KERN_INFO "%s: Davicom 9161 PHY %s\n", dev->name, (lp->phy_media == PORT_FIBRE) ? "(Fiber)" : "(Copper)");
  916. else if (phy_type == MII_LXT971A_ID)
  917. printk(KERN_INFO "%s: Intel LXT971A PHY\n", dev->name);
  918. else if (phy_type == MII_RTL8201_ID)
  919. printk(KERN_INFO "%s: Realtek RTL8201(B)L PHY\n", dev->name);
  920. else if (phy_type == MII_BCM5221_ID)
  921. printk(KERN_INFO "%s: Broadcom BCM5221 PHY\n", dev->name);
  922. else if (phy_type == MII_DP83847_ID)
  923. printk(KERN_INFO "%s: National Semiconductor DP83847 PHY\n", dev->name);
  924. else if (phy_type == MII_DP83848_ID)
  925. printk(KERN_INFO "%s: National Semiconductor DP83848 PHY\n", dev->name);
  926. else if (phy_type == MII_AC101L_ID)
  927. printk(KERN_INFO "%s: Altima AC101L PHY\n", dev->name);
  928. else if (phy_type == MII_KS8721_ID)
  929. printk(KERN_INFO "%s: Micrel KS8721 PHY\n", dev->name);
  930. else if (phy_type == MII_T78Q21x3_ID)
  931. printk(KERN_INFO "%s: Teridian 78Q21x3 PHY\n", dev->name);
  932. else if (phy_type == MII_LAN83C185_ID)
  933. printk(KERN_INFO "%s: SMSC LAN83C185 PHY\n", dev->name);
  934. return 0;
  935. }
  936. /*
  937. * Detect MAC and PHY and perform initialization
  938. */
  939. static int __init at91ether_probe(struct platform_device *pdev)
  940. {
  941. unsigned int phyid1, phyid2;
  942. int detected = -1;
  943. unsigned long phy_id;
  944. unsigned short phy_address = 0;
  945. struct clk *ether_clk;
  946. ether_clk = clk_get(&pdev->dev, "ether_clk");
  947. if (IS_ERR(ether_clk)) {
  948. printk(KERN_ERR "at91_ether: no clock defined\n");
  949. return -ENODEV;
  950. }
  951. clk_enable(ether_clk); /* Enable Peripheral clock */
  952. while ((detected != 0) && (phy_address < 32)) {
  953. /* Read the PHY ID registers */
  954. enable_mdi();
  955. read_phy(phy_address, MII_PHYSID1, &phyid1);
  956. read_phy(phy_address, MII_PHYSID2, &phyid2);
  957. disable_mdi();
  958. phy_id = (phyid1 << 16) | (phyid2 & 0xfff0);
  959. switch (phy_id) {
  960. case MII_DM9161_ID: /* Davicom 9161: PHY_ID1 = 0x181, PHY_ID2 = B881 */
  961. case MII_DM9161A_ID: /* Davicom 9161A: PHY_ID1 = 0x181, PHY_ID2 = B8A0 */
  962. case MII_LXT971A_ID: /* Intel LXT971A: PHY_ID1 = 0x13, PHY_ID2 = 78E0 */
  963. case MII_RTL8201_ID: /* Realtek RTL8201: PHY_ID1 = 0, PHY_ID2 = 0x8201 */
  964. case MII_BCM5221_ID: /* Broadcom BCM5221: PHY_ID1 = 0x40, PHY_ID2 = 0x61e0 */
  965. case MII_DP83847_ID: /* National Semiconductor DP83847: */
  966. case MII_DP83848_ID: /* National Semiconductor DP83848: */
  967. case MII_AC101L_ID: /* Altima AC101L: PHY_ID1 = 0x22, PHY_ID2 = 0x5520 */
  968. case MII_KS8721_ID: /* Micrel KS8721: PHY_ID1 = 0x22, PHY_ID2 = 0x1610 */
  969. case MII_T78Q21x3_ID: /* Teridian 78Q21x3: PHY_ID1 = 0x0E, PHY_ID2 = 7237 */
  970. case MII_LAN83C185_ID: /* SMSC LAN83C185: PHY_ID1 = 0x0007, PHY_ID2 = 0xC0A1 */
  971. detected = at91ether_setup(phy_id, phy_address, pdev, ether_clk);
  972. break;
  973. }
  974. phy_address++;
  975. }
  976. clk_disable(ether_clk); /* Disable Peripheral clock */
  977. return detected;
  978. }
  979. static int __devexit at91ether_remove(struct platform_device *pdev)
  980. {
  981. struct net_device *dev = platform_get_drvdata(pdev);
  982. struct at91_private *lp = netdev_priv(dev);
  983. if (lp->board_data.phy_irq_pin >= 32)
  984. gpio_free(lp->board_data.phy_irq_pin);
  985. unregister_netdev(dev);
  986. free_irq(dev->irq, dev);
  987. dma_free_coherent(NULL, sizeof(struct recv_desc_bufs), lp->dlist, (dma_addr_t)lp->dlist_phys);
  988. clk_put(lp->ether_clk);
  989. platform_set_drvdata(pdev, NULL);
  990. free_netdev(dev);
  991. return 0;
  992. }
  993. #ifdef CONFIG_PM
  994. static int at91ether_suspend(struct platform_device *pdev, pm_message_t mesg)
  995. {
  996. struct net_device *net_dev = platform_get_drvdata(pdev);
  997. struct at91_private *lp = netdev_priv(net_dev);
  998. int phy_irq = lp->board_data.phy_irq_pin;
  999. if (netif_running(net_dev)) {
  1000. if (phy_irq)
  1001. disable_irq(phy_irq);
  1002. netif_stop_queue(net_dev);
  1003. netif_device_detach(net_dev);
  1004. clk_disable(lp->ether_clk);
  1005. }
  1006. return 0;
  1007. }
  1008. static int at91ether_resume(struct platform_device *pdev)
  1009. {
  1010. struct net_device *net_dev = platform_get_drvdata(pdev);
  1011. struct at91_private *lp = netdev_priv(net_dev);
  1012. int phy_irq = lp->board_data.phy_irq_pin;
  1013. if (netif_running(net_dev)) {
  1014. clk_enable(lp->ether_clk);
  1015. netif_device_attach(net_dev);
  1016. netif_start_queue(net_dev);
  1017. if (phy_irq)
  1018. enable_irq(phy_irq);
  1019. }
  1020. return 0;
  1021. }
  1022. #else
  1023. #define at91ether_suspend NULL
  1024. #define at91ether_resume NULL
  1025. #endif
  1026. static struct platform_driver at91ether_driver = {
  1027. .probe = at91ether_probe,
  1028. .remove = __devexit_p(at91ether_remove),
  1029. .suspend = at91ether_suspend,
  1030. .resume = at91ether_resume,
  1031. .driver = {
  1032. .name = DRV_NAME,
  1033. .owner = THIS_MODULE,
  1034. },
  1035. };
  1036. static int __init at91ether_init(void)
  1037. {
  1038. return platform_driver_register(&at91ether_driver);
  1039. }
  1040. static void __exit at91ether_exit(void)
  1041. {
  1042. platform_driver_unregister(&at91ether_driver);
  1043. }
  1044. module_init(at91ether_init)
  1045. module_exit(at91ether_exit)
  1046. MODULE_LICENSE("GPL");
  1047. MODULE_DESCRIPTION("AT91RM9200 EMAC Ethernet driver");
  1048. MODULE_AUTHOR("Andrew Victor");
  1049. MODULE_ALIAS("platform:" DRV_NAME);