mvsdio.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885
  1. /*
  2. * Marvell MMC/SD/SDIO driver
  3. *
  4. * Authors: Maen Suleiman, Nicolas Pitre
  5. * Copyright (C) 2008-2009 Marvell Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mbus.h>
  16. #include <linux/delay.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/irq.h>
  21. #include <linux/gpio.h>
  22. #include <linux/mmc/host.h>
  23. #include <asm/sizes.h>
  24. #include <asm/unaligned.h>
  25. #include <plat/mvsdio.h>
  26. #include "mvsdio.h"
  27. #define DRIVER_NAME "mvsdio"
  28. static int maxfreq = MVSD_CLOCKRATE_MAX;
  29. static int nodma;
  30. struct mvsd_host {
  31. void __iomem *base;
  32. struct mmc_request *mrq;
  33. spinlock_t lock;
  34. unsigned int xfer_mode;
  35. unsigned int intr_en;
  36. unsigned int ctrl;
  37. unsigned int pio_size;
  38. void *pio_ptr;
  39. unsigned int sg_frags;
  40. unsigned int ns_per_clk;
  41. unsigned int clock;
  42. unsigned int base_clock;
  43. struct timer_list timer;
  44. struct mmc_host *mmc;
  45. struct device *dev;
  46. struct resource *res;
  47. int irq;
  48. int gpio_card_detect;
  49. int gpio_write_protect;
  50. };
  51. #define mvsd_write(offs, val) writel(val, iobase + (offs))
  52. #define mvsd_read(offs) readl(iobase + (offs))
  53. static int mvsd_setup_data(struct mvsd_host *host, struct mmc_data *data)
  54. {
  55. void __iomem *iobase = host->base;
  56. unsigned int tmout;
  57. int tmout_index;
  58. /* If timeout=0 then maximum timeout index is used. */
  59. tmout = DIV_ROUND_UP(data->timeout_ns, host->ns_per_clk);
  60. tmout += data->timeout_clks;
  61. tmout_index = fls(tmout - 1) - 12;
  62. if (tmout_index < 0)
  63. tmout_index = 0;
  64. if (tmout_index > MVSD_HOST_CTRL_TMOUT_MAX)
  65. tmout_index = MVSD_HOST_CTRL_TMOUT_MAX;
  66. dev_dbg(host->dev, "data %s at 0x%08x: blocks=%d blksz=%d tmout=%u (%d)\n",
  67. (data->flags & MMC_DATA_READ) ? "read" : "write",
  68. (u32)sg_virt(data->sg), data->blocks, data->blksz,
  69. tmout, tmout_index);
  70. host->ctrl &= ~MVSD_HOST_CTRL_TMOUT_MASK;
  71. host->ctrl |= MVSD_HOST_CTRL_TMOUT(tmout_index);
  72. mvsd_write(MVSD_HOST_CTRL, host->ctrl);
  73. mvsd_write(MVSD_BLK_COUNT, data->blocks);
  74. mvsd_write(MVSD_BLK_SIZE, data->blksz);
  75. if (nodma || (data->blksz | data->sg->offset) & 3) {
  76. /*
  77. * We cannot do DMA on a buffer which offset or size
  78. * is not aligned on a 4-byte boundary.
  79. */
  80. host->pio_size = data->blocks * data->blksz;
  81. host->pio_ptr = sg_virt(data->sg);
  82. if (!nodma)
  83. printk(KERN_DEBUG "%s: fallback to PIO for data "
  84. "at 0x%p size %d\n",
  85. mmc_hostname(host->mmc),
  86. host->pio_ptr, host->pio_size);
  87. return 1;
  88. } else {
  89. dma_addr_t phys_addr;
  90. int dma_dir = (data->flags & MMC_DATA_READ) ?
  91. DMA_FROM_DEVICE : DMA_TO_DEVICE;
  92. host->sg_frags = dma_map_sg(mmc_dev(host->mmc), data->sg,
  93. data->sg_len, dma_dir);
  94. phys_addr = sg_dma_address(data->sg);
  95. mvsd_write(MVSD_SYS_ADDR_LOW, (u32)phys_addr & 0xffff);
  96. mvsd_write(MVSD_SYS_ADDR_HI, (u32)phys_addr >> 16);
  97. return 0;
  98. }
  99. }
  100. static void mvsd_request(struct mmc_host *mmc, struct mmc_request *mrq)
  101. {
  102. struct mvsd_host *host = mmc_priv(mmc);
  103. void __iomem *iobase = host->base;
  104. struct mmc_command *cmd = mrq->cmd;
  105. u32 cmdreg = 0, xfer = 0, intr = 0;
  106. unsigned long flags;
  107. BUG_ON(host->mrq != NULL);
  108. host->mrq = mrq;
  109. dev_dbg(host->dev, "cmd %d (hw state 0x%04x)\n",
  110. cmd->opcode, mvsd_read(MVSD_HW_STATE));
  111. cmdreg = MVSD_CMD_INDEX(cmd->opcode);
  112. if (cmd->flags & MMC_RSP_BUSY)
  113. cmdreg |= MVSD_CMD_RSP_48BUSY;
  114. else if (cmd->flags & MMC_RSP_136)
  115. cmdreg |= MVSD_CMD_RSP_136;
  116. else if (cmd->flags & MMC_RSP_PRESENT)
  117. cmdreg |= MVSD_CMD_RSP_48;
  118. else
  119. cmdreg |= MVSD_CMD_RSP_NONE;
  120. if (cmd->flags & MMC_RSP_CRC)
  121. cmdreg |= MVSD_CMD_CHECK_CMDCRC;
  122. if (cmd->flags & MMC_RSP_OPCODE)
  123. cmdreg |= MVSD_CMD_INDX_CHECK;
  124. if (cmd->flags & MMC_RSP_PRESENT) {
  125. cmdreg |= MVSD_UNEXPECTED_RESP;
  126. intr |= MVSD_NOR_UNEXP_RSP;
  127. }
  128. if (mrq->data) {
  129. struct mmc_data *data = mrq->data;
  130. int pio;
  131. cmdreg |= MVSD_CMD_DATA_PRESENT | MVSD_CMD_CHECK_DATACRC16;
  132. xfer |= MVSD_XFER_MODE_HW_WR_DATA_EN;
  133. if (data->flags & MMC_DATA_READ)
  134. xfer |= MVSD_XFER_MODE_TO_HOST;
  135. pio = mvsd_setup_data(host, data);
  136. if (pio) {
  137. xfer |= MVSD_XFER_MODE_PIO;
  138. /* PIO section of mvsd_irq has comments on those bits */
  139. if (data->flags & MMC_DATA_WRITE)
  140. intr |= MVSD_NOR_TX_AVAIL;
  141. else if (host->pio_size > 32)
  142. intr |= MVSD_NOR_RX_FIFO_8W;
  143. else
  144. intr |= MVSD_NOR_RX_READY;
  145. }
  146. if (data->stop) {
  147. struct mmc_command *stop = data->stop;
  148. u32 cmd12reg = 0;
  149. mvsd_write(MVSD_AUTOCMD12_ARG_LOW, stop->arg & 0xffff);
  150. mvsd_write(MVSD_AUTOCMD12_ARG_HI, stop->arg >> 16);
  151. if (stop->flags & MMC_RSP_BUSY)
  152. cmd12reg |= MVSD_AUTOCMD12_BUSY;
  153. if (stop->flags & MMC_RSP_OPCODE)
  154. cmd12reg |= MVSD_AUTOCMD12_INDX_CHECK;
  155. cmd12reg |= MVSD_AUTOCMD12_INDEX(stop->opcode);
  156. mvsd_write(MVSD_AUTOCMD12_CMD, cmd12reg);
  157. xfer |= MVSD_XFER_MODE_AUTO_CMD12;
  158. intr |= MVSD_NOR_AUTOCMD12_DONE;
  159. } else {
  160. intr |= MVSD_NOR_XFER_DONE;
  161. }
  162. } else {
  163. intr |= MVSD_NOR_CMD_DONE;
  164. }
  165. mvsd_write(MVSD_ARG_LOW, cmd->arg & 0xffff);
  166. mvsd_write(MVSD_ARG_HI, cmd->arg >> 16);
  167. spin_lock_irqsave(&host->lock, flags);
  168. host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
  169. host->xfer_mode |= xfer;
  170. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  171. mvsd_write(MVSD_NOR_INTR_STATUS, ~MVSD_NOR_CARD_INT);
  172. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  173. mvsd_write(MVSD_CMD, cmdreg);
  174. host->intr_en &= MVSD_NOR_CARD_INT;
  175. host->intr_en |= intr | MVSD_NOR_ERROR;
  176. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  177. mvsd_write(MVSD_ERR_INTR_EN, 0xffff);
  178. mod_timer(&host->timer, jiffies + 5 * HZ);
  179. spin_unlock_irqrestore(&host->lock, flags);
  180. }
  181. static u32 mvsd_finish_cmd(struct mvsd_host *host, struct mmc_command *cmd,
  182. u32 err_status)
  183. {
  184. void __iomem *iobase = host->base;
  185. if (cmd->flags & MMC_RSP_136) {
  186. unsigned int response[8], i;
  187. for (i = 0; i < 8; i++)
  188. response[i] = mvsd_read(MVSD_RSP(i));
  189. cmd->resp[0] = ((response[0] & 0x03ff) << 22) |
  190. ((response[1] & 0xffff) << 6) |
  191. ((response[2] & 0xfc00) >> 10);
  192. cmd->resp[1] = ((response[2] & 0x03ff) << 22) |
  193. ((response[3] & 0xffff) << 6) |
  194. ((response[4] & 0xfc00) >> 10);
  195. cmd->resp[2] = ((response[4] & 0x03ff) << 22) |
  196. ((response[5] & 0xffff) << 6) |
  197. ((response[6] & 0xfc00) >> 10);
  198. cmd->resp[3] = ((response[6] & 0x03ff) << 22) |
  199. ((response[7] & 0x3fff) << 8);
  200. } else if (cmd->flags & MMC_RSP_PRESENT) {
  201. unsigned int response[3], i;
  202. for (i = 0; i < 3; i++)
  203. response[i] = mvsd_read(MVSD_RSP(i));
  204. cmd->resp[0] = ((response[2] & 0x003f) << (8 - 8)) |
  205. ((response[1] & 0xffff) << (14 - 8)) |
  206. ((response[0] & 0x03ff) << (30 - 8));
  207. cmd->resp[1] = ((response[0] & 0xfc00) >> 10);
  208. cmd->resp[2] = 0;
  209. cmd->resp[3] = 0;
  210. }
  211. if (err_status & MVSD_ERR_CMD_TIMEOUT) {
  212. cmd->error = -ETIMEDOUT;
  213. } else if (err_status & (MVSD_ERR_CMD_CRC | MVSD_ERR_CMD_ENDBIT |
  214. MVSD_ERR_CMD_INDEX | MVSD_ERR_CMD_STARTBIT)) {
  215. cmd->error = -EILSEQ;
  216. }
  217. err_status &= ~(MVSD_ERR_CMD_TIMEOUT | MVSD_ERR_CMD_CRC |
  218. MVSD_ERR_CMD_ENDBIT | MVSD_ERR_CMD_INDEX |
  219. MVSD_ERR_CMD_STARTBIT);
  220. return err_status;
  221. }
  222. static u32 mvsd_finish_data(struct mvsd_host *host, struct mmc_data *data,
  223. u32 err_status)
  224. {
  225. void __iomem *iobase = host->base;
  226. if (host->pio_ptr) {
  227. host->pio_ptr = NULL;
  228. host->pio_size = 0;
  229. } else {
  230. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_frags,
  231. (data->flags & MMC_DATA_READ) ?
  232. DMA_FROM_DEVICE : DMA_TO_DEVICE);
  233. }
  234. if (err_status & MVSD_ERR_DATA_TIMEOUT)
  235. data->error = -ETIMEDOUT;
  236. else if (err_status & (MVSD_ERR_DATA_CRC | MVSD_ERR_DATA_ENDBIT))
  237. data->error = -EILSEQ;
  238. else if (err_status & MVSD_ERR_XFER_SIZE)
  239. data->error = -EBADE;
  240. err_status &= ~(MVSD_ERR_DATA_TIMEOUT | MVSD_ERR_DATA_CRC |
  241. MVSD_ERR_DATA_ENDBIT | MVSD_ERR_XFER_SIZE);
  242. dev_dbg(host->dev, "data done: blocks_left=%d, bytes_left=%d\n",
  243. mvsd_read(MVSD_CURR_BLK_LEFT), mvsd_read(MVSD_CURR_BYTE_LEFT));
  244. data->bytes_xfered =
  245. (data->blocks - mvsd_read(MVSD_CURR_BLK_LEFT)) * data->blksz;
  246. /* We can't be sure about the last block when errors are detected */
  247. if (data->bytes_xfered && data->error)
  248. data->bytes_xfered -= data->blksz;
  249. /* Handle Auto cmd 12 response */
  250. if (data->stop) {
  251. unsigned int response[3], i;
  252. for (i = 0; i < 3; i++)
  253. response[i] = mvsd_read(MVSD_AUTO_RSP(i));
  254. data->stop->resp[0] = ((response[2] & 0x003f) << (8 - 8)) |
  255. ((response[1] & 0xffff) << (14 - 8)) |
  256. ((response[0] & 0x03ff) << (30 - 8));
  257. data->stop->resp[1] = ((response[0] & 0xfc00) >> 10);
  258. data->stop->resp[2] = 0;
  259. data->stop->resp[3] = 0;
  260. if (err_status & MVSD_ERR_AUTOCMD12) {
  261. u32 err_cmd12 = mvsd_read(MVSD_AUTOCMD12_ERR_STATUS);
  262. dev_dbg(host->dev, "c12err 0x%04x\n", err_cmd12);
  263. if (err_cmd12 & MVSD_AUTOCMD12_ERR_NOTEXE)
  264. data->stop->error = -ENOEXEC;
  265. else if (err_cmd12 & MVSD_AUTOCMD12_ERR_TIMEOUT)
  266. data->stop->error = -ETIMEDOUT;
  267. else if (err_cmd12)
  268. data->stop->error = -EILSEQ;
  269. err_status &= ~MVSD_ERR_AUTOCMD12;
  270. }
  271. }
  272. return err_status;
  273. }
  274. static irqreturn_t mvsd_irq(int irq, void *dev)
  275. {
  276. struct mvsd_host *host = dev;
  277. void __iomem *iobase = host->base;
  278. u32 intr_status, intr_done_mask;
  279. int irq_handled = 0;
  280. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  281. dev_dbg(host->dev, "intr 0x%04x intr_en 0x%04x hw_state 0x%04x\n",
  282. intr_status, mvsd_read(MVSD_NOR_INTR_EN),
  283. mvsd_read(MVSD_HW_STATE));
  284. spin_lock(&host->lock);
  285. /* PIO handling, if needed. Messy business... */
  286. if (host->pio_size &&
  287. (intr_status & host->intr_en &
  288. (MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W))) {
  289. u16 *p = host->pio_ptr;
  290. int s = host->pio_size;
  291. while (s >= 32 && (intr_status & MVSD_NOR_RX_FIFO_8W)) {
  292. readsw(iobase + MVSD_FIFO, p, 16);
  293. p += 16;
  294. s -= 32;
  295. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  296. }
  297. /*
  298. * Normally we'd use < 32 here, but the RX_FIFO_8W bit
  299. * doesn't appear to assert when there is exactly 32 bytes
  300. * (8 words) left to fetch in a transfer.
  301. */
  302. if (s <= 32) {
  303. while (s >= 4 && (intr_status & MVSD_NOR_RX_READY)) {
  304. put_unaligned(mvsd_read(MVSD_FIFO), p++);
  305. put_unaligned(mvsd_read(MVSD_FIFO), p++);
  306. s -= 4;
  307. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  308. }
  309. if (s && s < 4 && (intr_status & MVSD_NOR_RX_READY)) {
  310. u16 val[2] = {0, 0};
  311. val[0] = mvsd_read(MVSD_FIFO);
  312. val[1] = mvsd_read(MVSD_FIFO);
  313. memcpy(p, &val, s);
  314. s = 0;
  315. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  316. }
  317. if (s == 0) {
  318. host->intr_en &=
  319. ~(MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W);
  320. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  321. } else if (host->intr_en & MVSD_NOR_RX_FIFO_8W) {
  322. host->intr_en &= ~MVSD_NOR_RX_FIFO_8W;
  323. host->intr_en |= MVSD_NOR_RX_READY;
  324. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  325. }
  326. }
  327. dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
  328. s, intr_status, mvsd_read(MVSD_HW_STATE));
  329. host->pio_ptr = p;
  330. host->pio_size = s;
  331. irq_handled = 1;
  332. } else if (host->pio_size &&
  333. (intr_status & host->intr_en &
  334. (MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W))) {
  335. u16 *p = host->pio_ptr;
  336. int s = host->pio_size;
  337. /*
  338. * The TX_FIFO_8W bit is unreliable. When set, bursting
  339. * 16 halfwords all at once in the FIFO drops data. Actually
  340. * TX_AVAIL does go off after only one word is pushed even if
  341. * TX_FIFO_8W remains set.
  342. */
  343. while (s >= 4 && (intr_status & MVSD_NOR_TX_AVAIL)) {
  344. mvsd_write(MVSD_FIFO, get_unaligned(p++));
  345. mvsd_write(MVSD_FIFO, get_unaligned(p++));
  346. s -= 4;
  347. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  348. }
  349. if (s < 4) {
  350. if (s && (intr_status & MVSD_NOR_TX_AVAIL)) {
  351. u16 val[2] = {0, 0};
  352. memcpy(&val, p, s);
  353. mvsd_write(MVSD_FIFO, val[0]);
  354. mvsd_write(MVSD_FIFO, val[1]);
  355. s = 0;
  356. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  357. }
  358. if (s == 0) {
  359. host->intr_en &=
  360. ~(MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W);
  361. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  362. }
  363. }
  364. dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
  365. s, intr_status, mvsd_read(MVSD_HW_STATE));
  366. host->pio_ptr = p;
  367. host->pio_size = s;
  368. irq_handled = 1;
  369. }
  370. mvsd_write(MVSD_NOR_INTR_STATUS, intr_status);
  371. intr_done_mask = MVSD_NOR_CARD_INT | MVSD_NOR_RX_READY |
  372. MVSD_NOR_RX_FIFO_8W | MVSD_NOR_TX_FIFO_8W;
  373. if (intr_status & host->intr_en & ~intr_done_mask) {
  374. struct mmc_request *mrq = host->mrq;
  375. struct mmc_command *cmd = mrq->cmd;
  376. u32 err_status = 0;
  377. del_timer(&host->timer);
  378. host->mrq = NULL;
  379. host->intr_en &= MVSD_NOR_CARD_INT;
  380. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  381. mvsd_write(MVSD_ERR_INTR_EN, 0);
  382. spin_unlock(&host->lock);
  383. if (intr_status & MVSD_NOR_UNEXP_RSP) {
  384. cmd->error = -EPROTO;
  385. } else if (intr_status & MVSD_NOR_ERROR) {
  386. err_status = mvsd_read(MVSD_ERR_INTR_STATUS);
  387. dev_dbg(host->dev, "err 0x%04x\n", err_status);
  388. }
  389. err_status = mvsd_finish_cmd(host, cmd, err_status);
  390. if (mrq->data)
  391. err_status = mvsd_finish_data(host, mrq->data, err_status);
  392. if (err_status) {
  393. printk(KERN_ERR "%s: unhandled error status %#04x\n",
  394. mmc_hostname(host->mmc), err_status);
  395. cmd->error = -ENOMSG;
  396. }
  397. mmc_request_done(host->mmc, mrq);
  398. irq_handled = 1;
  399. } else
  400. spin_unlock(&host->lock);
  401. if (intr_status & MVSD_NOR_CARD_INT) {
  402. mmc_signal_sdio_irq(host->mmc);
  403. irq_handled = 1;
  404. }
  405. if (irq_handled)
  406. return IRQ_HANDLED;
  407. printk(KERN_ERR "%s: unhandled interrupt status=0x%04x en=0x%04x "
  408. "pio=%d\n", mmc_hostname(host->mmc), intr_status,
  409. host->intr_en, host->pio_size);
  410. return IRQ_NONE;
  411. }
  412. static void mvsd_timeout_timer(unsigned long data)
  413. {
  414. struct mvsd_host *host = (struct mvsd_host *)data;
  415. void __iomem *iobase = host->base;
  416. struct mmc_request *mrq;
  417. unsigned long flags;
  418. spin_lock_irqsave(&host->lock, flags);
  419. mrq = host->mrq;
  420. if (mrq) {
  421. printk(KERN_ERR "%s: Timeout waiting for hardware interrupt.\n",
  422. mmc_hostname(host->mmc));
  423. printk(KERN_ERR "%s: hw_state=0x%04x, intr_status=0x%04x "
  424. "intr_en=0x%04x\n", mmc_hostname(host->mmc),
  425. mvsd_read(MVSD_HW_STATE),
  426. mvsd_read(MVSD_NOR_INTR_STATUS),
  427. mvsd_read(MVSD_NOR_INTR_EN));
  428. host->mrq = NULL;
  429. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  430. host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
  431. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  432. host->intr_en &= MVSD_NOR_CARD_INT;
  433. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  434. mvsd_write(MVSD_ERR_INTR_EN, 0);
  435. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  436. mrq->cmd->error = -ETIMEDOUT;
  437. mvsd_finish_cmd(host, mrq->cmd, 0);
  438. if (mrq->data) {
  439. mrq->data->error = -ETIMEDOUT;
  440. mvsd_finish_data(host, mrq->data, 0);
  441. }
  442. }
  443. spin_unlock_irqrestore(&host->lock, flags);
  444. if (mrq)
  445. mmc_request_done(host->mmc, mrq);
  446. }
  447. static irqreturn_t mvsd_card_detect_irq(int irq, void *dev)
  448. {
  449. struct mvsd_host *host = dev;
  450. mmc_detect_change(host->mmc, msecs_to_jiffies(100));
  451. return IRQ_HANDLED;
  452. }
  453. static void mvsd_enable_sdio_irq(struct mmc_host *mmc, int enable)
  454. {
  455. struct mvsd_host *host = mmc_priv(mmc);
  456. void __iomem *iobase = host->base;
  457. unsigned long flags;
  458. spin_lock_irqsave(&host->lock, flags);
  459. if (enable) {
  460. host->xfer_mode |= MVSD_XFER_MODE_INT_CHK_EN;
  461. host->intr_en |= MVSD_NOR_CARD_INT;
  462. } else {
  463. host->xfer_mode &= ~MVSD_XFER_MODE_INT_CHK_EN;
  464. host->intr_en &= ~MVSD_NOR_CARD_INT;
  465. }
  466. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  467. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  468. spin_unlock_irqrestore(&host->lock, flags);
  469. }
  470. static int mvsd_get_ro(struct mmc_host *mmc)
  471. {
  472. struct mvsd_host *host = mmc_priv(mmc);
  473. if (host->gpio_write_protect)
  474. return gpio_get_value(host->gpio_write_protect);
  475. /*
  476. * Board doesn't support read only detection; let the mmc core
  477. * decide what to do.
  478. */
  479. return -ENOSYS;
  480. }
  481. static void mvsd_power_up(struct mvsd_host *host)
  482. {
  483. void __iomem *iobase = host->base;
  484. dev_dbg(host->dev, "power up\n");
  485. mvsd_write(MVSD_NOR_INTR_EN, 0);
  486. mvsd_write(MVSD_ERR_INTR_EN, 0);
  487. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  488. mvsd_write(MVSD_XFER_MODE, 0);
  489. mvsd_write(MVSD_NOR_STATUS_EN, 0xffff);
  490. mvsd_write(MVSD_ERR_STATUS_EN, 0xffff);
  491. mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
  492. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  493. }
  494. static void mvsd_power_down(struct mvsd_host *host)
  495. {
  496. void __iomem *iobase = host->base;
  497. dev_dbg(host->dev, "power down\n");
  498. mvsd_write(MVSD_NOR_INTR_EN, 0);
  499. mvsd_write(MVSD_ERR_INTR_EN, 0);
  500. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  501. mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
  502. mvsd_write(MVSD_NOR_STATUS_EN, 0);
  503. mvsd_write(MVSD_ERR_STATUS_EN, 0);
  504. mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
  505. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  506. }
  507. static void mvsd_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  508. {
  509. struct mvsd_host *host = mmc_priv(mmc);
  510. void __iomem *iobase = host->base;
  511. u32 ctrl_reg = 0;
  512. if (ios->power_mode == MMC_POWER_UP)
  513. mvsd_power_up(host);
  514. if (ios->clock == 0) {
  515. mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
  516. mvsd_write(MVSD_CLK_DIV, MVSD_BASE_DIV_MAX);
  517. host->clock = 0;
  518. dev_dbg(host->dev, "clock off\n");
  519. } else if (ios->clock != host->clock) {
  520. u32 m = DIV_ROUND_UP(host->base_clock, ios->clock) - 1;
  521. if (m > MVSD_BASE_DIV_MAX)
  522. m = MVSD_BASE_DIV_MAX;
  523. mvsd_write(MVSD_CLK_DIV, m);
  524. host->clock = ios->clock;
  525. host->ns_per_clk = 1000000000 / (host->base_clock / (m+1));
  526. dev_dbg(host->dev, "clock=%d (%d), div=0x%04x\n",
  527. ios->clock, host->base_clock / (m+1), m);
  528. }
  529. /* default transfer mode */
  530. ctrl_reg |= MVSD_HOST_CTRL_BIG_ENDIAN;
  531. ctrl_reg &= ~MVSD_HOST_CTRL_LSB_FIRST;
  532. /* default to maximum timeout */
  533. ctrl_reg |= MVSD_HOST_CTRL_TMOUT_MASK;
  534. ctrl_reg |= MVSD_HOST_CTRL_TMOUT_EN;
  535. if (ios->bus_mode == MMC_BUSMODE_PUSHPULL)
  536. ctrl_reg |= MVSD_HOST_CTRL_PUSH_PULL_EN;
  537. if (ios->bus_width == MMC_BUS_WIDTH_4)
  538. ctrl_reg |= MVSD_HOST_CTRL_DATA_WIDTH_4_BITS;
  539. if (ios->timing == MMC_TIMING_MMC_HS ||
  540. ios->timing == MMC_TIMING_SD_HS)
  541. ctrl_reg |= MVSD_HOST_CTRL_HI_SPEED_EN;
  542. host->ctrl = ctrl_reg;
  543. mvsd_write(MVSD_HOST_CTRL, ctrl_reg);
  544. dev_dbg(host->dev, "ctrl 0x%04x: %s %s %s\n", ctrl_reg,
  545. (ctrl_reg & MVSD_HOST_CTRL_PUSH_PULL_EN) ?
  546. "push-pull" : "open-drain",
  547. (ctrl_reg & MVSD_HOST_CTRL_DATA_WIDTH_4_BITS) ?
  548. "4bit-width" : "1bit-width",
  549. (ctrl_reg & MVSD_HOST_CTRL_HI_SPEED_EN) ?
  550. "high-speed" : "");
  551. if (ios->power_mode == MMC_POWER_OFF)
  552. mvsd_power_down(host);
  553. }
  554. static const struct mmc_host_ops mvsd_ops = {
  555. .request = mvsd_request,
  556. .get_ro = mvsd_get_ro,
  557. .set_ios = mvsd_set_ios,
  558. .enable_sdio_irq = mvsd_enable_sdio_irq,
  559. };
  560. static void __init mv_conf_mbus_windows(struct mvsd_host *host,
  561. struct mbus_dram_target_info *dram)
  562. {
  563. void __iomem *iobase = host->base;
  564. int i;
  565. for (i = 0; i < 4; i++) {
  566. writel(0, iobase + MVSD_WINDOW_CTRL(i));
  567. writel(0, iobase + MVSD_WINDOW_BASE(i));
  568. }
  569. for (i = 0; i < dram->num_cs; i++) {
  570. struct mbus_dram_window *cs = dram->cs + i;
  571. writel(((cs->size - 1) & 0xffff0000) |
  572. (cs->mbus_attr << 8) |
  573. (dram->mbus_dram_target_id << 4) | 1,
  574. iobase + MVSD_WINDOW_CTRL(i));
  575. writel(cs->base, iobase + MVSD_WINDOW_BASE(i));
  576. }
  577. }
  578. static int __init mvsd_probe(struct platform_device *pdev)
  579. {
  580. struct mmc_host *mmc = NULL;
  581. struct mvsd_host *host = NULL;
  582. const struct mvsdio_platform_data *mvsd_data;
  583. struct resource *r;
  584. int ret, irq;
  585. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  586. irq = platform_get_irq(pdev, 0);
  587. mvsd_data = pdev->dev.platform_data;
  588. if (!r || irq < 0 || !mvsd_data)
  589. return -ENXIO;
  590. r = request_mem_region(r->start, SZ_1K, DRIVER_NAME);
  591. if (!r)
  592. return -EBUSY;
  593. mmc = mmc_alloc_host(sizeof(struct mvsd_host), &pdev->dev);
  594. if (!mmc) {
  595. ret = -ENOMEM;
  596. goto out;
  597. }
  598. host = mmc_priv(mmc);
  599. host->mmc = mmc;
  600. host->dev = &pdev->dev;
  601. host->res = r;
  602. host->base_clock = mvsd_data->clock / 2;
  603. mmc->ops = &mvsd_ops;
  604. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  605. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ |
  606. MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
  607. mmc->f_min = DIV_ROUND_UP(host->base_clock, MVSD_BASE_DIV_MAX);
  608. mmc->f_max = maxfreq;
  609. mmc->max_blk_size = 2048;
  610. mmc->max_blk_count = 65535;
  611. mmc->max_hw_segs = 1;
  612. mmc->max_phys_segs = 1;
  613. mmc->max_seg_size = mmc->max_blk_size * mmc->max_blk_count;
  614. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  615. spin_lock_init(&host->lock);
  616. host->base = ioremap(r->start, SZ_4K);
  617. if (!host->base) {
  618. ret = -ENOMEM;
  619. goto out;
  620. }
  621. /* (Re-)program MBUS remapping windows if we are asked to. */
  622. if (mvsd_data->dram != NULL)
  623. mv_conf_mbus_windows(host, mvsd_data->dram);
  624. mvsd_power_down(host);
  625. ret = request_irq(irq, mvsd_irq, 0, DRIVER_NAME, host);
  626. if (ret) {
  627. printk(KERN_ERR "%s: cannot assign irq %d\n", DRIVER_NAME, irq);
  628. goto out;
  629. } else
  630. host->irq = irq;
  631. if (mvsd_data->gpio_card_detect) {
  632. ret = gpio_request(mvsd_data->gpio_card_detect,
  633. DRIVER_NAME " cd");
  634. if (ret == 0) {
  635. gpio_direction_input(mvsd_data->gpio_card_detect);
  636. irq = gpio_to_irq(mvsd_data->gpio_card_detect);
  637. ret = request_irq(irq, mvsd_card_detect_irq,
  638. IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING,
  639. DRIVER_NAME " cd", host);
  640. if (ret == 0)
  641. host->gpio_card_detect =
  642. mvsd_data->gpio_card_detect;
  643. else
  644. gpio_free(mvsd_data->gpio_card_detect);
  645. }
  646. }
  647. if (!host->gpio_card_detect)
  648. mmc->caps |= MMC_CAP_NEEDS_POLL;
  649. if (mvsd_data->gpio_write_protect) {
  650. ret = gpio_request(mvsd_data->gpio_write_protect,
  651. DRIVER_NAME " wp");
  652. if (ret == 0) {
  653. gpio_direction_input(mvsd_data->gpio_write_protect);
  654. host->gpio_write_protect =
  655. mvsd_data->gpio_write_protect;
  656. }
  657. }
  658. setup_timer(&host->timer, mvsd_timeout_timer, (unsigned long)host);
  659. platform_set_drvdata(pdev, mmc);
  660. ret = mmc_add_host(mmc);
  661. if (ret)
  662. goto out;
  663. printk(KERN_NOTICE "%s: %s driver initialized, ",
  664. mmc_hostname(mmc), DRIVER_NAME);
  665. if (host->gpio_card_detect)
  666. printk("using GPIO %d for card detection\n",
  667. host->gpio_card_detect);
  668. else
  669. printk("lacking card detect (fall back to polling)\n");
  670. return 0;
  671. out:
  672. if (host) {
  673. if (host->irq)
  674. free_irq(host->irq, host);
  675. if (host->gpio_card_detect) {
  676. free_irq(gpio_to_irq(host->gpio_card_detect), host);
  677. gpio_free(host->gpio_card_detect);
  678. }
  679. if (host->gpio_write_protect)
  680. gpio_free(host->gpio_write_protect);
  681. if (host->base)
  682. iounmap(host->base);
  683. }
  684. if (r)
  685. release_resource(r);
  686. if (mmc)
  687. mmc_free_host(mmc);
  688. return ret;
  689. }
  690. static int __exit mvsd_remove(struct platform_device *pdev)
  691. {
  692. struct mmc_host *mmc = platform_get_drvdata(pdev);
  693. if (mmc) {
  694. struct mvsd_host *host = mmc_priv(mmc);
  695. if (host->gpio_card_detect) {
  696. free_irq(gpio_to_irq(host->gpio_card_detect), host);
  697. gpio_free(host->gpio_card_detect);
  698. }
  699. mmc_remove_host(mmc);
  700. free_irq(host->irq, host);
  701. if (host->gpio_write_protect)
  702. gpio_free(host->gpio_write_protect);
  703. del_timer_sync(&host->timer);
  704. mvsd_power_down(host);
  705. iounmap(host->base);
  706. release_resource(host->res);
  707. mmc_free_host(mmc);
  708. }
  709. platform_set_drvdata(pdev, NULL);
  710. return 0;
  711. }
  712. #ifdef CONFIG_PM
  713. static int mvsd_suspend(struct platform_device *dev, pm_message_t state,
  714. u32 level)
  715. {
  716. struct mmc_host *mmc = platform_get_drvdata(dev);
  717. int ret = 0;
  718. if (mmc && level == SUSPEND_DISABLE)
  719. ret = mmc_suspend_host(mmc, state);
  720. return ret;
  721. }
  722. static int mvsd_resume(struct platform_device *dev, u32 level)
  723. {
  724. struct mmc_host *mmc = platform_dev_get_drvdata(dev);
  725. int ret = 0;
  726. if (mmc && level == RESUME_ENABLE)
  727. ret = mmc_resume_host(mmc);
  728. return ret;
  729. }
  730. #else
  731. #define mvsd_suspend NULL
  732. #define mvsd_resume NULL
  733. #endif
  734. static struct platform_driver mvsd_driver = {
  735. .remove = __exit_p(mvsd_remove),
  736. .suspend = mvsd_suspend,
  737. .resume = mvsd_resume,
  738. .driver = {
  739. .name = DRIVER_NAME,
  740. },
  741. };
  742. static int __init mvsd_init(void)
  743. {
  744. return platform_driver_probe(&mvsd_driver, mvsd_probe);
  745. }
  746. static void __exit mvsd_exit(void)
  747. {
  748. platform_driver_unregister(&mvsd_driver);
  749. }
  750. module_init(mvsd_init);
  751. module_exit(mvsd_exit);
  752. /* maximum card clock frequency (default 50MHz) */
  753. module_param(maxfreq, int, 0);
  754. /* force PIO transfers all the time */
  755. module_param(nodma, int, 0);
  756. MODULE_AUTHOR("Maen Suleiman, Nicolas Pitre");
  757. MODULE_DESCRIPTION("Marvell MMC,SD,SDIO Host Controller driver");
  758. MODULE_LICENSE("GPL");