ov772x.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150
  1. /*
  2. * ov772x Camera Driver
  3. *
  4. * Copyright (C) 2008 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on ov7670 and soc_camera_platform driver,
  8. *
  9. * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
  10. * Copyright (C) 2008 Magnus Damm
  11. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/i2c.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/videodev2.h>
  23. #include <media/v4l2-chip-ident.h>
  24. #include <media/v4l2-common.h>
  25. #include <media/soc_camera.h>
  26. #include <media/ov772x.h>
  27. /*
  28. * register offset
  29. */
  30. #define GAIN 0x00 /* AGC - Gain control gain setting */
  31. #define BLUE 0x01 /* AWB - Blue channel gain setting */
  32. #define RED 0x02 /* AWB - Red channel gain setting */
  33. #define GREEN 0x03 /* AWB - Green channel gain setting */
  34. #define COM1 0x04 /* Common control 1 */
  35. #define BAVG 0x05 /* U/B Average Level */
  36. #define GAVG 0x06 /* Y/Gb Average Level */
  37. #define RAVG 0x07 /* V/R Average Level */
  38. #define AECH 0x08 /* Exposure Value - AEC MSBs */
  39. #define COM2 0x09 /* Common control 2 */
  40. #define PID 0x0A /* Product ID Number MSB */
  41. #define VER 0x0B /* Product ID Number LSB */
  42. #define COM3 0x0C /* Common control 3 */
  43. #define COM4 0x0D /* Common control 4 */
  44. #define COM5 0x0E /* Common control 5 */
  45. #define COM6 0x0F /* Common control 6 */
  46. #define AEC 0x10 /* Exposure Value */
  47. #define CLKRC 0x11 /* Internal clock */
  48. #define COM7 0x12 /* Common control 7 */
  49. #define COM8 0x13 /* Common control 8 */
  50. #define COM9 0x14 /* Common control 9 */
  51. #define COM10 0x15 /* Common control 10 */
  52. #define REG16 0x16 /* Register 16 */
  53. #define HSTART 0x17 /* Horizontal sensor size */
  54. #define HSIZE 0x18 /* Horizontal frame (HREF column) end high 8-bit */
  55. #define VSTART 0x19 /* Vertical frame (row) start high 8-bit */
  56. #define VSIZE 0x1A /* Vertical sensor size */
  57. #define PSHFT 0x1B /* Data format - pixel delay select */
  58. #define MIDH 0x1C /* Manufacturer ID byte - high */
  59. #define MIDL 0x1D /* Manufacturer ID byte - low */
  60. #define LAEC 0x1F /* Fine AEC value */
  61. #define COM11 0x20 /* Common control 11 */
  62. #define BDBASE 0x22 /* Banding filter Minimum AEC value */
  63. #define DBSTEP 0x23 /* Banding filter Maximum Setp */
  64. #define AEW 0x24 /* AGC/AEC - Stable operating region (upper limit) */
  65. #define AEB 0x25 /* AGC/AEC - Stable operating region (lower limit) */
  66. #define VPT 0x26 /* AGC/AEC Fast mode operating region */
  67. #define REG28 0x28 /* Register 28 */
  68. #define HOUTSIZE 0x29 /* Horizontal data output size MSBs */
  69. #define EXHCH 0x2A /* Dummy pixel insert MSB */
  70. #define EXHCL 0x2B /* Dummy pixel insert LSB */
  71. #define VOUTSIZE 0x2C /* Vertical data output size MSBs */
  72. #define ADVFL 0x2D /* LSB of insert dummy lines in Vertical direction */
  73. #define ADVFH 0x2E /* MSG of insert dummy lines in Vertical direction */
  74. #define YAVE 0x2F /* Y/G Channel Average value */
  75. #define LUMHTH 0x30 /* Histogram AEC/AGC Luminance high level threshold */
  76. #define LUMLTH 0x31 /* Histogram AEC/AGC Luminance low level threshold */
  77. #define HREF 0x32 /* Image start and size control */
  78. #define DM_LNL 0x33 /* Dummy line low 8 bits */
  79. #define DM_LNH 0x34 /* Dummy line high 8 bits */
  80. #define ADOFF_B 0x35 /* AD offset compensation value for B channel */
  81. #define ADOFF_R 0x36 /* AD offset compensation value for R channel */
  82. #define ADOFF_GB 0x37 /* AD offset compensation value for Gb channel */
  83. #define ADOFF_GR 0x38 /* AD offset compensation value for Gr channel */
  84. #define OFF_B 0x39 /* Analog process B channel offset value */
  85. #define OFF_R 0x3A /* Analog process R channel offset value */
  86. #define OFF_GB 0x3B /* Analog process Gb channel offset value */
  87. #define OFF_GR 0x3C /* Analog process Gr channel offset value */
  88. #define COM12 0x3D /* Common control 12 */
  89. #define COM13 0x3E /* Common control 13 */
  90. #define COM14 0x3F /* Common control 14 */
  91. #define COM15 0x40 /* Common control 15*/
  92. #define COM16 0x41 /* Common control 16 */
  93. #define TGT_B 0x42 /* BLC blue channel target value */
  94. #define TGT_R 0x43 /* BLC red channel target value */
  95. #define TGT_GB 0x44 /* BLC Gb channel target value */
  96. #define TGT_GR 0x45 /* BLC Gr channel target value */
  97. /* for ov7720 */
  98. #define LCC0 0x46 /* Lens correction control 0 */
  99. #define LCC1 0x47 /* Lens correction option 1 - X coordinate */
  100. #define LCC2 0x48 /* Lens correction option 2 - Y coordinate */
  101. #define LCC3 0x49 /* Lens correction option 3 */
  102. #define LCC4 0x4A /* Lens correction option 4 - radius of the circular */
  103. #define LCC5 0x4B /* Lens correction option 5 */
  104. #define LCC6 0x4C /* Lens correction option 6 */
  105. /* for ov7725 */
  106. #define LC_CTR 0x46 /* Lens correction control */
  107. #define LC_XC 0x47 /* X coordinate of lens correction center relative */
  108. #define LC_YC 0x48 /* Y coordinate of lens correction center relative */
  109. #define LC_COEF 0x49 /* Lens correction coefficient */
  110. #define LC_RADI 0x4A /* Lens correction radius */
  111. #define LC_COEFB 0x4B /* Lens B channel compensation coefficient */
  112. #define LC_COEFR 0x4C /* Lens R channel compensation coefficient */
  113. #define FIXGAIN 0x4D /* Analog fix gain amplifer */
  114. #define AREF0 0x4E /* Sensor reference control */
  115. #define AREF1 0x4F /* Sensor reference current control */
  116. #define AREF2 0x50 /* Analog reference control */
  117. #define AREF3 0x51 /* ADC reference control */
  118. #define AREF4 0x52 /* ADC reference control */
  119. #define AREF5 0x53 /* ADC reference control */
  120. #define AREF6 0x54 /* Analog reference control */
  121. #define AREF7 0x55 /* Analog reference control */
  122. #define UFIX 0x60 /* U channel fixed value output */
  123. #define VFIX 0x61 /* V channel fixed value output */
  124. #define AWBB_BLK 0x62 /* AWB option for advanced AWB */
  125. #define AWB_CTRL0 0x63 /* AWB control byte 0 */
  126. #define DSP_CTRL1 0x64 /* DSP control byte 1 */
  127. #define DSP_CTRL2 0x65 /* DSP control byte 2 */
  128. #define DSP_CTRL3 0x66 /* DSP control byte 3 */
  129. #define DSP_CTRL4 0x67 /* DSP control byte 4 */
  130. #define AWB_BIAS 0x68 /* AWB BLC level clip */
  131. #define AWB_CTRL1 0x69 /* AWB control 1 */
  132. #define AWB_CTRL2 0x6A /* AWB control 2 */
  133. #define AWB_CTRL3 0x6B /* AWB control 3 */
  134. #define AWB_CTRL4 0x6C /* AWB control 4 */
  135. #define AWB_CTRL5 0x6D /* AWB control 5 */
  136. #define AWB_CTRL6 0x6E /* AWB control 6 */
  137. #define AWB_CTRL7 0x6F /* AWB control 7 */
  138. #define AWB_CTRL8 0x70 /* AWB control 8 */
  139. #define AWB_CTRL9 0x71 /* AWB control 9 */
  140. #define AWB_CTRL10 0x72 /* AWB control 10 */
  141. #define AWB_CTRL11 0x73 /* AWB control 11 */
  142. #define AWB_CTRL12 0x74 /* AWB control 12 */
  143. #define AWB_CTRL13 0x75 /* AWB control 13 */
  144. #define AWB_CTRL14 0x76 /* AWB control 14 */
  145. #define AWB_CTRL15 0x77 /* AWB control 15 */
  146. #define AWB_CTRL16 0x78 /* AWB control 16 */
  147. #define AWB_CTRL17 0x79 /* AWB control 17 */
  148. #define AWB_CTRL18 0x7A /* AWB control 18 */
  149. #define AWB_CTRL19 0x7B /* AWB control 19 */
  150. #define AWB_CTRL20 0x7C /* AWB control 20 */
  151. #define AWB_CTRL21 0x7D /* AWB control 21 */
  152. #define GAM1 0x7E /* Gamma Curve 1st segment input end point */
  153. #define GAM2 0x7F /* Gamma Curve 2nd segment input end point */
  154. #define GAM3 0x80 /* Gamma Curve 3rd segment input end point */
  155. #define GAM4 0x81 /* Gamma Curve 4th segment input end point */
  156. #define GAM5 0x82 /* Gamma Curve 5th segment input end point */
  157. #define GAM6 0x83 /* Gamma Curve 6th segment input end point */
  158. #define GAM7 0x84 /* Gamma Curve 7th segment input end point */
  159. #define GAM8 0x85 /* Gamma Curve 8th segment input end point */
  160. #define GAM9 0x86 /* Gamma Curve 9th segment input end point */
  161. #define GAM10 0x87 /* Gamma Curve 10th segment input end point */
  162. #define GAM11 0x88 /* Gamma Curve 11th segment input end point */
  163. #define GAM12 0x89 /* Gamma Curve 12th segment input end point */
  164. #define GAM13 0x8A /* Gamma Curve 13th segment input end point */
  165. #define GAM14 0x8B /* Gamma Curve 14th segment input end point */
  166. #define GAM15 0x8C /* Gamma Curve 15th segment input end point */
  167. #define SLOP 0x8D /* Gamma curve highest segment slope */
  168. #define DNSTH 0x8E /* De-noise threshold */
  169. #define EDGE_STRNGT 0x8F /* Edge strength control when manual mode */
  170. #define EDGE_TRSHLD 0x90 /* Edge threshold control when manual mode */
  171. #define DNSOFF 0x91 /* Auto De-noise threshold control */
  172. #define EDGE_UPPER 0x92 /* Edge strength upper limit when Auto mode */
  173. #define EDGE_LOWER 0x93 /* Edge strength lower limit when Auto mode */
  174. #define MTX1 0x94 /* Matrix coefficient 1 */
  175. #define MTX2 0x95 /* Matrix coefficient 2 */
  176. #define MTX3 0x96 /* Matrix coefficient 3 */
  177. #define MTX4 0x97 /* Matrix coefficient 4 */
  178. #define MTX5 0x98 /* Matrix coefficient 5 */
  179. #define MTX6 0x99 /* Matrix coefficient 6 */
  180. #define MTX_CTRL 0x9A /* Matrix control */
  181. #define BRIGHT 0x9B /* Brightness control */
  182. #define CNTRST 0x9C /* Contrast contrast */
  183. #define CNTRST_CTRL 0x9D /* Contrast contrast center */
  184. #define UVAD_J0 0x9E /* Auto UV adjust contrast 0 */
  185. #define UVAD_J1 0x9F /* Auto UV adjust contrast 1 */
  186. #define SCAL0 0xA0 /* Scaling control 0 */
  187. #define SCAL1 0xA1 /* Scaling control 1 */
  188. #define SCAL2 0xA2 /* Scaling control 2 */
  189. #define FIFODLYM 0xA3 /* FIFO manual mode delay control */
  190. #define FIFODLYA 0xA4 /* FIFO auto mode delay control */
  191. #define SDE 0xA6 /* Special digital effect control */
  192. #define USAT 0xA7 /* U component saturation control */
  193. #define VSAT 0xA8 /* V component saturation control */
  194. /* for ov7720 */
  195. #define HUE0 0xA9 /* Hue control 0 */
  196. #define HUE1 0xAA /* Hue control 1 */
  197. /* for ov7725 */
  198. #define HUECOS 0xA9 /* Cosine value */
  199. #define HUESIN 0xAA /* Sine value */
  200. #define SIGN 0xAB /* Sign bit for Hue and contrast */
  201. #define DSPAUTO 0xAC /* DSP auto function ON/OFF control */
  202. /*
  203. * register detail
  204. */
  205. /* COM2 */
  206. #define SOFT_SLEEP_MODE 0x10 /* Soft sleep mode */
  207. /* Output drive capability */
  208. #define OCAP_1x 0x00 /* 1x */
  209. #define OCAP_2x 0x01 /* 2x */
  210. #define OCAP_3x 0x02 /* 3x */
  211. #define OCAP_4x 0x03 /* 4x */
  212. /* COM3 */
  213. #define SWAP_MASK (SWAP_RGB | SWAP_YUV | SWAP_ML)
  214. #define IMG_MASK (VFLIP_IMG | HFLIP_IMG)
  215. #define VFLIP_IMG 0x80 /* Vertical flip image ON/OFF selection */
  216. #define HFLIP_IMG 0x40 /* Horizontal mirror image ON/OFF selection */
  217. #define SWAP_RGB 0x20 /* Swap B/R output sequence in RGB mode */
  218. #define SWAP_YUV 0x10 /* Swap Y/UV output sequence in YUV mode */
  219. #define SWAP_ML 0x08 /* Swap output MSB/LSB */
  220. /* Tri-state option for output clock */
  221. #define NOTRI_CLOCK 0x04 /* 0: Tri-state at this period */
  222. /* 1: No tri-state at this period */
  223. /* Tri-state option for output data */
  224. #define NOTRI_DATA 0x02 /* 0: Tri-state at this period */
  225. /* 1: No tri-state at this period */
  226. #define SCOLOR_TEST 0x01 /* Sensor color bar test pattern */
  227. /* COM4 */
  228. /* PLL frequency control */
  229. #define PLL_BYPASS 0x00 /* 00: Bypass PLL */
  230. #define PLL_4x 0x40 /* 01: PLL 4x */
  231. #define PLL_6x 0x80 /* 10: PLL 6x */
  232. #define PLL_8x 0xc0 /* 11: PLL 8x */
  233. /* AEC evaluate window */
  234. #define AEC_FULL 0x00 /* 00: Full window */
  235. #define AEC_1p2 0x10 /* 01: 1/2 window */
  236. #define AEC_1p4 0x20 /* 10: 1/4 window */
  237. #define AEC_2p3 0x30 /* 11: Low 2/3 window */
  238. /* COM5 */
  239. #define AFR_ON_OFF 0x80 /* Auto frame rate control ON/OFF selection */
  240. #define AFR_SPPED 0x40 /* Auto frame rate control speed slection */
  241. /* Auto frame rate max rate control */
  242. #define AFR_NO_RATE 0x00 /* No reduction of frame rate */
  243. #define AFR_1p2 0x10 /* Max reduction to 1/2 frame rate */
  244. #define AFR_1p4 0x20 /* Max reduction to 1/4 frame rate */
  245. #define AFR_1p8 0x30 /* Max reduction to 1/8 frame rate */
  246. /* Auto frame rate active point control */
  247. #define AF_2x 0x00 /* Add frame when AGC reaches 2x gain */
  248. #define AF_4x 0x04 /* Add frame when AGC reaches 4x gain */
  249. #define AF_8x 0x08 /* Add frame when AGC reaches 8x gain */
  250. #define AF_16x 0x0c /* Add frame when AGC reaches 16x gain */
  251. /* AEC max step control */
  252. #define AEC_NO_LIMIT 0x01 /* 0 : AEC incease step has limit */
  253. /* 1 : No limit to AEC increase step */
  254. /* COM7 */
  255. /* SCCB Register Reset */
  256. #define SCCB_RESET 0x80 /* 0 : No change */
  257. /* 1 : Resets all registers to default */
  258. /* Resolution selection */
  259. #define SLCT_MASK 0x40 /* Mask of VGA or QVGA */
  260. #define SLCT_VGA 0x00 /* 0 : VGA */
  261. #define SLCT_QVGA 0x40 /* 1 : QVGA */
  262. #define ITU656_ON_OFF 0x20 /* ITU656 protocol ON/OFF selection */
  263. /* RGB output format control */
  264. #define FMT_MASK 0x0c /* Mask of color format */
  265. #define FMT_GBR422 0x00 /* 00 : GBR 4:2:2 */
  266. #define FMT_RGB565 0x04 /* 01 : RGB 565 */
  267. #define FMT_RGB555 0x08 /* 10 : RGB 555 */
  268. #define FMT_RGB444 0x0c /* 11 : RGB 444 */
  269. /* Output format control */
  270. #define OFMT_MASK 0x03 /* Mask of output format */
  271. #define OFMT_YUV 0x00 /* 00 : YUV */
  272. #define OFMT_P_BRAW 0x01 /* 01 : Processed Bayer RAW */
  273. #define OFMT_RGB 0x02 /* 10 : RGB */
  274. #define OFMT_BRAW 0x03 /* 11 : Bayer RAW */
  275. /* COM8 */
  276. #define FAST_ALGO 0x80 /* Enable fast AGC/AEC algorithm */
  277. /* AEC Setp size limit */
  278. #define UNLMT_STEP 0x40 /* 0 : Step size is limited */
  279. /* 1 : Unlimited step size */
  280. #define BNDF_ON_OFF 0x20 /* Banding filter ON/OFF */
  281. #define AEC_BND 0x10 /* Enable AEC below banding value */
  282. #define AEC_ON_OFF 0x08 /* Fine AEC ON/OFF control */
  283. #define AGC_ON 0x04 /* AGC Enable */
  284. #define AWB_ON 0x02 /* AWB Enable */
  285. #define AEC_ON 0x01 /* AEC Enable */
  286. /* COM9 */
  287. #define BASE_AECAGC 0x80 /* Histogram or average based AEC/AGC */
  288. /* Automatic gain ceiling - maximum AGC value */
  289. #define GAIN_2x 0x00 /* 000 : 2x */
  290. #define GAIN_4x 0x10 /* 001 : 4x */
  291. #define GAIN_8x 0x20 /* 010 : 8x */
  292. #define GAIN_16x 0x30 /* 011 : 16x */
  293. #define GAIN_32x 0x40 /* 100 : 32x */
  294. #define GAIN_64x 0x50 /* 101 : 64x */
  295. #define GAIN_128x 0x60 /* 110 : 128x */
  296. #define DROP_VSYNC 0x04 /* Drop VSYNC output of corrupt frame */
  297. #define DROP_HREF 0x02 /* Drop HREF output of corrupt frame */
  298. /* COM11 */
  299. #define SGLF_ON_OFF 0x02 /* Single frame ON/OFF selection */
  300. #define SGLF_TRIG 0x01 /* Single frame transfer trigger */
  301. /* EXHCH */
  302. #define VSIZE_LSB 0x04 /* Vertical data output size LSB */
  303. /* DSP_CTRL1 */
  304. #define FIFO_ON 0x80 /* FIFO enable/disable selection */
  305. #define UV_ON_OFF 0x40 /* UV adjust function ON/OFF selection */
  306. #define YUV444_2_422 0x20 /* YUV444 to 422 UV channel option selection */
  307. #define CLR_MTRX_ON_OFF 0x10 /* Color matrix ON/OFF selection */
  308. #define INTPLT_ON_OFF 0x08 /* Interpolation ON/OFF selection */
  309. #define GMM_ON_OFF 0x04 /* Gamma function ON/OFF selection */
  310. #define AUTO_BLK_ON_OFF 0x02 /* Black defect auto correction ON/OFF */
  311. #define AUTO_WHT_ON_OFF 0x01 /* White define auto correction ON/OFF */
  312. /* DSP_CTRL3 */
  313. #define UV_MASK 0x80 /* UV output sequence option */
  314. #define UV_ON 0x80 /* ON */
  315. #define UV_OFF 0x00 /* OFF */
  316. #define CBAR_MASK 0x20 /* DSP Color bar mask */
  317. #define CBAR_ON 0x20 /* ON */
  318. #define CBAR_OFF 0x00 /* OFF */
  319. /* HSTART */
  320. #define HST_VGA 0x23
  321. #define HST_QVGA 0x3F
  322. /* HSIZE */
  323. #define HSZ_VGA 0xA0
  324. #define HSZ_QVGA 0x50
  325. /* VSTART */
  326. #define VST_VGA 0x07
  327. #define VST_QVGA 0x03
  328. /* VSIZE */
  329. #define VSZ_VGA 0xF0
  330. #define VSZ_QVGA 0x78
  331. /* HOUTSIZE */
  332. #define HOSZ_VGA 0xA0
  333. #define HOSZ_QVGA 0x50
  334. /* VOUTSIZE */
  335. #define VOSZ_VGA 0xF0
  336. #define VOSZ_QVGA 0x78
  337. /* DSPAUTO (DSP Auto Function ON/OFF Control) */
  338. #define AWB_ACTRL 0x80 /* AWB auto threshold control */
  339. #define DENOISE_ACTRL 0x40 /* De-noise auto threshold control */
  340. #define EDGE_ACTRL 0x20 /* Edge enhancement auto strength control */
  341. #define UV_ACTRL 0x10 /* UV adjust auto slope control */
  342. #define SCAL0_ACTRL 0x08 /* Auto scaling factor control */
  343. #define SCAL1_2_ACTRL 0x04 /* Auto scaling factor control */
  344. /*
  345. * ID
  346. */
  347. #define OV7720 0x7720
  348. #define OV7725 0x7721
  349. #define VERSION(pid, ver) ((pid<<8)|(ver&0xFF))
  350. /*
  351. * struct
  352. */
  353. struct regval_list {
  354. unsigned char reg_num;
  355. unsigned char value;
  356. };
  357. struct ov772x_color_format {
  358. char *name;
  359. __u32 fourcc;
  360. u8 dsp3;
  361. u8 com3;
  362. u8 com7;
  363. };
  364. struct ov772x_win_size {
  365. char *name;
  366. __u32 width;
  367. __u32 height;
  368. unsigned char com7_bit;
  369. const struct regval_list *regs;
  370. };
  371. struct ov772x_priv {
  372. struct ov772x_camera_info *info;
  373. struct i2c_client *client;
  374. struct soc_camera_device icd;
  375. const struct ov772x_color_format *fmt;
  376. const struct ov772x_win_size *win;
  377. int model;
  378. unsigned int flag_vflip:1;
  379. unsigned int flag_hflip:1;
  380. };
  381. #define ENDMARKER { 0xff, 0xff }
  382. /*
  383. * register setting for window size
  384. */
  385. static const struct regval_list ov772x_qvga_regs[] = {
  386. { HSTART, HST_QVGA },
  387. { HSIZE, HSZ_QVGA },
  388. { VSTART, VST_QVGA },
  389. { VSIZE, VSZ_QVGA },
  390. { HOUTSIZE, HOSZ_QVGA },
  391. { VOUTSIZE, VOSZ_QVGA },
  392. ENDMARKER,
  393. };
  394. static const struct regval_list ov772x_vga_regs[] = {
  395. { HSTART, HST_VGA },
  396. { HSIZE, HSZ_VGA },
  397. { VSTART, VST_VGA },
  398. { VSIZE, VSZ_VGA },
  399. { HOUTSIZE, HOSZ_VGA },
  400. { VOUTSIZE, VOSZ_VGA },
  401. ENDMARKER,
  402. };
  403. /*
  404. * supported format list
  405. */
  406. #define SETFOURCC(type) .name = (#type), .fourcc = (V4L2_PIX_FMT_ ## type)
  407. static const struct soc_camera_data_format ov772x_fmt_lists[] = {
  408. {
  409. SETFOURCC(YUYV),
  410. .depth = 16,
  411. .colorspace = V4L2_COLORSPACE_JPEG,
  412. },
  413. {
  414. SETFOURCC(YVYU),
  415. .depth = 16,
  416. .colorspace = V4L2_COLORSPACE_JPEG,
  417. },
  418. {
  419. SETFOURCC(UYVY),
  420. .depth = 16,
  421. .colorspace = V4L2_COLORSPACE_JPEG,
  422. },
  423. {
  424. SETFOURCC(RGB555),
  425. .depth = 16,
  426. .colorspace = V4L2_COLORSPACE_SRGB,
  427. },
  428. {
  429. SETFOURCC(RGB555X),
  430. .depth = 16,
  431. .colorspace = V4L2_COLORSPACE_SRGB,
  432. },
  433. {
  434. SETFOURCC(RGB565),
  435. .depth = 16,
  436. .colorspace = V4L2_COLORSPACE_SRGB,
  437. },
  438. {
  439. SETFOURCC(RGB565X),
  440. .depth = 16,
  441. .colorspace = V4L2_COLORSPACE_SRGB,
  442. },
  443. };
  444. /*
  445. * color format list
  446. */
  447. static const struct ov772x_color_format ov772x_cfmts[] = {
  448. {
  449. SETFOURCC(YUYV),
  450. .dsp3 = 0x0,
  451. .com3 = SWAP_YUV,
  452. .com7 = OFMT_YUV,
  453. },
  454. {
  455. SETFOURCC(YVYU),
  456. .dsp3 = UV_ON,
  457. .com3 = SWAP_YUV,
  458. .com7 = OFMT_YUV,
  459. },
  460. {
  461. SETFOURCC(UYVY),
  462. .dsp3 = 0x0,
  463. .com3 = 0x0,
  464. .com7 = OFMT_YUV,
  465. },
  466. {
  467. SETFOURCC(RGB555),
  468. .dsp3 = 0x0,
  469. .com3 = SWAP_RGB,
  470. .com7 = FMT_RGB555 | OFMT_RGB,
  471. },
  472. {
  473. SETFOURCC(RGB555X),
  474. .dsp3 = 0x0,
  475. .com3 = 0x0,
  476. .com7 = FMT_RGB555 | OFMT_RGB,
  477. },
  478. {
  479. SETFOURCC(RGB565),
  480. .dsp3 = 0x0,
  481. .com3 = SWAP_RGB,
  482. .com7 = FMT_RGB565 | OFMT_RGB,
  483. },
  484. {
  485. SETFOURCC(RGB565X),
  486. .dsp3 = 0x0,
  487. .com3 = 0x0,
  488. .com7 = FMT_RGB565 | OFMT_RGB,
  489. },
  490. };
  491. /*
  492. * window size list
  493. */
  494. #define VGA_WIDTH 640
  495. #define VGA_HEIGHT 480
  496. #define QVGA_WIDTH 320
  497. #define QVGA_HEIGHT 240
  498. #define MAX_WIDTH VGA_WIDTH
  499. #define MAX_HEIGHT VGA_HEIGHT
  500. static const struct ov772x_win_size ov772x_win_vga = {
  501. .name = "VGA",
  502. .width = VGA_WIDTH,
  503. .height = VGA_HEIGHT,
  504. .com7_bit = SLCT_VGA,
  505. .regs = ov772x_vga_regs,
  506. };
  507. static const struct ov772x_win_size ov772x_win_qvga = {
  508. .name = "QVGA",
  509. .width = QVGA_WIDTH,
  510. .height = QVGA_HEIGHT,
  511. .com7_bit = SLCT_QVGA,
  512. .regs = ov772x_qvga_regs,
  513. };
  514. static const struct v4l2_queryctrl ov772x_controls[] = {
  515. {
  516. .id = V4L2_CID_VFLIP,
  517. .type = V4L2_CTRL_TYPE_BOOLEAN,
  518. .name = "Flip Vertically",
  519. .minimum = 0,
  520. .maximum = 1,
  521. .step = 1,
  522. .default_value = 0,
  523. },
  524. {
  525. .id = V4L2_CID_HFLIP,
  526. .type = V4L2_CTRL_TYPE_BOOLEAN,
  527. .name = "Flip Horizontally",
  528. .minimum = 0,
  529. .maximum = 1,
  530. .step = 1,
  531. .default_value = 0,
  532. },
  533. };
  534. /*
  535. * general function
  536. */
  537. static int ov772x_write_array(struct i2c_client *client,
  538. const struct regval_list *vals)
  539. {
  540. while (vals->reg_num != 0xff) {
  541. int ret = i2c_smbus_write_byte_data(client,
  542. vals->reg_num,
  543. vals->value);
  544. if (ret < 0)
  545. return ret;
  546. vals++;
  547. }
  548. return 0;
  549. }
  550. static int ov772x_mask_set(struct i2c_client *client,
  551. u8 command,
  552. u8 mask,
  553. u8 set)
  554. {
  555. s32 val = i2c_smbus_read_byte_data(client, command);
  556. if (val < 0)
  557. return val;
  558. val &= ~mask;
  559. val |= set & mask;
  560. return i2c_smbus_write_byte_data(client, command, val);
  561. }
  562. static int ov772x_reset(struct i2c_client *client)
  563. {
  564. int ret = i2c_smbus_write_byte_data(client, COM7, SCCB_RESET);
  565. msleep(1);
  566. return ret;
  567. }
  568. /*
  569. * soc_camera_ops function
  570. */
  571. static int ov772x_init(struct soc_camera_device *icd)
  572. {
  573. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  574. int ret = 0;
  575. if (priv->info->link.power) {
  576. ret = priv->info->link.power(&priv->client->dev, 1);
  577. if (ret < 0)
  578. return ret;
  579. }
  580. if (priv->info->link.reset)
  581. ret = priv->info->link.reset(&priv->client->dev);
  582. return ret;
  583. }
  584. static int ov772x_release(struct soc_camera_device *icd)
  585. {
  586. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  587. int ret = 0;
  588. if (priv->info->link.power)
  589. ret = priv->info->link.power(&priv->client->dev, 0);
  590. return ret;
  591. }
  592. static int ov772x_start_capture(struct soc_camera_device *icd)
  593. {
  594. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  595. if (!priv->win || !priv->fmt) {
  596. dev_err(&icd->dev, "norm or win select error\n");
  597. return -EPERM;
  598. }
  599. ov772x_mask_set(priv->client, COM2, SOFT_SLEEP_MODE, 0);
  600. dev_dbg(&icd->dev,
  601. "format %s, win %s\n", priv->fmt->name, priv->win->name);
  602. return 0;
  603. }
  604. static int ov772x_stop_capture(struct soc_camera_device *icd)
  605. {
  606. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  607. ov772x_mask_set(priv->client, COM2, SOFT_SLEEP_MODE, SOFT_SLEEP_MODE);
  608. return 0;
  609. }
  610. static int ov772x_set_bus_param(struct soc_camera_device *icd,
  611. unsigned long flags)
  612. {
  613. return 0;
  614. }
  615. static unsigned long ov772x_query_bus_param(struct soc_camera_device *icd)
  616. {
  617. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  618. struct soc_camera_link *icl = &priv->info->link;
  619. unsigned long flags = SOCAM_PCLK_SAMPLE_RISING | SOCAM_MASTER |
  620. SOCAM_VSYNC_ACTIVE_HIGH | SOCAM_HSYNC_ACTIVE_HIGH |
  621. SOCAM_DATA_ACTIVE_HIGH | priv->info->buswidth;
  622. return soc_camera_apply_sensor_flags(icl, flags);
  623. }
  624. static int ov772x_get_control(struct soc_camera_device *icd,
  625. struct v4l2_control *ctrl)
  626. {
  627. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  628. switch (ctrl->id) {
  629. case V4L2_CID_VFLIP:
  630. ctrl->value = priv->flag_vflip;
  631. break;
  632. case V4L2_CID_HFLIP:
  633. ctrl->value = priv->flag_hflip;
  634. break;
  635. }
  636. return 0;
  637. }
  638. static int ov772x_set_control(struct soc_camera_device *icd,
  639. struct v4l2_control *ctrl)
  640. {
  641. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  642. int ret = 0;
  643. u8 val;
  644. switch (ctrl->id) {
  645. case V4L2_CID_VFLIP:
  646. val = ctrl->value ? VFLIP_IMG : 0x00;
  647. priv->flag_vflip = ctrl->value;
  648. if (priv->info->flags & OV772X_FLAG_VFLIP)
  649. val ^= VFLIP_IMG;
  650. ret = ov772x_mask_set(priv->client, COM3, VFLIP_IMG, val);
  651. break;
  652. case V4L2_CID_HFLIP:
  653. val = ctrl->value ? HFLIP_IMG : 0x00;
  654. priv->flag_hflip = ctrl->value;
  655. if (priv->info->flags & OV772X_FLAG_HFLIP)
  656. val ^= HFLIP_IMG;
  657. ret = ov772x_mask_set(priv->client, COM3, HFLIP_IMG, val);
  658. break;
  659. }
  660. return ret;
  661. }
  662. static int ov772x_get_chip_id(struct soc_camera_device *icd,
  663. struct v4l2_dbg_chip_ident *id)
  664. {
  665. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  666. id->ident = priv->model;
  667. id->revision = 0;
  668. return 0;
  669. }
  670. #ifdef CONFIG_VIDEO_ADV_DEBUG
  671. static int ov772x_get_register(struct soc_camera_device *icd,
  672. struct v4l2_dbg_register *reg)
  673. {
  674. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  675. int ret;
  676. reg->size = 1;
  677. if (reg->reg > 0xff)
  678. return -EINVAL;
  679. ret = i2c_smbus_read_byte_data(priv->client, reg->reg);
  680. if (ret < 0)
  681. return ret;
  682. reg->val = (__u64)ret;
  683. return 0;
  684. }
  685. static int ov772x_set_register(struct soc_camera_device *icd,
  686. struct v4l2_dbg_register *reg)
  687. {
  688. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  689. if (reg->reg > 0xff ||
  690. reg->val > 0xff)
  691. return -EINVAL;
  692. return i2c_smbus_write_byte_data(priv->client, reg->reg, reg->val);
  693. }
  694. #endif
  695. static const struct ov772x_win_size*
  696. ov772x_select_win(u32 width, u32 height)
  697. {
  698. __u32 diff;
  699. const struct ov772x_win_size *win;
  700. /* default is QVGA */
  701. diff = abs(width - ov772x_win_qvga.width) +
  702. abs(height - ov772x_win_qvga.height);
  703. win = &ov772x_win_qvga;
  704. /* VGA */
  705. if (diff >
  706. abs(width - ov772x_win_vga.width) +
  707. abs(height - ov772x_win_vga.height))
  708. win = &ov772x_win_vga;
  709. return win;
  710. }
  711. static int ov772x_set_params(struct ov772x_priv *priv, u32 width, u32 height,
  712. u32 pixfmt)
  713. {
  714. int ret = -EINVAL;
  715. u8 val;
  716. int i;
  717. /*
  718. * select format
  719. */
  720. priv->fmt = NULL;
  721. for (i = 0; i < ARRAY_SIZE(ov772x_cfmts); i++) {
  722. if (pixfmt == ov772x_cfmts[i].fourcc) {
  723. priv->fmt = ov772x_cfmts + i;
  724. break;
  725. }
  726. }
  727. if (!priv->fmt)
  728. goto ov772x_set_fmt_error;
  729. /*
  730. * select win
  731. */
  732. priv->win = ov772x_select_win(width, height);
  733. /*
  734. * reset hardware
  735. */
  736. ov772x_reset(priv->client);
  737. /*
  738. * Edge Ctrl
  739. */
  740. if (priv->info->edgectrl.strength & OV772X_MANUAL_EDGE_CTRL) {
  741. /*
  742. * Manual Edge Control Mode
  743. *
  744. * Edge auto strength bit is set by default.
  745. * Remove it when manual mode.
  746. */
  747. ret = ov772x_mask_set(priv->client, DSPAUTO, EDGE_ACTRL, 0x00);
  748. if (ret < 0)
  749. goto ov772x_set_fmt_error;
  750. ret = ov772x_mask_set(priv->client,
  751. EDGE_TRSHLD, EDGE_THRESHOLD_MASK,
  752. priv->info->edgectrl.threshold);
  753. if (ret < 0)
  754. goto ov772x_set_fmt_error;
  755. ret = ov772x_mask_set(priv->client,
  756. EDGE_STRNGT, EDGE_STRENGTH_MASK,
  757. priv->info->edgectrl.strength);
  758. if (ret < 0)
  759. goto ov772x_set_fmt_error;
  760. } else if (priv->info->edgectrl.upper > priv->info->edgectrl.lower) {
  761. /*
  762. * Auto Edge Control Mode
  763. *
  764. * set upper and lower limit
  765. */
  766. ret = ov772x_mask_set(priv->client,
  767. EDGE_UPPER, EDGE_UPPER_MASK,
  768. priv->info->edgectrl.upper);
  769. if (ret < 0)
  770. goto ov772x_set_fmt_error;
  771. ret = ov772x_mask_set(priv->client,
  772. EDGE_LOWER, EDGE_LOWER_MASK,
  773. priv->info->edgectrl.lower);
  774. if (ret < 0)
  775. goto ov772x_set_fmt_error;
  776. }
  777. /*
  778. * set size format
  779. */
  780. ret = ov772x_write_array(priv->client, priv->win->regs);
  781. if (ret < 0)
  782. goto ov772x_set_fmt_error;
  783. /*
  784. * set DSP_CTRL3
  785. */
  786. val = priv->fmt->dsp3;
  787. if (val) {
  788. ret = ov772x_mask_set(priv->client,
  789. DSP_CTRL3, UV_MASK, val);
  790. if (ret < 0)
  791. goto ov772x_set_fmt_error;
  792. }
  793. /*
  794. * set COM3
  795. */
  796. val = priv->fmt->com3;
  797. if (priv->info->flags & OV772X_FLAG_VFLIP)
  798. val |= VFLIP_IMG;
  799. if (priv->info->flags & OV772X_FLAG_HFLIP)
  800. val |= HFLIP_IMG;
  801. if (priv->flag_vflip)
  802. val ^= VFLIP_IMG;
  803. if (priv->flag_hflip)
  804. val ^= HFLIP_IMG;
  805. ret = ov772x_mask_set(priv->client,
  806. COM3, SWAP_MASK | IMG_MASK, val);
  807. if (ret < 0)
  808. goto ov772x_set_fmt_error;
  809. /*
  810. * set COM7
  811. */
  812. val = priv->win->com7_bit | priv->fmt->com7;
  813. ret = ov772x_mask_set(priv->client,
  814. COM7, (SLCT_MASK | FMT_MASK | OFMT_MASK),
  815. val);
  816. if (ret < 0)
  817. goto ov772x_set_fmt_error;
  818. return ret;
  819. ov772x_set_fmt_error:
  820. ov772x_reset(priv->client);
  821. priv->win = NULL;
  822. priv->fmt = NULL;
  823. return ret;
  824. }
  825. static int ov772x_set_crop(struct soc_camera_device *icd,
  826. struct v4l2_rect *rect)
  827. {
  828. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  829. if (!priv->fmt)
  830. return -EINVAL;
  831. return ov772x_set_params(priv, rect->width, rect->height,
  832. priv->fmt->fourcc);
  833. }
  834. static int ov772x_set_fmt(struct soc_camera_device *icd,
  835. struct v4l2_format *f)
  836. {
  837. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  838. struct v4l2_pix_format *pix = &f->fmt.pix;
  839. return ov772x_set_params(priv, pix->width, pix->height,
  840. pix->pixelformat);
  841. }
  842. static int ov772x_try_fmt(struct soc_camera_device *icd,
  843. struct v4l2_format *f)
  844. {
  845. struct v4l2_pix_format *pix = &f->fmt.pix;
  846. const struct ov772x_win_size *win;
  847. /*
  848. * select suitable win
  849. */
  850. win = ov772x_select_win(pix->width, pix->height);
  851. pix->width = win->width;
  852. pix->height = win->height;
  853. pix->field = V4L2_FIELD_NONE;
  854. return 0;
  855. }
  856. static int ov772x_video_probe(struct soc_camera_device *icd)
  857. {
  858. struct ov772x_priv *priv = container_of(icd, struct ov772x_priv, icd);
  859. u8 pid, ver;
  860. const char *devname;
  861. /*
  862. * We must have a parent by now. And it cannot be a wrong one.
  863. * So this entire test is completely redundant.
  864. */
  865. if (!icd->dev.parent ||
  866. to_soc_camera_host(icd->dev.parent)->nr != icd->iface)
  867. return -ENODEV;
  868. /*
  869. * ov772x only use 8 or 10 bit bus width
  870. */
  871. if (SOCAM_DATAWIDTH_10 != priv->info->buswidth &&
  872. SOCAM_DATAWIDTH_8 != priv->info->buswidth) {
  873. dev_err(&icd->dev, "bus width error\n");
  874. return -ENODEV;
  875. }
  876. icd->formats = ov772x_fmt_lists;
  877. icd->num_formats = ARRAY_SIZE(ov772x_fmt_lists);
  878. /*
  879. * check and show product ID and manufacturer ID
  880. */
  881. pid = i2c_smbus_read_byte_data(priv->client, PID);
  882. ver = i2c_smbus_read_byte_data(priv->client, VER);
  883. switch (VERSION(pid, ver)) {
  884. case OV7720:
  885. devname = "ov7720";
  886. priv->model = V4L2_IDENT_OV7720;
  887. break;
  888. case OV7725:
  889. devname = "ov7725";
  890. priv->model = V4L2_IDENT_OV7725;
  891. break;
  892. default:
  893. dev_err(&icd->dev,
  894. "Product ID error %x:%x\n", pid, ver);
  895. return -ENODEV;
  896. }
  897. dev_info(&icd->dev,
  898. "%s Product ID %0x:%0x Manufacturer ID %x:%x\n",
  899. devname,
  900. pid,
  901. ver,
  902. i2c_smbus_read_byte_data(priv->client, MIDH),
  903. i2c_smbus_read_byte_data(priv->client, MIDL));
  904. return soc_camera_video_start(icd);
  905. }
  906. static void ov772x_video_remove(struct soc_camera_device *icd)
  907. {
  908. soc_camera_video_stop(icd);
  909. }
  910. static struct soc_camera_ops ov772x_ops = {
  911. .owner = THIS_MODULE,
  912. .probe = ov772x_video_probe,
  913. .remove = ov772x_video_remove,
  914. .init = ov772x_init,
  915. .release = ov772x_release,
  916. .start_capture = ov772x_start_capture,
  917. .stop_capture = ov772x_stop_capture,
  918. .set_crop = ov772x_set_crop,
  919. .set_fmt = ov772x_set_fmt,
  920. .try_fmt = ov772x_try_fmt,
  921. .set_bus_param = ov772x_set_bus_param,
  922. .query_bus_param = ov772x_query_bus_param,
  923. .controls = ov772x_controls,
  924. .num_controls = ARRAY_SIZE(ov772x_controls),
  925. .get_control = ov772x_get_control,
  926. .set_control = ov772x_set_control,
  927. .get_chip_id = ov772x_get_chip_id,
  928. #ifdef CONFIG_VIDEO_ADV_DEBUG
  929. .get_register = ov772x_get_register,
  930. .set_register = ov772x_set_register,
  931. #endif
  932. };
  933. /*
  934. * i2c_driver function
  935. */
  936. static int ov772x_probe(struct i2c_client *client,
  937. const struct i2c_device_id *did)
  938. {
  939. struct ov772x_priv *priv;
  940. struct ov772x_camera_info *info;
  941. struct soc_camera_device *icd;
  942. struct i2c_adapter *adapter = to_i2c_adapter(client->dev.parent);
  943. int ret;
  944. info = client->dev.platform_data;
  945. if (!info)
  946. return -EINVAL;
  947. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
  948. dev_err(&adapter->dev,
  949. "I2C-Adapter doesn't support "
  950. "I2C_FUNC_SMBUS_BYTE_DATA\n");
  951. return -EIO;
  952. }
  953. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  954. if (!priv)
  955. return -ENOMEM;
  956. priv->info = info;
  957. priv->client = client;
  958. i2c_set_clientdata(client, priv);
  959. icd = &priv->icd;
  960. icd->ops = &ov772x_ops;
  961. icd->control = &client->dev;
  962. icd->width_max = MAX_WIDTH;
  963. icd->height_max = MAX_HEIGHT;
  964. icd->iface = priv->info->link.bus_id;
  965. ret = soc_camera_device_register(icd);
  966. if (ret) {
  967. i2c_set_clientdata(client, NULL);
  968. kfree(priv);
  969. }
  970. return ret;
  971. }
  972. static int ov772x_remove(struct i2c_client *client)
  973. {
  974. struct ov772x_priv *priv = i2c_get_clientdata(client);
  975. soc_camera_device_unregister(&priv->icd);
  976. i2c_set_clientdata(client, NULL);
  977. kfree(priv);
  978. return 0;
  979. }
  980. static const struct i2c_device_id ov772x_id[] = {
  981. { "ov772x", 0 },
  982. { }
  983. };
  984. MODULE_DEVICE_TABLE(i2c, ov772x_id);
  985. static struct i2c_driver ov772x_i2c_driver = {
  986. .driver = {
  987. .name = "ov772x",
  988. },
  989. .probe = ov772x_probe,
  990. .remove = ov772x_remove,
  991. .id_table = ov772x_id,
  992. };
  993. /*
  994. * module function
  995. */
  996. static int __init ov772x_module_init(void)
  997. {
  998. return i2c_add_driver(&ov772x_i2c_driver);
  999. }
  1000. static void __exit ov772x_module_exit(void)
  1001. {
  1002. i2c_del_driver(&ov772x_i2c_driver);
  1003. }
  1004. module_init(ov772x_module_init);
  1005. module_exit(ov772x_module_exit);
  1006. MODULE_DESCRIPTION("SoC Camera driver for ov772x");
  1007. MODULE_AUTHOR("Kuninori Morimoto");
  1008. MODULE_LICENSE("GPL v2");