cx231xx-avcore.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581
  1. /*
  2. cx231xx_avcore.c - driver for Conexant Cx23100/101/102
  3. USB video capture devices
  4. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  5. This program contains the specific code to control the avdecoder chip and
  6. other related usb control functions for cx231xx based chipset.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/bitmap.h>
  24. #include <linux/usb.h>
  25. #include <linux/i2c.h>
  26. #include <linux/version.h>
  27. #include <linux/mm.h>
  28. #include <linux/mutex.h>
  29. #include <media/v4l2-common.h>
  30. #include <media/v4l2-ioctl.h>
  31. #include <media/v4l2-chip-ident.h>
  32. #include "cx231xx.h"
  33. /******************************************************************************
  34. -: BLOCK ARRANGEMENT :-
  35. I2S block ----------------------|
  36. [I2S audio] |
  37. |
  38. Analog Front End --> Direct IF -|-> Cx25840 --> Audio
  39. [video & audio] | [Audio]
  40. |
  41. |-> Cx25840 --> Video
  42. [Video]
  43. *******************************************************************************/
  44. /******************************************************************************
  45. * A F E - B L O C K C O N T R O L functions *
  46. * [ANALOG FRONT END] *
  47. ******************************************************************************/
  48. static int afe_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  49. {
  50. return cx231xx_write_i2c_data(dev, AFE_DEVICE_ADDRESS,
  51. saddr, 2, data, 1);
  52. }
  53. static int afe_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  54. {
  55. int status;
  56. u32 temp = 0;
  57. status = cx231xx_read_i2c_data(dev, AFE_DEVICE_ADDRESS,
  58. saddr, 2, &temp, 1);
  59. *data = (u8) temp;
  60. return status;
  61. }
  62. int cx231xx_afe_init_super_block(struct cx231xx *dev, u32 ref_count)
  63. {
  64. int status = 0;
  65. u8 temp = 0;
  66. u8 afe_power_status = 0;
  67. int i = 0;
  68. /* super block initialize */
  69. temp = (u8) (ref_count & 0xff);
  70. status = afe_write_byte(dev, SUP_BLK_TUNE2, temp);
  71. if (status < 0)
  72. return status;
  73. status = afe_read_byte(dev, SUP_BLK_TUNE2, &afe_power_status);
  74. if (status < 0)
  75. return status;
  76. temp = (u8) ((ref_count & 0x300) >> 8);
  77. temp |= 0x40;
  78. status = afe_write_byte(dev, SUP_BLK_TUNE1, temp);
  79. if (status < 0)
  80. return status;
  81. status = afe_write_byte(dev, SUP_BLK_PLL2, 0x0f);
  82. if (status < 0)
  83. return status;
  84. /* enable pll */
  85. while (afe_power_status != 0x18) {
  86. status = afe_write_byte(dev, SUP_BLK_PWRDN, 0x18);
  87. if (status < 0) {
  88. cx231xx_info(
  89. ": Init Super Block failed in send cmd\n");
  90. break;
  91. }
  92. status = afe_read_byte(dev, SUP_BLK_PWRDN, &afe_power_status);
  93. afe_power_status &= 0xff;
  94. if (status < 0) {
  95. cx231xx_info(
  96. ": Init Super Block failed in receive cmd\n");
  97. break;
  98. }
  99. i++;
  100. if (i == 10) {
  101. cx231xx_info(
  102. ": Init Super Block force break in loop !!!!\n");
  103. status = -1;
  104. break;
  105. }
  106. }
  107. if (status < 0)
  108. return status;
  109. /* start tuning filter */
  110. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x40);
  111. if (status < 0)
  112. return status;
  113. msleep(5);
  114. /* exit tuning */
  115. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x00);
  116. return status;
  117. }
  118. int cx231xx_afe_init_channels(struct cx231xx *dev)
  119. {
  120. int status = 0;
  121. /* power up all 3 channels, clear pd_buffer */
  122. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1, 0x00);
  123. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, 0x00);
  124. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, 0x00);
  125. /* Enable quantizer calibration */
  126. status = afe_write_byte(dev, ADC_COM_QUANT, 0x02);
  127. /* channel initialize, force modulator (fb) reset */
  128. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x17);
  129. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x17);
  130. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x17);
  131. /* start quantilizer calibration */
  132. status = afe_write_byte(dev, ADC_CAL_ATEST_CH1, 0x10);
  133. status = afe_write_byte(dev, ADC_CAL_ATEST_CH2, 0x10);
  134. status = afe_write_byte(dev, ADC_CAL_ATEST_CH3, 0x10);
  135. msleep(5);
  136. /* exit modulator (fb) reset */
  137. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x07);
  138. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x07);
  139. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x07);
  140. /* enable the pre_clamp in each channel for single-ended input */
  141. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH1, 0xf0);
  142. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH2, 0xf0);
  143. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, 0xf0);
  144. /* use diode instead of resistor, so set term_en to 0, res_en to 0 */
  145. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  146. ADC_QGAIN_RES_TRM_CH1, 3, 7, 0x00);
  147. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  148. ADC_QGAIN_RES_TRM_CH2, 3, 7, 0x00);
  149. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  150. ADC_QGAIN_RES_TRM_CH3, 3, 7, 0x00);
  151. /* dynamic element matching off */
  152. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH1, 0x03);
  153. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH2, 0x03);
  154. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, 0x03);
  155. return status;
  156. }
  157. int cx231xx_afe_setup_AFE_for_baseband(struct cx231xx *dev)
  158. {
  159. u8 c_value = 0;
  160. int status = 0;
  161. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH2, &c_value);
  162. c_value &= (~(0x50));
  163. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, c_value);
  164. return status;
  165. }
  166. /*
  167. The Analog Front End in Cx231xx has 3 channels. These
  168. channels are used to share between different inputs
  169. like tuner, s-video and composite inputs.
  170. channel 1 ----- pin 1 to pin4(in reg is 1-4)
  171. channel 2 ----- pin 5 to pin8(in reg is 5-8)
  172. channel 3 ----- pin 9 to pin 12(in reg is 9-11)
  173. */
  174. int cx231xx_afe_set_input_mux(struct cx231xx *dev, u32 input_mux)
  175. {
  176. u8 ch1_setting = (u8) input_mux;
  177. u8 ch2_setting = (u8) (input_mux >> 8);
  178. u8 ch3_setting = (u8) (input_mux >> 16);
  179. int status = 0;
  180. u8 value = 0;
  181. if (ch1_setting != 0) {
  182. status = afe_read_byte(dev, ADC_INPUT_CH1, &value);
  183. value &= (!INPUT_SEL_MASK);
  184. value |= (ch1_setting - 1) << 4;
  185. value &= 0xff;
  186. status = afe_write_byte(dev, ADC_INPUT_CH1, value);
  187. }
  188. if (ch2_setting != 0) {
  189. status = afe_read_byte(dev, ADC_INPUT_CH2, &value);
  190. value &= (!INPUT_SEL_MASK);
  191. value |= (ch2_setting - 1) << 4;
  192. value &= 0xff;
  193. status = afe_write_byte(dev, ADC_INPUT_CH2, value);
  194. }
  195. /* For ch3_setting, the value to put in the register is
  196. 7 less than the input number */
  197. if (ch3_setting != 0) {
  198. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  199. value &= (!INPUT_SEL_MASK);
  200. value |= (ch3_setting - 1) << 4;
  201. value &= 0xff;
  202. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  203. }
  204. return status;
  205. }
  206. int cx231xx_afe_set_mode(struct cx231xx *dev, enum AFE_MODE mode)
  207. {
  208. int status = 0;
  209. /*
  210. * FIXME: We need to implement the AFE code for LOW IF and for HI IF.
  211. * Currently, only baseband works.
  212. */
  213. switch (mode) {
  214. case AFE_MODE_LOW_IF:
  215. /* SetupAFEforLowIF(); */
  216. break;
  217. case AFE_MODE_BASEBAND:
  218. status = cx231xx_afe_setup_AFE_for_baseband(dev);
  219. break;
  220. case AFE_MODE_EU_HI_IF:
  221. /* SetupAFEforEuHiIF(); */
  222. break;
  223. case AFE_MODE_US_HI_IF:
  224. /* SetupAFEforUsHiIF(); */
  225. break;
  226. case AFE_MODE_JAPAN_HI_IF:
  227. /* SetupAFEforJapanHiIF(); */
  228. break;
  229. }
  230. if ((mode != dev->afe_mode) &&
  231. (dev->video_input == CX231XX_VMUX_TELEVISION))
  232. status = cx231xx_afe_adjust_ref_count(dev,
  233. CX231XX_VMUX_TELEVISION);
  234. dev->afe_mode = mode;
  235. return status;
  236. }
  237. int cx231xx_afe_update_power_control(struct cx231xx *dev,
  238. enum AV_MODE avmode)
  239. {
  240. u8 afe_power_status = 0;
  241. int status = 0;
  242. switch (dev->model) {
  243. case CX231XX_BOARD_CNXT_RDE_250:
  244. case CX231XX_BOARD_CNXT_RDU_250:
  245. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  246. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  247. FLD_PWRDN_ENABLE_PLL)) {
  248. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  249. FLD_PWRDN_TUNING_BIAS |
  250. FLD_PWRDN_ENABLE_PLL);
  251. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  252. &afe_power_status);
  253. if (status < 0)
  254. break;
  255. }
  256. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  257. 0x00);
  258. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  259. 0x00);
  260. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  261. 0x00);
  262. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  263. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  264. 0x70);
  265. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  266. 0x70);
  267. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  268. 0x70);
  269. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  270. &afe_power_status);
  271. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  272. FLD_PWRDN_PD_BIAS |
  273. FLD_PWRDN_PD_TUNECK;
  274. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  275. afe_power_status);
  276. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  277. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  278. FLD_PWRDN_ENABLE_PLL)) {
  279. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  280. FLD_PWRDN_TUNING_BIAS |
  281. FLD_PWRDN_ENABLE_PLL);
  282. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  283. &afe_power_status);
  284. if (status < 0)
  285. break;
  286. }
  287. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  288. 0x00);
  289. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  290. 0x00);
  291. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  292. 0x00);
  293. } else {
  294. cx231xx_info("Invalid AV mode input\n");
  295. status = -1;
  296. }
  297. break;
  298. default:
  299. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  300. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  301. FLD_PWRDN_ENABLE_PLL)) {
  302. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  303. FLD_PWRDN_TUNING_BIAS |
  304. FLD_PWRDN_ENABLE_PLL);
  305. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  306. &afe_power_status);
  307. if (status < 0)
  308. break;
  309. }
  310. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  311. 0x40);
  312. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  313. 0x40);
  314. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  315. 0x00);
  316. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  317. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  318. 0x70);
  319. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  320. 0x70);
  321. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  322. 0x70);
  323. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  324. &afe_power_status);
  325. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  326. FLD_PWRDN_PD_BIAS |
  327. FLD_PWRDN_PD_TUNECK;
  328. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  329. afe_power_status);
  330. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  331. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  332. FLD_PWRDN_ENABLE_PLL)) {
  333. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  334. FLD_PWRDN_TUNING_BIAS |
  335. FLD_PWRDN_ENABLE_PLL);
  336. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  337. &afe_power_status);
  338. if (status < 0)
  339. break;
  340. }
  341. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  342. 0x00);
  343. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  344. 0x00);
  345. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  346. 0x40);
  347. } else {
  348. cx231xx_info("Invalid AV mode input\n");
  349. status = -1;
  350. }
  351. } /* switch */
  352. return status;
  353. }
  354. int cx231xx_afe_adjust_ref_count(struct cx231xx *dev, u32 video_input)
  355. {
  356. u8 input_mode = 0;
  357. u8 ntf_mode = 0;
  358. int status = 0;
  359. dev->video_input = video_input;
  360. if (video_input == CX231XX_VMUX_TELEVISION) {
  361. status = afe_read_byte(dev, ADC_INPUT_CH3, &input_mode);
  362. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3,
  363. &ntf_mode);
  364. } else {
  365. status = afe_read_byte(dev, ADC_INPUT_CH1, &input_mode);
  366. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH1,
  367. &ntf_mode);
  368. }
  369. input_mode = (ntf_mode & 0x3) | ((input_mode & 0x6) << 1);
  370. switch (input_mode) {
  371. case SINGLE_ENDED:
  372. dev->afe_ref_count = 0x23C;
  373. break;
  374. case LOW_IF:
  375. dev->afe_ref_count = 0x24C;
  376. break;
  377. case EU_IF:
  378. dev->afe_ref_count = 0x258;
  379. break;
  380. case US_IF:
  381. dev->afe_ref_count = 0x260;
  382. break;
  383. default:
  384. break;
  385. }
  386. status = cx231xx_afe_init_super_block(dev, dev->afe_ref_count);
  387. return status;
  388. }
  389. /******************************************************************************
  390. * V I D E O / A U D I O D E C O D E R C O N T R O L functions *
  391. ******************************************************************************/
  392. static int vid_blk_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  393. {
  394. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  395. saddr, 2, data, 1);
  396. }
  397. static int vid_blk_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  398. {
  399. int status;
  400. u32 temp = 0;
  401. status = cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  402. saddr, 2, &temp, 1);
  403. *data = (u8) temp;
  404. return status;
  405. }
  406. static int vid_blk_write_word(struct cx231xx *dev, u16 saddr, u32 data)
  407. {
  408. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  409. saddr, 2, data, 4);
  410. }
  411. static int vid_blk_read_word(struct cx231xx *dev, u16 saddr, u32 *data)
  412. {
  413. return cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  414. saddr, 2, data, 4);
  415. }
  416. int cx231xx_set_video_input_mux(struct cx231xx *dev, u8 input)
  417. {
  418. int status = 0;
  419. switch (INPUT(input)->type) {
  420. case CX231XX_VMUX_COMPOSITE1:
  421. case CX231XX_VMUX_SVIDEO:
  422. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  423. (dev->power_mode != POLARIS_AVMODE_ENXTERNAL_AV)) {
  424. /* External AV */
  425. status = cx231xx_set_power_mode(dev,
  426. POLARIS_AVMODE_ENXTERNAL_AV);
  427. if (status < 0) {
  428. cx231xx_errdev("%s: set_power_mode : Failed to"
  429. " set Power - errCode [%d]!\n",
  430. __func__, status);
  431. return status;
  432. }
  433. }
  434. status = cx231xx_set_decoder_video_input(dev,
  435. INPUT(input)->type,
  436. INPUT(input)->vmux);
  437. break;
  438. case CX231XX_VMUX_TELEVISION:
  439. case CX231XX_VMUX_CABLE:
  440. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  441. (dev->power_mode != POLARIS_AVMODE_ANALOGT_TV)) {
  442. /* Tuner */
  443. status = cx231xx_set_power_mode(dev,
  444. POLARIS_AVMODE_ANALOGT_TV);
  445. if (status < 0) {
  446. cx231xx_errdev("%s: set_power_mode:Failed"
  447. " to set Power - errCode [%d]!\n",
  448. __func__, status);
  449. return status;
  450. }
  451. }
  452. status = cx231xx_set_decoder_video_input(dev,
  453. CX231XX_VMUX_COMPOSITE1,
  454. INPUT(input)->vmux);
  455. break;
  456. default:
  457. cx231xx_errdev("%s: set_power_mode : Unknown Input %d !\n",
  458. __func__, INPUT(input)->type);
  459. break;
  460. }
  461. /* save the selection */
  462. dev->video_input = input;
  463. return status;
  464. }
  465. int cx231xx_set_decoder_video_input(struct cx231xx *dev,
  466. u8 pin_type, u8 input)
  467. {
  468. int status = 0;
  469. u32 value = 0;
  470. if (pin_type != dev->video_input) {
  471. status = cx231xx_afe_adjust_ref_count(dev, pin_type);
  472. if (status < 0) {
  473. cx231xx_errdev("%s: adjust_ref_count :Failed to set"
  474. "AFE input mux - errCode [%d]!\n",
  475. __func__, status);
  476. return status;
  477. }
  478. }
  479. /* call afe block to set video inputs */
  480. status = cx231xx_afe_set_input_mux(dev, input);
  481. if (status < 0) {
  482. cx231xx_errdev("%s: set_input_mux :Failed to set"
  483. " AFE input mux - errCode [%d]!\n",
  484. __func__, status);
  485. return status;
  486. }
  487. switch (pin_type) {
  488. case CX231XX_VMUX_COMPOSITE1:
  489. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  490. value |= (0 << 13) | (1 << 4);
  491. value &= ~(1 << 5);
  492. /* set [24:23] [22:15] to 0 */
  493. value &= (~(0x1ff8000));
  494. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  495. value |= 0x1000000;
  496. status = vid_blk_write_word(dev, AFE_CTRL, value);
  497. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  498. value |= (1 << 7);
  499. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  500. /* Set vip 1.1 output mode */
  501. status = cx231xx_read_modify_write_i2c_dword(dev,
  502. VID_BLK_I2C_ADDRESS,
  503. OUT_CTRL1,
  504. FLD_OUT_MODE,
  505. OUT_MODE_VIP11);
  506. /* Tell DIF object to go to baseband mode */
  507. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  508. if (status < 0) {
  509. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  510. " mode- errCode [%d]!\n",
  511. __func__, status);
  512. return status;
  513. }
  514. /* Read the DFE_CTRL1 register */
  515. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  516. /* enable the VBI_GATE_EN */
  517. value |= FLD_VBI_GATE_EN;
  518. /* Enable the auto-VGA enable */
  519. value |= FLD_VGA_AUTO_EN;
  520. /* Write it back */
  521. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  522. /* Disable auto config of registers */
  523. status = cx231xx_read_modify_write_i2c_dword(dev,
  524. VID_BLK_I2C_ADDRESS,
  525. MODE_CTRL, FLD_ACFG_DIS,
  526. cx231xx_set_field(FLD_ACFG_DIS, 1));
  527. /* Set CVBS input mode */
  528. status = cx231xx_read_modify_write_i2c_dword(dev,
  529. VID_BLK_I2C_ADDRESS,
  530. MODE_CTRL, FLD_INPUT_MODE,
  531. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
  532. break;
  533. case CX231XX_VMUX_SVIDEO:
  534. /* Disable the use of DIF */
  535. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  536. /* set [24:23] [22:15] to 0 */
  537. value &= (~(0x1ff8000));
  538. /* set FUNC_MODE[24:23] = 2
  539. IF_MOD[22:15] = 0 DCR_BYP_CH2[4:4] = 1; */
  540. value |= 0x1000010;
  541. status = vid_blk_write_word(dev, AFE_CTRL, value);
  542. /* Tell DIF object to go to baseband mode */
  543. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  544. if (status < 0) {
  545. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  546. " mode- errCode [%d]!\n",
  547. __func__, status);
  548. return status;
  549. }
  550. /* Read the DFE_CTRL1 register */
  551. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  552. /* enable the VBI_GATE_EN */
  553. value |= FLD_VBI_GATE_EN;
  554. /* Enable the auto-VGA enable */
  555. value |= FLD_VGA_AUTO_EN;
  556. /* Write it back */
  557. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  558. /* Disable auto config of registers */
  559. status = cx231xx_read_modify_write_i2c_dword(dev,
  560. VID_BLK_I2C_ADDRESS,
  561. MODE_CTRL, FLD_ACFG_DIS,
  562. cx231xx_set_field(FLD_ACFG_DIS, 1));
  563. /* Set YC input mode */
  564. status = cx231xx_read_modify_write_i2c_dword(dev,
  565. VID_BLK_I2C_ADDRESS,
  566. MODE_CTRL,
  567. FLD_INPUT_MODE,
  568. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_YC_1));
  569. /* Chroma to ADC2 */
  570. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  571. value |= FLD_CHROMA_IN_SEL; /* set the chroma in select */
  572. /* Clear VGA_SEL_CH2 and VGA_SEL_CH3 (bits 7 and 8)
  573. This sets them to use video
  574. rather than audio. Only one of the two will be in use. */
  575. value &= ~(FLD_VGA_SEL_CH2 | FLD_VGA_SEL_CH3);
  576. status = vid_blk_write_word(dev, AFE_CTRL, value);
  577. status = cx231xx_afe_set_mode(dev, AFE_MODE_BASEBAND);
  578. break;
  579. case CX231XX_VMUX_TELEVISION:
  580. case CX231XX_VMUX_CABLE:
  581. default:
  582. switch (dev->model) {
  583. case CX231XX_BOARD_CNXT_RDE_250:
  584. case CX231XX_BOARD_CNXT_RDU_250:
  585. /* Disable the use of DIF */
  586. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  587. value |= (0 << 13) | (1 << 4);
  588. value &= ~(1 << 5);
  589. /* set [24:23] [22:15] to 0 */
  590. value &= (~(0x1FF8000));
  591. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  592. value |= 0x1000000;
  593. status = vid_blk_write_word(dev, AFE_CTRL, value);
  594. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  595. value |= (1 << 7);
  596. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  597. /* Set vip 1.1 output mode */
  598. status = cx231xx_read_modify_write_i2c_dword(dev,
  599. VID_BLK_I2C_ADDRESS,
  600. OUT_CTRL1, FLD_OUT_MODE,
  601. OUT_MODE_VIP11);
  602. /* Tell DIF object to go to baseband mode */
  603. status = cx231xx_dif_set_standard(dev,
  604. DIF_USE_BASEBAND);
  605. if (status < 0) {
  606. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  607. " mode- errCode [%d]!\n",
  608. __func__, status);
  609. return status;
  610. }
  611. /* Read the DFE_CTRL1 register */
  612. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  613. /* enable the VBI_GATE_EN */
  614. value |= FLD_VBI_GATE_EN;
  615. /* Enable the auto-VGA enable */
  616. value |= FLD_VGA_AUTO_EN;
  617. /* Write it back */
  618. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  619. /* Disable auto config of registers */
  620. status = cx231xx_read_modify_write_i2c_dword(dev,
  621. VID_BLK_I2C_ADDRESS,
  622. MODE_CTRL, FLD_ACFG_DIS,
  623. cx231xx_set_field(FLD_ACFG_DIS, 1));
  624. /* Set CVBS input mode */
  625. status = cx231xx_read_modify_write_i2c_dword(dev,
  626. VID_BLK_I2C_ADDRESS,
  627. MODE_CTRL, FLD_INPUT_MODE,
  628. cx231xx_set_field(FLD_INPUT_MODE,
  629. INPUT_MODE_CVBS_0));
  630. break;
  631. default:
  632. /* Enable the DIF for the tuner */
  633. /* Reinitialize the DIF */
  634. status = cx231xx_dif_set_standard(dev, dev->norm);
  635. if (status < 0) {
  636. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  637. " mode- errCode [%d]!\n",
  638. __func__, status);
  639. return status;
  640. }
  641. /* Make sure bypass is cleared */
  642. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &value);
  643. /* Clear the bypass bit */
  644. value &= ~FLD_DIF_DIF_BYPASS;
  645. /* Enable the use of the DIF block */
  646. status = vid_blk_write_word(dev, DIF_MISC_CTRL, value);
  647. /* Read the DFE_CTRL1 register */
  648. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  649. /* Disable the VBI_GATE_EN */
  650. value &= ~FLD_VBI_GATE_EN;
  651. /* Enable the auto-VGA enable, AGC, and
  652. set the skip count to 2 */
  653. value |= FLD_VGA_AUTO_EN | FLD_AGC_AUTO_EN | 0x00200000;
  654. /* Write it back */
  655. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  656. /* Wait until AGC locks up */
  657. msleep(1);
  658. /* Disable the auto-VGA enable AGC */
  659. value &= ~(FLD_VGA_AUTO_EN);
  660. /* Write it back */
  661. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  662. /* Enable Polaris B0 AGC output */
  663. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  664. value |= (FLD_OEF_AGC_RF) |
  665. (FLD_OEF_AGC_IFVGA) |
  666. (FLD_OEF_AGC_IF);
  667. status = vid_blk_write_word(dev, PIN_CTRL, value);
  668. /* Set vip 1.1 output mode */
  669. status = cx231xx_read_modify_write_i2c_dword(dev,
  670. VID_BLK_I2C_ADDRESS,
  671. OUT_CTRL1, FLD_OUT_MODE,
  672. OUT_MODE_VIP11);
  673. /* Disable auto config of registers */
  674. status = cx231xx_read_modify_write_i2c_dword(dev,
  675. VID_BLK_I2C_ADDRESS,
  676. MODE_CTRL, FLD_ACFG_DIS,
  677. cx231xx_set_field(FLD_ACFG_DIS, 1));
  678. /* Set CVBS input mode */
  679. status = cx231xx_read_modify_write_i2c_dword(dev,
  680. VID_BLK_I2C_ADDRESS,
  681. MODE_CTRL, FLD_INPUT_MODE,
  682. cx231xx_set_field(FLD_INPUT_MODE,
  683. INPUT_MODE_CVBS_0));
  684. /* Set some bits in AFE_CTRL so that channel 2 or 3
  685. * is ready to receive audio */
  686. /* Clear clamp for channels 2 and 3 (bit 16-17) */
  687. /* Clear droop comp (bit 19-20) */
  688. /* Set VGA_SEL (for audio control) (bit 7-8) */
  689. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  690. value |= FLD_VGA_SEL_CH3 | FLD_VGA_SEL_CH2;
  691. status = vid_blk_write_word(dev, AFE_CTRL, value);
  692. break;
  693. }
  694. break;
  695. }
  696. /* Set raw VBI mode */
  697. status = cx231xx_read_modify_write_i2c_dword(dev,
  698. VID_BLK_I2C_ADDRESS,
  699. OUT_CTRL1, FLD_VBIHACTRAW_EN,
  700. cx231xx_set_field(FLD_VBIHACTRAW_EN, 1));
  701. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  702. if (value & 0x02) {
  703. value |= (1 << 19);
  704. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  705. }
  706. return status;
  707. }
  708. /*
  709. * Handle any video-mode specific overrides that are different
  710. * on a per video standards basis after touching the MODE_CTRL
  711. * register which resets many values for autodetect
  712. */
  713. int cx231xx_do_mode_ctrl_overrides(struct cx231xx *dev)
  714. {
  715. int status = 0;
  716. cx231xx_info("do_mode_ctrl_overrides : 0x%x\n",
  717. (unsigned int)dev->norm);
  718. /* Change the DFE_CTRL3 bp_percent to fix flagging */
  719. status = vid_blk_write_word(dev, DFE_CTRL3, 0xCD3F0280);
  720. if (dev->norm & (V4L2_STD_NTSC | V4L2_STD_PAL_M)) {
  721. cx231xx_info("do_mode_ctrl_overrides NTSC\n");
  722. /* Move the close caption lines out of active video,
  723. adjust the active video start point */
  724. status = cx231xx_read_modify_write_i2c_dword(dev,
  725. VID_BLK_I2C_ADDRESS,
  726. VERT_TIM_CTRL,
  727. FLD_VBLANK_CNT, 0x18);
  728. status = cx231xx_read_modify_write_i2c_dword(dev,
  729. VID_BLK_I2C_ADDRESS,
  730. VERT_TIM_CTRL,
  731. FLD_VACTIVE_CNT,
  732. 0x1E6000);
  733. status = cx231xx_read_modify_write_i2c_dword(dev,
  734. VID_BLK_I2C_ADDRESS,
  735. VERT_TIM_CTRL,
  736. FLD_V656BLANK_CNT,
  737. 0x1E000000);
  738. status = cx231xx_read_modify_write_i2c_dword(dev,
  739. VID_BLK_I2C_ADDRESS,
  740. HORIZ_TIM_CTRL,
  741. FLD_HBLANK_CNT,
  742. cx231xx_set_field
  743. (FLD_HBLANK_CNT, 0x79));
  744. } else if (dev->norm & V4L2_STD_SECAM) {
  745. cx231xx_info("do_mode_ctrl_overrides SECAM\n");
  746. status = cx231xx_read_modify_write_i2c_dword(dev,
  747. VID_BLK_I2C_ADDRESS,
  748. VERT_TIM_CTRL,
  749. FLD_VBLANK_CNT, 0x24);
  750. /* Adjust the active video horizontal start point */
  751. status = cx231xx_read_modify_write_i2c_dword(dev,
  752. VID_BLK_I2C_ADDRESS,
  753. HORIZ_TIM_CTRL,
  754. FLD_HBLANK_CNT,
  755. cx231xx_set_field
  756. (FLD_HBLANK_CNT, 0x85));
  757. } else {
  758. cx231xx_info("do_mode_ctrl_overrides PAL\n");
  759. status = cx231xx_read_modify_write_i2c_dword(dev,
  760. VID_BLK_I2C_ADDRESS,
  761. VERT_TIM_CTRL,
  762. FLD_VBLANK_CNT, 0x24);
  763. /* Adjust the active video horizontal start point */
  764. status = cx231xx_read_modify_write_i2c_dword(dev,
  765. VID_BLK_I2C_ADDRESS,
  766. HORIZ_TIM_CTRL,
  767. FLD_HBLANK_CNT,
  768. cx231xx_set_field
  769. (FLD_HBLANK_CNT, 0x85));
  770. }
  771. return status;
  772. }
  773. int cx231xx_set_audio_input(struct cx231xx *dev, u8 input)
  774. {
  775. int status = 0;
  776. enum AUDIO_INPUT ainput = AUDIO_INPUT_LINE;
  777. switch (INPUT(input)->amux) {
  778. case CX231XX_AMUX_VIDEO:
  779. ainput = AUDIO_INPUT_TUNER_TV;
  780. break;
  781. case CX231XX_AMUX_LINE_IN:
  782. status = cx231xx_i2s_blk_set_audio_input(dev, input);
  783. ainput = AUDIO_INPUT_LINE;
  784. break;
  785. default:
  786. break;
  787. }
  788. status = cx231xx_set_audio_decoder_input(dev, ainput);
  789. return status;
  790. }
  791. int cx231xx_set_audio_decoder_input(struct cx231xx *dev,
  792. enum AUDIO_INPUT audio_input)
  793. {
  794. u32 dwval;
  795. int status;
  796. u8 gen_ctrl;
  797. u32 value = 0;
  798. /* Put it in soft reset */
  799. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  800. gen_ctrl |= 1;
  801. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  802. switch (audio_input) {
  803. case AUDIO_INPUT_LINE:
  804. /* setup AUD_IO control from Merlin paralle output */
  805. value = cx231xx_set_field(FLD_AUD_CHAN1_SRC,
  806. AUD_CHAN_SRC_PARALLEL);
  807. status = vid_blk_write_word(dev, AUD_IO_CTRL, value);
  808. /* setup input to Merlin, SRC2 connect to AC97
  809. bypass upsample-by-2, slave mode, sony mode, left justify
  810. adr 091c, dat 01000000 */
  811. status = vid_blk_read_word(dev, AC97_CTL, &dwval);
  812. status = vid_blk_write_word(dev, AC97_CTL,
  813. (dwval | FLD_AC97_UP2X_BYPASS));
  814. /* select the parallel1 and SRC3 */
  815. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  816. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x0) |
  817. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x0) |
  818. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x0));
  819. /* unmute all, AC97 in, independence mode
  820. adr 08d0, data 0x00063073 */
  821. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063073);
  822. /* set AVC maximum threshold, adr 08d4, dat ffff0024 */
  823. status = vid_blk_read_word(dev, PATH1_VOL_CTL, &dwval);
  824. status = vid_blk_write_word(dev, PATH1_VOL_CTL,
  825. (dwval | FLD_PATH1_AVC_THRESHOLD));
  826. /* set SC maximum threshold, adr 08ec, dat ffffb3a3 */
  827. status = vid_blk_read_word(dev, PATH1_SC_CTL, &dwval);
  828. status = vid_blk_write_word(dev, PATH1_SC_CTL,
  829. (dwval | FLD_PATH1_SC_THRESHOLD));
  830. break;
  831. case AUDIO_INPUT_TUNER_TV:
  832. default:
  833. /* Setup SRC sources and clocks */
  834. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  835. cx231xx_set_field(FLD_SRC6_IN_SEL, 0x00) |
  836. cx231xx_set_field(FLD_SRC6_CLK_SEL, 0x01) |
  837. cx231xx_set_field(FLD_SRC5_IN_SEL, 0x00) |
  838. cx231xx_set_field(FLD_SRC5_CLK_SEL, 0x02) |
  839. cx231xx_set_field(FLD_SRC4_IN_SEL, 0x02) |
  840. cx231xx_set_field(FLD_SRC4_CLK_SEL, 0x03) |
  841. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x00) |
  842. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x00) |
  843. cx231xx_set_field(FLD_BASEBAND_BYPASS_CTL, 0x00) |
  844. cx231xx_set_field(FLD_AC97_SRC_SEL, 0x03) |
  845. cx231xx_set_field(FLD_I2S_SRC_SEL, 0x00) |
  846. cx231xx_set_field(FLD_PARALLEL2_SRC_SEL, 0x02) |
  847. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x01));
  848. /* Setup the AUD_IO control */
  849. status = vid_blk_write_word(dev, AUD_IO_CTRL,
  850. cx231xx_set_field(FLD_I2S_PORT_DIR, 0x00) |
  851. cx231xx_set_field(FLD_I2S_OUT_SRC, 0x00) |
  852. cx231xx_set_field(FLD_AUD_CHAN3_SRC, 0x00) |
  853. cx231xx_set_field(FLD_AUD_CHAN2_SRC, 0x00) |
  854. cx231xx_set_field(FLD_AUD_CHAN1_SRC, 0x03));
  855. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F063870);
  856. /* setAudioStandard(_audio_standard); */
  857. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063870);
  858. switch (dev->model) {
  859. case CX231XX_BOARD_CNXT_RDE_250:
  860. case CX231XX_BOARD_CNXT_RDU_250:
  861. status = cx231xx_read_modify_write_i2c_dword(dev,
  862. VID_BLK_I2C_ADDRESS,
  863. CHIP_CTRL,
  864. FLD_SIF_EN,
  865. cx231xx_set_field(FLD_SIF_EN, 1));
  866. break;
  867. default:
  868. break;
  869. }
  870. break;
  871. case AUDIO_INPUT_TUNER_FM:
  872. /* use SIF for FM radio
  873. setupFM();
  874. setAudioStandard(_audio_standard);
  875. */
  876. break;
  877. case AUDIO_INPUT_MUTE:
  878. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F011012);
  879. break;
  880. }
  881. /* Take it out of soft reset */
  882. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  883. gen_ctrl &= ~1;
  884. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  885. return status;
  886. }
  887. /* Set resolution of the video */
  888. int cx231xx_resolution_set(struct cx231xx *dev)
  889. {
  890. int width, height;
  891. u32 hscale, vscale;
  892. int status = 0;
  893. width = dev->width;
  894. height = dev->height;
  895. get_scale(dev, width, height, &hscale, &vscale);
  896. /* set horzontal scale */
  897. status = vid_blk_write_word(dev, HSCALE_CTRL, hscale);
  898. /* set vertical scale */
  899. status = vid_blk_write_word(dev, VSCALE_CTRL, vscale);
  900. return status;
  901. }
  902. /******************************************************************************
  903. * C H I P Specific C O N T R O L functions *
  904. ******************************************************************************/
  905. int cx231xx_init_ctrl_pin_status(struct cx231xx *dev)
  906. {
  907. u32 value;
  908. int status = 0;
  909. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  910. value |= (~dev->board.ctl_pin_status_mask);
  911. status = vid_blk_write_word(dev, PIN_CTRL, value);
  912. return status;
  913. }
  914. int cx231xx_set_agc_analog_digital_mux_select(struct cx231xx *dev,
  915. u8 analog_or_digital)
  916. {
  917. int status = 0;
  918. /* first set the direction to output */
  919. status = cx231xx_set_gpio_direction(dev,
  920. dev->board.
  921. agc_analog_digital_select_gpio, 1);
  922. /* 0 - demod ; 1 - Analog mode */
  923. status = cx231xx_set_gpio_value(dev,
  924. dev->board.agc_analog_digital_select_gpio,
  925. analog_or_digital);
  926. return status;
  927. }
  928. int cx231xx_enable_i2c_for_tuner(struct cx231xx *dev, u8 I2CIndex)
  929. {
  930. u8 value[4] = { 0, 0, 0, 0 };
  931. int status = 0;
  932. cx231xx_info("Changing the i2c port for tuner to %d\n", I2CIndex);
  933. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER,
  934. PWR_CTL_EN, value, 4);
  935. if (status < 0)
  936. return status;
  937. if (I2CIndex == I2C_1) {
  938. if (value[0] & I2C_DEMOD_EN) {
  939. value[0] &= ~I2C_DEMOD_EN;
  940. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  941. PWR_CTL_EN, value, 4);
  942. }
  943. } else {
  944. if (!(value[0] & I2C_DEMOD_EN)) {
  945. value[0] |= I2C_DEMOD_EN;
  946. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  947. PWR_CTL_EN, value, 4);
  948. }
  949. }
  950. return status;
  951. }
  952. /******************************************************************************
  953. * D I F - B L O C K C O N T R O L functions *
  954. ******************************************************************************/
  955. int cx231xx_dif_configure_C2HH_for_low_IF(struct cx231xx *dev, u32 mode,
  956. u32 function_mode, u32 standard)
  957. {
  958. int status = 0;
  959. if (mode == V4L2_TUNER_RADIO) {
  960. /* C2HH */
  961. /* lo if big signal */
  962. status = cx231xx_reg_mask_write(dev,
  963. VID_BLK_I2C_ADDRESS, 32,
  964. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  965. /* FUNC_MODE = DIF */
  966. status = cx231xx_reg_mask_write(dev,
  967. VID_BLK_I2C_ADDRESS, 32,
  968. AFE_CTRL_C2HH_SRC_CTRL, 23, 24, function_mode);
  969. /* IF_MODE */
  970. status = cx231xx_reg_mask_write(dev,
  971. VID_BLK_I2C_ADDRESS, 32,
  972. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xFF);
  973. /* no inv */
  974. status = cx231xx_reg_mask_write(dev,
  975. VID_BLK_I2C_ADDRESS, 32,
  976. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  977. } else if (standard != DIF_USE_BASEBAND) {
  978. if (standard & V4L2_STD_MN) {
  979. /* lo if big signal */
  980. status = cx231xx_reg_mask_write(dev,
  981. VID_BLK_I2C_ADDRESS, 32,
  982. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  983. /* FUNC_MODE = DIF */
  984. status = cx231xx_reg_mask_write(dev,
  985. VID_BLK_I2C_ADDRESS, 32,
  986. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  987. function_mode);
  988. /* IF_MODE */
  989. status = cx231xx_reg_mask_write(dev,
  990. VID_BLK_I2C_ADDRESS, 32,
  991. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xb);
  992. /* no inv */
  993. status = cx231xx_reg_mask_write(dev,
  994. VID_BLK_I2C_ADDRESS, 32,
  995. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  996. /* 0x124, AUD_CHAN1_SRC = 0x3 */
  997. status = cx231xx_reg_mask_write(dev,
  998. VID_BLK_I2C_ADDRESS, 32,
  999. AUD_IO_CTRL, 0, 31, 0x00000003);
  1000. } else if ((standard == V4L2_STD_PAL_I) |
  1001. (standard & V4L2_STD_SECAM)) {
  1002. /* C2HH setup */
  1003. /* lo if big signal */
  1004. status = cx231xx_reg_mask_write(dev,
  1005. VID_BLK_I2C_ADDRESS, 32,
  1006. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1007. /* FUNC_MODE = DIF */
  1008. status = cx231xx_reg_mask_write(dev,
  1009. VID_BLK_I2C_ADDRESS, 32,
  1010. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1011. function_mode);
  1012. /* IF_MODE */
  1013. status = cx231xx_reg_mask_write(dev,
  1014. VID_BLK_I2C_ADDRESS, 32,
  1015. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xF);
  1016. /* no inv */
  1017. status = cx231xx_reg_mask_write(dev,
  1018. VID_BLK_I2C_ADDRESS, 32,
  1019. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1020. } else {
  1021. /* default PAL BG */
  1022. /* C2HH setup */
  1023. /* lo if big signal */
  1024. status = cx231xx_reg_mask_write(dev,
  1025. VID_BLK_I2C_ADDRESS, 32,
  1026. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1027. /* FUNC_MODE = DIF */
  1028. status = cx231xx_reg_mask_write(dev,
  1029. VID_BLK_I2C_ADDRESS, 32,
  1030. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1031. function_mode);
  1032. /* IF_MODE */
  1033. status = cx231xx_reg_mask_write(dev,
  1034. VID_BLK_I2C_ADDRESS, 32,
  1035. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xE);
  1036. /* no inv */
  1037. status = cx231xx_reg_mask_write(dev,
  1038. VID_BLK_I2C_ADDRESS, 32,
  1039. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1040. }
  1041. }
  1042. return status;
  1043. }
  1044. int cx231xx_dif_set_standard(struct cx231xx *dev, u32 standard)
  1045. {
  1046. int status = 0;
  1047. u32 dif_misc_ctrl_value = 0;
  1048. u32 func_mode = 0;
  1049. cx231xx_info("%s: setStandard to %x\n", __func__, standard);
  1050. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &dif_misc_ctrl_value);
  1051. if (standard != DIF_USE_BASEBAND)
  1052. dev->norm = standard;
  1053. switch (dev->model) {
  1054. case CX231XX_BOARD_CNXT_RDE_250:
  1055. case CX231XX_BOARD_CNXT_RDU_250:
  1056. func_mode = 0x03;
  1057. break;
  1058. default:
  1059. func_mode = 0x01;
  1060. }
  1061. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1062. func_mode, standard);
  1063. if (standard == DIF_USE_BASEBAND) { /* base band */
  1064. /* There is a different SRC_PHASE_INC value
  1065. for baseband vs. DIF */
  1066. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0xDF7DF83);
  1067. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1068. &dif_misc_ctrl_value);
  1069. dif_misc_ctrl_value |= FLD_DIF_DIF_BYPASS;
  1070. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1071. dif_misc_ctrl_value);
  1072. } else if (standard & V4L2_STD_PAL_D) {
  1073. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1074. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1075. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1076. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1077. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1078. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1079. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1080. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1081. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1082. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1083. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1084. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1085. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1086. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1087. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1088. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1089. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1090. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1091. 0x26001700);
  1092. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1093. DIF_AGC_RF_CURRENT, 0, 31,
  1094. 0x00002660);
  1095. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1096. DIF_VIDEO_AGC_CTRL, 0, 31,
  1097. 0x72500800);
  1098. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1099. DIF_VID_AUD_OVERRIDE, 0, 31,
  1100. 0x27000100);
  1101. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1102. DIF_AV_SEP_CTRL, 0, 31, 0x3F3934EA);
  1103. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1104. DIF_COMP_FLT_CTRL, 0, 31,
  1105. 0x00000000);
  1106. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1107. DIF_SRC_PHASE_INC, 0, 31,
  1108. 0x1befbf06);
  1109. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1110. DIF_SRC_GAIN_CONTROL, 0, 31,
  1111. 0x000035e8);
  1112. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1113. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1114. /* Save the Spec Inversion value */
  1115. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1116. dif_misc_ctrl_value |= 0x3a023F11;
  1117. } else if (standard & V4L2_STD_PAL_I) {
  1118. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1119. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1120. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1121. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1122. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1123. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1124. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1125. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1126. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1127. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1128. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1129. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1130. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1131. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1132. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1133. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1134. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1135. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1136. 0x26001700);
  1137. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1138. DIF_AGC_RF_CURRENT, 0, 31,
  1139. 0x00002660);
  1140. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1141. DIF_VIDEO_AGC_CTRL, 0, 31,
  1142. 0x72500800);
  1143. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1144. DIF_VID_AUD_OVERRIDE, 0, 31,
  1145. 0x27000100);
  1146. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1147. DIF_AV_SEP_CTRL, 0, 31, 0x5F39A934);
  1148. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1149. DIF_COMP_FLT_CTRL, 0, 31,
  1150. 0x00000000);
  1151. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1152. DIF_SRC_PHASE_INC, 0, 31,
  1153. 0x1befbf06);
  1154. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1155. DIF_SRC_GAIN_CONTROL, 0, 31,
  1156. 0x000035e8);
  1157. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1158. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1159. /* Save the Spec Inversion value */
  1160. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1161. dif_misc_ctrl_value |= 0x3a033F11;
  1162. } else if (standard & V4L2_STD_PAL_M) {
  1163. /* improved Low Frequency Phase Noise */
  1164. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1165. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1166. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1167. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1168. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1169. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1170. 0x26001700);
  1171. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1172. 0x00002660);
  1173. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1174. 0x72500800);
  1175. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1176. 0x27000100);
  1177. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x012c405d);
  1178. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1179. 0x009f50c1);
  1180. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1181. 0x1befbf06);
  1182. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1183. 0x000035e8);
  1184. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1185. 0x00000000);
  1186. /* Save the Spec Inversion value */
  1187. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1188. dif_misc_ctrl_value |= 0x3A0A3F10;
  1189. } else if (standard & (V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {
  1190. /* improved Low Frequency Phase Noise */
  1191. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1192. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1193. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1194. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1195. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1196. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1197. 0x26001700);
  1198. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1199. 0x00002660);
  1200. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1201. 0x72500800);
  1202. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1203. 0x27000100);
  1204. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL,
  1205. 0x012c405d);
  1206. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1207. 0x009f50c1);
  1208. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1209. 0x1befbf06);
  1210. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1211. 0x000035e8);
  1212. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1213. 0x00000000);
  1214. /* Save the Spec Inversion value */
  1215. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1216. dif_misc_ctrl_value = 0x3A093F10;
  1217. } else if (standard &
  1218. (V4L2_STD_SECAM_B | V4L2_STD_SECAM_D | V4L2_STD_SECAM_G |
  1219. V4L2_STD_SECAM_K | V4L2_STD_SECAM_K1)) {
  1220. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1221. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1222. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1223. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1224. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1225. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1226. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1227. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1228. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1229. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1230. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1231. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1232. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1233. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1234. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1235. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1236. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1237. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1238. 0x26001700);
  1239. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1240. DIF_AGC_RF_CURRENT, 0, 31,
  1241. 0x00002660);
  1242. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1243. DIF_VID_AUD_OVERRIDE, 0, 31,
  1244. 0x27000100);
  1245. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1246. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1247. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1248. DIF_COMP_FLT_CTRL, 0, 31,
  1249. 0x00000000);
  1250. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1251. DIF_SRC_PHASE_INC, 0, 31,
  1252. 0x1befbf06);
  1253. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1254. DIF_SRC_GAIN_CONTROL, 0, 31,
  1255. 0x000035e8);
  1256. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1257. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1258. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1259. DIF_VIDEO_AGC_CTRL, 0, 31,
  1260. 0xf4000000);
  1261. /* Save the Spec Inversion value */
  1262. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1263. dif_misc_ctrl_value |= 0x3a023F11;
  1264. } else if (standard & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_LC)) {
  1265. /* Is it SECAM_L1? */
  1266. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1267. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1268. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1269. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1270. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1271. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1272. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1273. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1274. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1275. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1276. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1277. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1278. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1279. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1280. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1281. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1282. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1283. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1284. 0x26001700);
  1285. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1286. DIF_AGC_RF_CURRENT, 0, 31,
  1287. 0x00002660);
  1288. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1289. DIF_VID_AUD_OVERRIDE, 0, 31,
  1290. 0x27000100);
  1291. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1292. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1293. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1294. DIF_COMP_FLT_CTRL, 0, 31,
  1295. 0x00000000);
  1296. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1297. DIF_SRC_PHASE_INC, 0, 31,
  1298. 0x1befbf06);
  1299. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1300. DIF_SRC_GAIN_CONTROL, 0, 31,
  1301. 0x000035e8);
  1302. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1303. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1304. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1305. DIF_VIDEO_AGC_CTRL, 0, 31,
  1306. 0xf2560000);
  1307. /* Save the Spec Inversion value */
  1308. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1309. dif_misc_ctrl_value |= 0x3a023F11;
  1310. } else if (standard & V4L2_STD_NTSC_M) {
  1311. /* V4L2_STD_NTSC_M (75 IRE Setup) Or
  1312. V4L2_STD_NTSC_M_JP (Japan, 0 IRE Setup) */
  1313. /* For NTSC the centre frequency of video coming out of
  1314. sidewinder is around 7.1MHz or 3.6MHz depending on the
  1315. spectral inversion. so for a non spectrally inverted channel
  1316. the pll freq word is 0x03420c49
  1317. */
  1318. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0x6503BC0C);
  1319. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xBD038C85);
  1320. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1DB4640A);
  1321. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1322. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C0380);
  1323. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1324. 0x26001700);
  1325. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1326. 0x00002660);
  1327. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1328. 0x04000800);
  1329. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1330. 0x27000100);
  1331. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x01296e1f);
  1332. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1333. 0x009f50c1);
  1334. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1335. 0x1befbf06);
  1336. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1337. 0x000035e8);
  1338. status = vid_blk_write_word(dev, DIF_AGC_CTRL_IF, 0xC2262600);
  1339. status = vid_blk_write_word(dev, DIF_AGC_CTRL_INT,
  1340. 0xC2262600);
  1341. status = vid_blk_write_word(dev, DIF_AGC_CTRL_RF, 0xC2262600);
  1342. /* Save the Spec Inversion value */
  1343. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1344. dif_misc_ctrl_value |= 0x3a003F10;
  1345. } else {
  1346. /* default PAL BG */
  1347. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1348. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1349. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1350. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1351. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1352. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1353. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1354. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1355. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1356. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1357. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1358. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1359. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1360. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1361. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1362. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1363. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1364. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1365. 0x26001700);
  1366. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1367. DIF_AGC_RF_CURRENT, 0, 31,
  1368. 0x00002660);
  1369. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1370. DIF_VIDEO_AGC_CTRL, 0, 31,
  1371. 0x72500800);
  1372. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1373. DIF_VID_AUD_OVERRIDE, 0, 31,
  1374. 0x27000100);
  1375. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1376. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530EC);
  1377. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1378. DIF_COMP_FLT_CTRL, 0, 31,
  1379. 0x00A653A8);
  1380. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1381. DIF_SRC_PHASE_INC, 0, 31,
  1382. 0x1befbf06);
  1383. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1384. DIF_SRC_GAIN_CONTROL, 0, 31,
  1385. 0x000035e8);
  1386. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1387. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1388. /* Save the Spec Inversion value */
  1389. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1390. dif_misc_ctrl_value |= 0x3a013F11;
  1391. }
  1392. /* The AGC values should be the same for all standards,
  1393. AUD_SRC_SEL[19] should always be disabled */
  1394. dif_misc_ctrl_value &= ~FLD_DIF_AUD_SRC_SEL;
  1395. /* It is still possible to get Set Standard calls even when we
  1396. are in FM mode.
  1397. This is done to override the value for FM. */
  1398. if (dev->active_mode == V4L2_TUNER_RADIO)
  1399. dif_misc_ctrl_value = 0x7a080000;
  1400. /* Write the calculated value for misc ontrol register */
  1401. status = vid_blk_write_word(dev, DIF_MISC_CTRL, dif_misc_ctrl_value);
  1402. return status;
  1403. }
  1404. int cx231xx_tuner_pre_channel_change(struct cx231xx *dev)
  1405. {
  1406. int status = 0;
  1407. u32 dwval;
  1408. /* Set the RF and IF k_agc values to 3 */
  1409. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1410. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1411. dwval |= 0x33000000;
  1412. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1413. return status;
  1414. }
  1415. int cx231xx_tuner_post_channel_change(struct cx231xx *dev)
  1416. {
  1417. int status = 0;
  1418. u32 dwval;
  1419. /* Set the RF and IF k_agc values to 4 for PAL/NTSC and 8 for
  1420. * SECAM L/B/D standards */
  1421. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1422. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1423. if (dev->norm & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_B |
  1424. V4L2_STD_SECAM_D))
  1425. dwval |= 0x88000000;
  1426. else
  1427. dwval |= 0x44000000;
  1428. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1429. return status;
  1430. }
  1431. /******************************************************************************
  1432. * I 2 S - B L O C K C O N T R O L functions *
  1433. ******************************************************************************/
  1434. int cx231xx_i2s_blk_initialize(struct cx231xx *dev)
  1435. {
  1436. int status = 0;
  1437. u32 value;
  1438. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1439. CH_PWR_CTRL1, 1, &value, 1);
  1440. /* enables clock to delta-sigma and decimation filter */
  1441. value |= 0x80;
  1442. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1443. CH_PWR_CTRL1, 1, value, 1);
  1444. /* power up all channel */
  1445. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1446. CH_PWR_CTRL2, 1, 0x00, 1);
  1447. return status;
  1448. }
  1449. int cx231xx_i2s_blk_update_power_control(struct cx231xx *dev,
  1450. enum AV_MODE avmode)
  1451. {
  1452. int status = 0;
  1453. u32 value = 0;
  1454. if (avmode != POLARIS_AVMODE_ENXTERNAL_AV) {
  1455. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1456. CH_PWR_CTRL2, 1, &value, 1);
  1457. value |= 0xfe;
  1458. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1459. CH_PWR_CTRL2, 1, value, 1);
  1460. } else {
  1461. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1462. CH_PWR_CTRL2, 1, 0x00, 1);
  1463. }
  1464. return status;
  1465. }
  1466. /* set i2s_blk for audio input types */
  1467. int cx231xx_i2s_blk_set_audio_input(struct cx231xx *dev, u8 audio_input)
  1468. {
  1469. int status = 0;
  1470. switch (audio_input) {
  1471. case CX231XX_AMUX_LINE_IN:
  1472. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1473. CH_PWR_CTRL2, 1, 0x00, 1);
  1474. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1475. CH_PWR_CTRL1, 1, 0x80, 1);
  1476. break;
  1477. case CX231XX_AMUX_VIDEO:
  1478. default:
  1479. break;
  1480. }
  1481. dev->ctl_ainput = audio_input;
  1482. return status;
  1483. }
  1484. /******************************************************************************
  1485. * P O W E R C O N T R O L functions *
  1486. ******************************************************************************/
  1487. int cx231xx_set_power_mode(struct cx231xx *dev, enum AV_MODE mode)
  1488. {
  1489. u8 value[4] = { 0, 0, 0, 0 };
  1490. u32 tmp = 0;
  1491. int status = 0;
  1492. if (dev->power_mode != mode)
  1493. dev->power_mode = mode;
  1494. else {
  1495. cx231xx_info(" setPowerMode::mode = %d, No Change req.\n",
  1496. mode);
  1497. return 0;
  1498. }
  1499. cx231xx_info(" setPowerMode::mode = %d\n", mode);
  1500. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1501. 4);
  1502. if (status < 0)
  1503. return status;
  1504. tmp = *((u32 *) value);
  1505. switch (mode) {
  1506. case POLARIS_AVMODE_ENXTERNAL_AV:
  1507. tmp &= (~PWR_MODE_MASK);
  1508. tmp |= PWR_AV_EN;
  1509. value[0] = (u8) tmp;
  1510. value[1] = (u8) (tmp >> 8);
  1511. value[2] = (u8) (tmp >> 16);
  1512. value[3] = (u8) (tmp >> 24);
  1513. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1514. PWR_CTL_EN, value, 4);
  1515. msleep(PWR_SLEEP_INTERVAL);
  1516. tmp |= PWR_ISO_EN;
  1517. value[0] = (u8) tmp;
  1518. value[1] = (u8) (tmp >> 8);
  1519. value[2] = (u8) (tmp >> 16);
  1520. value[3] = (u8) (tmp >> 24);
  1521. status =
  1522. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1523. value, 4);
  1524. msleep(PWR_SLEEP_INTERVAL);
  1525. tmp |= POLARIS_AVMODE_ENXTERNAL_AV;
  1526. value[0] = (u8) tmp;
  1527. value[1] = (u8) (tmp >> 8);
  1528. value[2] = (u8) (tmp >> 16);
  1529. value[3] = (u8) (tmp >> 24);
  1530. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1531. PWR_CTL_EN, value, 4);
  1532. /* reset state of xceive tuner */
  1533. dev->xc_fw_load_done = 0;
  1534. break;
  1535. case POLARIS_AVMODE_ANALOGT_TV:
  1536. tmp &= (~PWR_DEMOD_EN);
  1537. tmp |= (I2C_DEMOD_EN);
  1538. value[0] = (u8) tmp;
  1539. value[1] = (u8) (tmp >> 8);
  1540. value[2] = (u8) (tmp >> 16);
  1541. value[3] = (u8) (tmp >> 24);
  1542. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1543. PWR_CTL_EN, value, 4);
  1544. msleep(PWR_SLEEP_INTERVAL);
  1545. if (!(tmp & PWR_TUNER_EN)) {
  1546. tmp |= (PWR_TUNER_EN);
  1547. value[0] = (u8) tmp;
  1548. value[1] = (u8) (tmp >> 8);
  1549. value[2] = (u8) (tmp >> 16);
  1550. value[3] = (u8) (tmp >> 24);
  1551. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1552. PWR_CTL_EN, value, 4);
  1553. msleep(PWR_SLEEP_INTERVAL);
  1554. }
  1555. if (!(tmp & PWR_AV_EN)) {
  1556. tmp |= PWR_AV_EN;
  1557. value[0] = (u8) tmp;
  1558. value[1] = (u8) (tmp >> 8);
  1559. value[2] = (u8) (tmp >> 16);
  1560. value[3] = (u8) (tmp >> 24);
  1561. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1562. PWR_CTL_EN, value, 4);
  1563. msleep(PWR_SLEEP_INTERVAL);
  1564. }
  1565. if (!(tmp & PWR_ISO_EN)) {
  1566. tmp |= PWR_ISO_EN;
  1567. value[0] = (u8) tmp;
  1568. value[1] = (u8) (tmp >> 8);
  1569. value[2] = (u8) (tmp >> 16);
  1570. value[3] = (u8) (tmp >> 24);
  1571. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1572. PWR_CTL_EN, value, 4);
  1573. msleep(PWR_SLEEP_INTERVAL);
  1574. }
  1575. if (!(tmp & POLARIS_AVMODE_ANALOGT_TV)) {
  1576. tmp |= POLARIS_AVMODE_ANALOGT_TV;
  1577. value[0] = (u8) tmp;
  1578. value[1] = (u8) (tmp >> 8);
  1579. value[2] = (u8) (tmp >> 16);
  1580. value[3] = (u8) (tmp >> 24);
  1581. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1582. PWR_CTL_EN, value, 4);
  1583. msleep(PWR_SLEEP_INTERVAL);
  1584. }
  1585. if ((dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
  1586. (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
  1587. /* tuner path to channel 1 from port 3 */
  1588. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  1589. if (dev->cx231xx_reset_analog_tuner)
  1590. dev->cx231xx_reset_analog_tuner(dev);
  1591. }
  1592. break;
  1593. case POLARIS_AVMODE_DIGITAL:
  1594. if (!(tmp & PWR_TUNER_EN)) {
  1595. tmp |= (PWR_TUNER_EN);
  1596. value[0] = (u8) tmp;
  1597. value[1] = (u8) (tmp >> 8);
  1598. value[2] = (u8) (tmp >> 16);
  1599. value[3] = (u8) (tmp >> 24);
  1600. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1601. PWR_CTL_EN, value, 4);
  1602. msleep(PWR_SLEEP_INTERVAL);
  1603. }
  1604. if (!(tmp & PWR_AV_EN)) {
  1605. tmp |= PWR_AV_EN;
  1606. value[0] = (u8) tmp;
  1607. value[1] = (u8) (tmp >> 8);
  1608. value[2] = (u8) (tmp >> 16);
  1609. value[3] = (u8) (tmp >> 24);
  1610. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1611. PWR_CTL_EN, value, 4);
  1612. msleep(PWR_SLEEP_INTERVAL);
  1613. }
  1614. if (!(tmp & PWR_ISO_EN)) {
  1615. tmp |= PWR_ISO_EN;
  1616. value[0] = (u8) tmp;
  1617. value[1] = (u8) (tmp >> 8);
  1618. value[2] = (u8) (tmp >> 16);
  1619. value[3] = (u8) (tmp >> 24);
  1620. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1621. PWR_CTL_EN, value, 4);
  1622. msleep(PWR_SLEEP_INTERVAL);
  1623. }
  1624. tmp |= POLARIS_AVMODE_DIGITAL | I2C_DEMOD_EN;
  1625. value[0] = (u8) tmp;
  1626. value[1] = (u8) (tmp >> 8);
  1627. value[2] = (u8) (tmp >> 16);
  1628. value[3] = (u8) (tmp >> 24);
  1629. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1630. PWR_CTL_EN, value, 4);
  1631. msleep(PWR_SLEEP_INTERVAL);
  1632. if (!(tmp & PWR_DEMOD_EN)) {
  1633. tmp |= PWR_DEMOD_EN;
  1634. value[0] = (u8) tmp;
  1635. value[1] = (u8) (tmp >> 8);
  1636. value[2] = (u8) (tmp >> 16);
  1637. value[3] = (u8) (tmp >> 24);
  1638. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1639. PWR_CTL_EN, value, 4);
  1640. msleep(PWR_SLEEP_INTERVAL);
  1641. }
  1642. if ((dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
  1643. (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
  1644. /* tuner path to channel 1 from port 3 */
  1645. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  1646. if (dev->cx231xx_reset_analog_tuner)
  1647. dev->cx231xx_reset_analog_tuner(dev);
  1648. }
  1649. break;
  1650. default:
  1651. break;
  1652. }
  1653. msleep(PWR_SLEEP_INTERVAL);
  1654. /* For power saving, only enable Pwr_resetout_n
  1655. when digital TV is selected. */
  1656. if (mode == POLARIS_AVMODE_DIGITAL) {
  1657. tmp |= PWR_RESETOUT_EN;
  1658. value[0] = (u8) tmp;
  1659. value[1] = (u8) (tmp >> 8);
  1660. value[2] = (u8) (tmp >> 16);
  1661. value[3] = (u8) (tmp >> 24);
  1662. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1663. PWR_CTL_EN, value, 4);
  1664. msleep(PWR_SLEEP_INTERVAL);
  1665. }
  1666. /* update power control for afe */
  1667. status = cx231xx_afe_update_power_control(dev, mode);
  1668. /* update power control for i2s_blk */
  1669. status = cx231xx_i2s_blk_update_power_control(dev, mode);
  1670. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1671. 4);
  1672. cx231xx_info(" The data of PWR_CTL_EN register 0x74"
  1673. "=0x%0x,0x%0x,0x%0x,0x%0x\n",
  1674. value[0], value[1], value[2], value[3]);
  1675. return status;
  1676. }
  1677. int cx231xx_power_suspend(struct cx231xx *dev)
  1678. {
  1679. u8 value[4] = { 0, 0, 0, 0 };
  1680. u32 tmp = 0;
  1681. int status = 0;
  1682. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  1683. value, 4);
  1684. if (status > 0)
  1685. return status;
  1686. tmp = *((u32 *) value);
  1687. tmp &= (~PWR_MODE_MASK);
  1688. value[0] = (u8) tmp;
  1689. value[1] = (u8) (tmp >> 8);
  1690. value[2] = (u8) (tmp >> 16);
  1691. value[3] = (u8) (tmp >> 24);
  1692. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1693. value, 4);
  1694. return status;
  1695. }
  1696. /******************************************************************************
  1697. * S T R E A M C O N T R O L functions *
  1698. ******************************************************************************/
  1699. int cx231xx_start_stream(struct cx231xx *dev, u32 ep_mask)
  1700. {
  1701. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  1702. u32 tmp = 0;
  1703. int status = 0;
  1704. cx231xx_info("cx231xx_start_stream():: ep_mask = %x\n", ep_mask);
  1705. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  1706. value, 4);
  1707. if (status < 0)
  1708. return status;
  1709. tmp = *((u32 *) value);
  1710. tmp |= ep_mask;
  1711. value[0] = (u8) tmp;
  1712. value[1] = (u8) (tmp >> 8);
  1713. value[2] = (u8) (tmp >> 16);
  1714. value[3] = (u8) (tmp >> 24);
  1715. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  1716. value, 4);
  1717. return status;
  1718. }
  1719. int cx231xx_stop_stream(struct cx231xx *dev, u32 ep_mask)
  1720. {
  1721. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  1722. u32 tmp = 0;
  1723. int status = 0;
  1724. cx231xx_info("cx231xx_stop_stream():: ep_mask = %x\n", ep_mask);
  1725. status =
  1726. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET, value, 4);
  1727. if (status < 0)
  1728. return status;
  1729. tmp = *((u32 *) value);
  1730. tmp &= (~ep_mask);
  1731. value[0] = (u8) tmp;
  1732. value[1] = (u8) (tmp >> 8);
  1733. value[2] = (u8) (tmp >> 16);
  1734. value[3] = (u8) (tmp >> 24);
  1735. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  1736. value, 4);
  1737. return status;
  1738. }
  1739. int cx231xx_initialize_stream_xfer(struct cx231xx *dev, u32 media_type)
  1740. {
  1741. int status = 0;
  1742. if (dev->udev->speed == USB_SPEED_HIGH) {
  1743. switch (media_type) {
  1744. case 81: /* audio */
  1745. cx231xx_info("%s: Audio enter HANC\n", __func__);
  1746. status =
  1747. cx231xx_mode_register(dev, TS_MODE_REG, 0x9300);
  1748. break;
  1749. case 2: /* vbi */
  1750. cx231xx_info("%s: set vanc registers\n", __func__);
  1751. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x300);
  1752. break;
  1753. case 3: /* sliced cc */
  1754. cx231xx_info("%s: set hanc registers\n", __func__);
  1755. status =
  1756. cx231xx_mode_register(dev, TS_MODE_REG, 0x1300);
  1757. break;
  1758. case 0: /* video */
  1759. cx231xx_info("%s: set video registers\n", __func__);
  1760. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  1761. break;
  1762. case 4: /* ts1 */
  1763. cx231xx_info("%s: set ts1 registers\n", __func__);
  1764. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  1765. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  1766. break;
  1767. case 6: /* ts1 parallel mode */
  1768. cx231xx_info("%s: set ts1 parrallel mode registers\n",
  1769. __func__);
  1770. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  1771. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  1772. break;
  1773. }
  1774. } else {
  1775. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  1776. }
  1777. return status;
  1778. }
  1779. int cx231xx_capture_start(struct cx231xx *dev, int start, u8 media_type)
  1780. {
  1781. int rc;
  1782. u32 ep_mask = -1;
  1783. struct pcb_config *pcb_config;
  1784. /* get EP for media type */
  1785. pcb_config = (struct pcb_config *)&dev->current_pcb_config;
  1786. if (pcb_config->config_num == 1) {
  1787. switch (media_type) {
  1788. case 0: /* Video */
  1789. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  1790. break;
  1791. case 1: /* Audio */
  1792. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  1793. break;
  1794. case 2: /* Vbi */
  1795. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  1796. break;
  1797. case 3: /* Sliced_cc */
  1798. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  1799. break;
  1800. case 4: /* ts1 */
  1801. case 6: /* ts1 parallel mode */
  1802. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  1803. break;
  1804. case 5: /* ts2 */
  1805. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  1806. break;
  1807. }
  1808. } else if (pcb_config->config_num > 1) {
  1809. switch (media_type) {
  1810. case 0: /* Video */
  1811. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  1812. break;
  1813. case 1: /* Audio */
  1814. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  1815. break;
  1816. case 2: /* Vbi */
  1817. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  1818. break;
  1819. case 3: /* Sliced_cc */
  1820. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  1821. break;
  1822. case 4: /* ts1 */
  1823. case 6: /* ts1 parallel mode */
  1824. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  1825. break;
  1826. case 5: /* ts2 */
  1827. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  1828. break;
  1829. }
  1830. }
  1831. if (start) {
  1832. rc = cx231xx_initialize_stream_xfer(dev, media_type);
  1833. if (rc < 0)
  1834. return rc;
  1835. /* enable video capture */
  1836. if (ep_mask > 0)
  1837. rc = cx231xx_start_stream(dev, ep_mask);
  1838. } else {
  1839. /* disable video capture */
  1840. if (ep_mask > 0)
  1841. rc = cx231xx_stop_stream(dev, ep_mask);
  1842. }
  1843. if (dev->mode == CX231XX_ANALOG_MODE)
  1844. ;/* do any in Analog mode */
  1845. else
  1846. ;/* do any in digital mode */
  1847. return rc;
  1848. }
  1849. EXPORT_SYMBOL_GPL(cx231xx_capture_start);
  1850. /*****************************************************************************
  1851. * G P I O B I T control functions *
  1852. ******************************************************************************/
  1853. int cx231xx_set_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 * gpio_val)
  1854. {
  1855. int status = 0;
  1856. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 0);
  1857. return status;
  1858. }
  1859. int cx231xx_get_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 * gpio_val)
  1860. {
  1861. int status = 0;
  1862. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 1);
  1863. return status;
  1864. }
  1865. /*
  1866. * cx231xx_set_gpio_direction
  1867. * Sets the direction of the GPIO pin to input or output
  1868. *
  1869. * Parameters :
  1870. * pin_number : The GPIO Pin number to program the direction for
  1871. * from 0 to 31
  1872. * pin_value : The Direction of the GPIO Pin under reference.
  1873. * 0 = Input direction
  1874. * 1 = Output direction
  1875. */
  1876. int cx231xx_set_gpio_direction(struct cx231xx *dev,
  1877. int pin_number, int pin_value)
  1878. {
  1879. int status = 0;
  1880. u32 value = 0;
  1881. /* Check for valid pin_number - if 32 , bail out */
  1882. if (pin_number >= 32)
  1883. return -EINVAL;
  1884. /* input */
  1885. if (pin_value == 0)
  1886. value = dev->gpio_dir & (~(1 << pin_number)); /* clear */
  1887. else
  1888. value = dev->gpio_dir | (1 << pin_number);
  1889. status = cx231xx_set_gpio_bit(dev, value, (u8 *) &dev->gpio_val);
  1890. /* cache the value for future */
  1891. dev->gpio_dir = value;
  1892. return status;
  1893. }
  1894. /*
  1895. * cx231xx_set_gpio_value
  1896. * Sets the value of the GPIO pin to Logic high or low. The Pin under
  1897. * reference should ALREADY BE SET IN OUTPUT MODE !!!!!!!!!
  1898. *
  1899. * Parameters :
  1900. * pin_number : The GPIO Pin number to program the direction for
  1901. * pin_value : The value of the GPIO Pin under reference.
  1902. * 0 = set it to 0
  1903. * 1 = set it to 1
  1904. */
  1905. int cx231xx_set_gpio_value(struct cx231xx *dev, int pin_number, int pin_value)
  1906. {
  1907. int status = 0;
  1908. u32 value = 0;
  1909. /* Check for valid pin_number - if 0xFF , bail out */
  1910. if (pin_number >= 32)
  1911. return -EINVAL;
  1912. /* first do a sanity check - if the Pin is not output, make it output */
  1913. if ((dev->gpio_dir & (1 << pin_number)) == 0x00) {
  1914. /* It was in input mode */
  1915. value = dev->gpio_dir | (1 << pin_number);
  1916. dev->gpio_dir = value;
  1917. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  1918. (u8 *) &dev->gpio_val);
  1919. value = 0;
  1920. }
  1921. if (pin_value == 0)
  1922. value = dev->gpio_val & (~(1 << pin_number));
  1923. else
  1924. value = dev->gpio_val | (1 << pin_number);
  1925. /* store the value */
  1926. dev->gpio_val = value;
  1927. /* toggle bit0 of GP_IO */
  1928. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1929. return status;
  1930. }
  1931. /*****************************************************************************
  1932. * G P I O I2C related functions *
  1933. ******************************************************************************/
  1934. int cx231xx_gpio_i2c_start(struct cx231xx *dev)
  1935. {
  1936. int status = 0;
  1937. /* set SCL to output 1 ; set SDA to output 1 */
  1938. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  1939. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  1940. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  1941. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  1942. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1943. if (status < 0)
  1944. return -EINVAL;
  1945. /* set SCL to output 1; set SDA to output 0 */
  1946. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  1947. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1948. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1949. if (status < 0)
  1950. return -EINVAL;
  1951. /* set SCL to output 0; set SDA to output 0 */
  1952. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  1953. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1954. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1955. if (status < 0)
  1956. return -EINVAL;
  1957. return status;
  1958. }
  1959. int cx231xx_gpio_i2c_end(struct cx231xx *dev)
  1960. {
  1961. int status = 0;
  1962. /* set SCL to output 0; set SDA to output 0 */
  1963. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  1964. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  1965. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  1966. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1967. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1968. if (status < 0)
  1969. return -EINVAL;
  1970. /* set SCL to output 1; set SDA to output 0 */
  1971. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  1972. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1973. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1974. if (status < 0)
  1975. return -EINVAL;
  1976. /* set SCL to input ,release SCL cable control
  1977. set SDA to input ,release SDA cable control */
  1978. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  1979. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  1980. status =
  1981. cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1982. if (status < 0)
  1983. return -EINVAL;
  1984. return status;
  1985. }
  1986. int cx231xx_gpio_i2c_write_byte(struct cx231xx *dev, u8 data)
  1987. {
  1988. int status = 0;
  1989. u8 i;
  1990. /* set SCL to output ; set SDA to output */
  1991. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  1992. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  1993. for (i = 0; i < 8; i++) {
  1994. if (((data << i) & 0x80) == 0) {
  1995. /* set SCL to output 0; set SDA to output 0 */
  1996. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  1997. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1998. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  1999. (u8 *)&dev->gpio_val);
  2000. /* set SCL to output 1; set SDA to output 0 */
  2001. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2002. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2003. (u8 *)&dev->gpio_val);
  2004. /* set SCL to output 0; set SDA to output 0 */
  2005. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2006. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2007. (u8 *)&dev->gpio_val);
  2008. } else {
  2009. /* set SCL to output 0; set SDA to output 1 */
  2010. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2011. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2012. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2013. (u8 *)&dev->gpio_val);
  2014. /* set SCL to output 1; set SDA to output 1 */
  2015. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2016. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2017. (u8 *)&dev->gpio_val);
  2018. /* set SCL to output 0; set SDA to output 1 */
  2019. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2020. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2021. (u8 *)&dev->gpio_val);
  2022. }
  2023. }
  2024. return status;
  2025. }
  2026. int cx231xx_gpio_i2c_read_byte(struct cx231xx *dev, u8 * buf)
  2027. {
  2028. u8 value = 0;
  2029. int status = 0;
  2030. u32 gpio_logic_value = 0;
  2031. u8 i;
  2032. /* read byte */
  2033. for (i = 0; i < 8; i++) { /* send write I2c addr */
  2034. /* set SCL to output 0; set SDA to input */
  2035. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2036. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2037. (u8 *)&dev->gpio_val);
  2038. /* set SCL to output 1; set SDA to input */
  2039. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2040. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2041. (u8 *)&dev->gpio_val);
  2042. /* get SDA data bit */
  2043. gpio_logic_value = dev->gpio_val;
  2044. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2045. (u8 *)&dev->gpio_val);
  2046. if ((dev->gpio_val & (1 << dev->board.tuner_sda_gpio)) != 0)
  2047. value |= (1 << (8 - i - 1));
  2048. dev->gpio_val = gpio_logic_value;
  2049. }
  2050. /* set SCL to output 0,finish the read latest SCL signal.
  2051. !!!set SDA to input, never to modify SDA direction at
  2052. the same times */
  2053. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2054. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2055. /* store the value */
  2056. *buf = value & 0xff;
  2057. return status;
  2058. }
  2059. int cx231xx_gpio_i2c_read_ack(struct cx231xx *dev)
  2060. {
  2061. int status = 0;
  2062. u32 gpio_logic_value = 0;
  2063. int nCnt = 10;
  2064. int nInit = nCnt;
  2065. /* clock stretch; set SCL to input; set SDA to input;
  2066. get SCL value till SCL = 1 */
  2067. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2068. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2069. gpio_logic_value = dev->gpio_val;
  2070. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2071. do {
  2072. msleep(2);
  2073. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2074. (u8 *)&dev->gpio_val);
  2075. nCnt--;
  2076. } while (((dev->gpio_val &
  2077. (1 << dev->board.tuner_scl_gpio)) == 0) &&
  2078. (nCnt > 0));
  2079. if (nCnt == 0)
  2080. cx231xx_info("No ACK after %d msec -GPIO I2C failed!",
  2081. nInit * 10);
  2082. /* readAck
  2083. throuth clock stretch ,slave has given a SCL signal,
  2084. so the SDA data can be directly read. */
  2085. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2086. if ((dev->gpio_val & 1 << dev->board.tuner_sda_gpio) == 0) {
  2087. dev->gpio_val = gpio_logic_value;
  2088. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2089. status = 0;
  2090. } else {
  2091. dev->gpio_val = gpio_logic_value;
  2092. dev->gpio_val |= (1 << dev->board.tuner_sda_gpio);
  2093. }
  2094. /* read SDA end, set the SCL to output 0, after this operation,
  2095. SDA direction can be changed. */
  2096. dev->gpio_val = gpio_logic_value;
  2097. dev->gpio_dir |= (1 << dev->board.tuner_scl_gpio);
  2098. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2099. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2100. return status;
  2101. }
  2102. int cx231xx_gpio_i2c_write_ack(struct cx231xx *dev)
  2103. {
  2104. int status = 0;
  2105. /* set SDA to ouput */
  2106. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2107. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2108. /* set SCL = 0 (output); set SDA = 0 (output) */
  2109. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2110. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2111. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2112. /* set SCL = 1 (output); set SDA = 0 (output) */
  2113. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2114. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2115. /* set SCL = 0 (output); set SDA = 0 (output) */
  2116. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2117. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2118. /* set SDA to input,and then the slave will read data from SDA. */
  2119. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2120. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2121. return status;
  2122. }
  2123. int cx231xx_gpio_i2c_write_nak(struct cx231xx *dev)
  2124. {
  2125. int status = 0;
  2126. /* set scl to output ; set sda to input */
  2127. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2128. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2129. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2130. /* set scl to output 0; set sda to input */
  2131. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2132. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2133. /* set scl to output 1; set sda to input */
  2134. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2135. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2136. return status;
  2137. }
  2138. /*****************************************************************************
  2139. * G P I O I2C related functions *
  2140. ******************************************************************************/
  2141. /* cx231xx_gpio_i2c_read
  2142. * Function to read data from gpio based I2C interface
  2143. */
  2144. int cx231xx_gpio_i2c_read(struct cx231xx *dev, u8 dev_addr, u8 * buf, u8 len)
  2145. {
  2146. int status = 0;
  2147. int i = 0;
  2148. /* get the lock */
  2149. mutex_lock(&dev->gpio_i2c_lock);
  2150. /* start */
  2151. status = cx231xx_gpio_i2c_start(dev);
  2152. /* write dev_addr */
  2153. status = cx231xx_gpio_i2c_write_byte(dev, (dev_addr << 1) + 1);
  2154. /* readAck */
  2155. status = cx231xx_gpio_i2c_read_ack(dev);
  2156. /* read data */
  2157. for (i = 0; i < len; i++) {
  2158. /* read data */
  2159. buf[i] = 0;
  2160. status = cx231xx_gpio_i2c_read_byte(dev, &buf[i]);
  2161. if ((i + 1) != len) {
  2162. /* only do write ack if we more length */
  2163. status = cx231xx_gpio_i2c_write_ack(dev);
  2164. }
  2165. }
  2166. /* write NAK - inform reads are complete */
  2167. status = cx231xx_gpio_i2c_write_nak(dev);
  2168. /* write end */
  2169. status = cx231xx_gpio_i2c_end(dev);
  2170. /* release the lock */
  2171. mutex_unlock(&dev->gpio_i2c_lock);
  2172. return status;
  2173. }
  2174. /* cx231xx_gpio_i2c_write
  2175. * Function to write data to gpio based I2C interface
  2176. */
  2177. int cx231xx_gpio_i2c_write(struct cx231xx *dev, u8 dev_addr, u8 * buf, u8 len)
  2178. {
  2179. int status = 0;
  2180. int i = 0;
  2181. /* get the lock */
  2182. mutex_lock(&dev->gpio_i2c_lock);
  2183. /* start */
  2184. status = cx231xx_gpio_i2c_start(dev);
  2185. /* write dev_addr */
  2186. status = cx231xx_gpio_i2c_write_byte(dev, dev_addr << 1);
  2187. /* read Ack */
  2188. status = cx231xx_gpio_i2c_read_ack(dev);
  2189. for (i = 0; i < len; i++) {
  2190. /* Write data */
  2191. status = cx231xx_gpio_i2c_write_byte(dev, buf[i]);
  2192. /* read Ack */
  2193. status = cx231xx_gpio_i2c_read_ack(dev);
  2194. }
  2195. /* write End */
  2196. status = cx231xx_gpio_i2c_end(dev);
  2197. /* release the lock */
  2198. mutex_unlock(&dev->gpio_i2c_lock);
  2199. return 0;
  2200. }