icside.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. * Copyright (c) 1996-2004 Russell King.
  3. *
  4. * Please note that this platform does not support 32-bit IDE IO.
  5. */
  6. #include <linux/string.h>
  7. #include <linux/module.h>
  8. #include <linux/ioport.h>
  9. #include <linux/slab.h>
  10. #include <linux/blkdev.h>
  11. #include <linux/errno.h>
  12. #include <linux/ide.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/device.h>
  15. #include <linux/init.h>
  16. #include <linux/scatterlist.h>
  17. #include <linux/io.h>
  18. #include <asm/dma.h>
  19. #include <asm/ecard.h>
  20. #define DRV_NAME "icside"
  21. #define ICS_IDENT_OFFSET 0x2280
  22. #define ICS_ARCIN_V5_INTRSTAT 0x0000
  23. #define ICS_ARCIN_V5_INTROFFSET 0x0004
  24. #define ICS_ARCIN_V5_IDEOFFSET 0x2800
  25. #define ICS_ARCIN_V5_IDEALTOFFSET 0x2b80
  26. #define ICS_ARCIN_V5_IDESTEPPING 6
  27. #define ICS_ARCIN_V6_IDEOFFSET_1 0x2000
  28. #define ICS_ARCIN_V6_INTROFFSET_1 0x2200
  29. #define ICS_ARCIN_V6_INTRSTAT_1 0x2290
  30. #define ICS_ARCIN_V6_IDEALTOFFSET_1 0x2380
  31. #define ICS_ARCIN_V6_IDEOFFSET_2 0x3000
  32. #define ICS_ARCIN_V6_INTROFFSET_2 0x3200
  33. #define ICS_ARCIN_V6_INTRSTAT_2 0x3290
  34. #define ICS_ARCIN_V6_IDEALTOFFSET_2 0x3380
  35. #define ICS_ARCIN_V6_IDESTEPPING 6
  36. struct cardinfo {
  37. unsigned int dataoffset;
  38. unsigned int ctrloffset;
  39. unsigned int stepping;
  40. };
  41. static struct cardinfo icside_cardinfo_v5 = {
  42. .dataoffset = ICS_ARCIN_V5_IDEOFFSET,
  43. .ctrloffset = ICS_ARCIN_V5_IDEALTOFFSET,
  44. .stepping = ICS_ARCIN_V5_IDESTEPPING,
  45. };
  46. static struct cardinfo icside_cardinfo_v6_1 = {
  47. .dataoffset = ICS_ARCIN_V6_IDEOFFSET_1,
  48. .ctrloffset = ICS_ARCIN_V6_IDEALTOFFSET_1,
  49. .stepping = ICS_ARCIN_V6_IDESTEPPING,
  50. };
  51. static struct cardinfo icside_cardinfo_v6_2 = {
  52. .dataoffset = ICS_ARCIN_V6_IDEOFFSET_2,
  53. .ctrloffset = ICS_ARCIN_V6_IDEALTOFFSET_2,
  54. .stepping = ICS_ARCIN_V6_IDESTEPPING,
  55. };
  56. struct icside_state {
  57. unsigned int channel;
  58. unsigned int enabled;
  59. void __iomem *irq_port;
  60. void __iomem *ioc_base;
  61. unsigned int sel;
  62. unsigned int type;
  63. struct ide_host *host;
  64. };
  65. #define ICS_TYPE_A3IN 0
  66. #define ICS_TYPE_A3USER 1
  67. #define ICS_TYPE_V6 3
  68. #define ICS_TYPE_V5 15
  69. #define ICS_TYPE_NOTYPE ((unsigned int)-1)
  70. /* ---------------- Version 5 PCB Support Functions --------------------- */
  71. /* Prototype: icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
  72. * Purpose : enable interrupts from card
  73. */
  74. static void icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
  75. {
  76. struct icside_state *state = ec->irq_data;
  77. writeb(0, state->irq_port + ICS_ARCIN_V5_INTROFFSET);
  78. }
  79. /* Prototype: icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
  80. * Purpose : disable interrupts from card
  81. */
  82. static void icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
  83. {
  84. struct icside_state *state = ec->irq_data;
  85. readb(state->irq_port + ICS_ARCIN_V5_INTROFFSET);
  86. }
  87. static const expansioncard_ops_t icside_ops_arcin_v5 = {
  88. .irqenable = icside_irqenable_arcin_v5,
  89. .irqdisable = icside_irqdisable_arcin_v5,
  90. };
  91. /* ---------------- Version 6 PCB Support Functions --------------------- */
  92. /* Prototype: icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
  93. * Purpose : enable interrupts from card
  94. */
  95. static void icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
  96. {
  97. struct icside_state *state = ec->irq_data;
  98. void __iomem *base = state->irq_port;
  99. state->enabled = 1;
  100. switch (state->channel) {
  101. case 0:
  102. writeb(0, base + ICS_ARCIN_V6_INTROFFSET_1);
  103. readb(base + ICS_ARCIN_V6_INTROFFSET_2);
  104. break;
  105. case 1:
  106. writeb(0, base + ICS_ARCIN_V6_INTROFFSET_2);
  107. readb(base + ICS_ARCIN_V6_INTROFFSET_1);
  108. break;
  109. }
  110. }
  111. /* Prototype: icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
  112. * Purpose : disable interrupts from card
  113. */
  114. static void icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
  115. {
  116. struct icside_state *state = ec->irq_data;
  117. state->enabled = 0;
  118. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  119. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  120. }
  121. /* Prototype: icside_irqprobe(struct expansion_card *ec)
  122. * Purpose : detect an active interrupt from card
  123. */
  124. static int icside_irqpending_arcin_v6(struct expansion_card *ec)
  125. {
  126. struct icside_state *state = ec->irq_data;
  127. return readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_1) & 1 ||
  128. readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_2) & 1;
  129. }
  130. static const expansioncard_ops_t icside_ops_arcin_v6 = {
  131. .irqenable = icside_irqenable_arcin_v6,
  132. .irqdisable = icside_irqdisable_arcin_v6,
  133. .irqpending = icside_irqpending_arcin_v6,
  134. };
  135. /*
  136. * Handle routing of interrupts. This is called before
  137. * we write the command to the drive.
  138. */
  139. static void icside_maskproc(ide_drive_t *drive, int mask)
  140. {
  141. ide_hwif_t *hwif = drive->hwif;
  142. struct expansion_card *ec = ECARD_DEV(hwif->dev);
  143. struct icside_state *state = ecard_get_drvdata(ec);
  144. unsigned long flags;
  145. local_irq_save(flags);
  146. state->channel = hwif->channel;
  147. if (state->enabled && !mask) {
  148. switch (hwif->channel) {
  149. case 0:
  150. writeb(0, state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  151. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  152. break;
  153. case 1:
  154. writeb(0, state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  155. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  156. break;
  157. }
  158. } else {
  159. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
  160. readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
  161. }
  162. local_irq_restore(flags);
  163. }
  164. static const struct ide_port_ops icside_v6_no_dma_port_ops = {
  165. .maskproc = icside_maskproc,
  166. };
  167. #ifdef CONFIG_BLK_DEV_IDEDMA_ICS
  168. /*
  169. * SG-DMA support.
  170. *
  171. * Similar to the BM-DMA, but we use the RiscPCs IOMD DMA controllers.
  172. * There is only one DMA controller per card, which means that only
  173. * one drive can be accessed at one time. NOTE! We do not enforce that
  174. * here, but we rely on the main IDE driver spotting that both
  175. * interfaces use the same IRQ, which should guarantee this.
  176. */
  177. /*
  178. * Configure the IOMD to give the appropriate timings for the transfer
  179. * mode being requested. We take the advice of the ATA standards, and
  180. * calculate the cycle time based on the transfer mode, and the EIDE
  181. * MW DMA specs that the drive provides in the IDENTIFY command.
  182. *
  183. * We have the following IOMD DMA modes to choose from:
  184. *
  185. * Type Active Recovery Cycle
  186. * A 250 (250) 312 (550) 562 (800)
  187. * B 187 250 437
  188. * C 125 (125) 125 (375) 250 (500)
  189. * D 62 125 187
  190. *
  191. * (figures in brackets are actual measured timings)
  192. *
  193. * However, we also need to take care of the read/write active and
  194. * recovery timings:
  195. *
  196. * Read Write
  197. * Mode Active -- Recovery -- Cycle IOMD type
  198. * MW0 215 50 215 480 A
  199. * MW1 80 50 50 150 C
  200. * MW2 70 25 25 120 C
  201. */
  202. static void icside_set_dma_mode(ide_drive_t *drive, const u8 xfer_mode)
  203. {
  204. int cycle_time, use_dma_info = 0;
  205. switch (xfer_mode) {
  206. case XFER_MW_DMA_2:
  207. cycle_time = 250;
  208. use_dma_info = 1;
  209. break;
  210. case XFER_MW_DMA_1:
  211. cycle_time = 250;
  212. use_dma_info = 1;
  213. break;
  214. case XFER_MW_DMA_0:
  215. cycle_time = 480;
  216. break;
  217. case XFER_SW_DMA_2:
  218. case XFER_SW_DMA_1:
  219. case XFER_SW_DMA_0:
  220. cycle_time = 480;
  221. break;
  222. }
  223. /*
  224. * If we're going to be doing MW_DMA_1 or MW_DMA_2, we should
  225. * take care to note the values in the ID...
  226. */
  227. if (use_dma_info && drive->id[ATA_ID_EIDE_DMA_TIME] > cycle_time)
  228. cycle_time = drive->id[ATA_ID_EIDE_DMA_TIME];
  229. drive->drive_data = cycle_time;
  230. printk("%s: %s selected (peak %dMB/s)\n", drive->name,
  231. ide_xfer_verbose(xfer_mode), 2000 / drive->drive_data);
  232. }
  233. static const struct ide_port_ops icside_v6_port_ops = {
  234. .set_dma_mode = icside_set_dma_mode,
  235. .maskproc = icside_maskproc,
  236. };
  237. static void icside_dma_host_set(ide_drive_t *drive, int on)
  238. {
  239. }
  240. static int icside_dma_end(ide_drive_t *drive)
  241. {
  242. ide_hwif_t *hwif = drive->hwif;
  243. struct expansion_card *ec = ECARD_DEV(hwif->dev);
  244. disable_dma(ec->dma);
  245. return get_dma_residue(ec->dma) != 0;
  246. }
  247. static void icside_dma_start(ide_drive_t *drive)
  248. {
  249. ide_hwif_t *hwif = drive->hwif;
  250. struct expansion_card *ec = ECARD_DEV(hwif->dev);
  251. /* We can not enable DMA on both channels simultaneously. */
  252. BUG_ON(dma_channel_active(ec->dma));
  253. enable_dma(ec->dma);
  254. }
  255. static int icside_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
  256. {
  257. ide_hwif_t *hwif = drive->hwif;
  258. struct expansion_card *ec = ECARD_DEV(hwif->dev);
  259. struct icside_state *state = ecard_get_drvdata(ec);
  260. unsigned int dma_mode;
  261. if (cmd->tf_flags & IDE_TFLAG_WRITE)
  262. dma_mode = DMA_MODE_WRITE;
  263. else
  264. dma_mode = DMA_MODE_READ;
  265. /*
  266. * We can not enable DMA on both channels.
  267. */
  268. BUG_ON(dma_channel_active(ec->dma));
  269. /*
  270. * Ensure that we have the right interrupt routed.
  271. */
  272. icside_maskproc(drive, 0);
  273. /*
  274. * Route the DMA signals to the correct interface.
  275. */
  276. writeb(state->sel | hwif->channel, state->ioc_base);
  277. /*
  278. * Select the correct timing for this drive.
  279. */
  280. set_dma_speed(ec->dma, drive->drive_data);
  281. /*
  282. * Tell the DMA engine about the SG table and
  283. * data direction.
  284. */
  285. set_dma_sg(ec->dma, hwif->sg_table, cmd->sg_nents);
  286. set_dma_mode(ec->dma, dma_mode);
  287. return 0;
  288. }
  289. static int icside_dma_test_irq(ide_drive_t *drive)
  290. {
  291. ide_hwif_t *hwif = drive->hwif;
  292. struct expansion_card *ec = ECARD_DEV(hwif->dev);
  293. struct icside_state *state = ecard_get_drvdata(ec);
  294. return readb(state->irq_port +
  295. (hwif->channel ?
  296. ICS_ARCIN_V6_INTRSTAT_2 :
  297. ICS_ARCIN_V6_INTRSTAT_1)) & 1;
  298. }
  299. static int icside_dma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
  300. {
  301. hwif->dmatable_cpu = NULL;
  302. hwif->dmatable_dma = 0;
  303. return 0;
  304. }
  305. static const struct ide_dma_ops icside_v6_dma_ops = {
  306. .dma_host_set = icside_dma_host_set,
  307. .dma_setup = icside_dma_setup,
  308. .dma_start = icside_dma_start,
  309. .dma_end = icside_dma_end,
  310. .dma_test_irq = icside_dma_test_irq,
  311. .dma_lost_irq = ide_dma_lost_irq,
  312. };
  313. #else
  314. #define icside_v6_dma_ops NULL
  315. #endif
  316. static int icside_dma_off_init(ide_hwif_t *hwif, const struct ide_port_info *d)
  317. {
  318. return -EOPNOTSUPP;
  319. }
  320. static void icside_setup_ports(hw_regs_t *hw, void __iomem *base,
  321. struct cardinfo *info, struct expansion_card *ec)
  322. {
  323. unsigned long port = (unsigned long)base + info->dataoffset;
  324. hw->io_ports.data_addr = port;
  325. hw->io_ports.error_addr = port + (1 << info->stepping);
  326. hw->io_ports.nsect_addr = port + (2 << info->stepping);
  327. hw->io_ports.lbal_addr = port + (3 << info->stepping);
  328. hw->io_ports.lbam_addr = port + (4 << info->stepping);
  329. hw->io_ports.lbah_addr = port + (5 << info->stepping);
  330. hw->io_ports.device_addr = port + (6 << info->stepping);
  331. hw->io_ports.status_addr = port + (7 << info->stepping);
  332. hw->io_ports.ctl_addr = (unsigned long)base + info->ctrloffset;
  333. hw->irq = ec->irq;
  334. hw->dev = &ec->dev;
  335. hw->chipset = ide_acorn;
  336. }
  337. static const struct ide_port_info icside_v5_port_info = {
  338. .host_flags = IDE_HFLAG_NO_DMA,
  339. };
  340. static int __devinit
  341. icside_register_v5(struct icside_state *state, struct expansion_card *ec)
  342. {
  343. void __iomem *base;
  344. struct ide_host *host;
  345. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  346. int ret;
  347. base = ecardm_iomap(ec, ECARD_RES_MEMC, 0, 0);
  348. if (!base)
  349. return -ENOMEM;
  350. state->irq_port = base;
  351. ec->irqaddr = base + ICS_ARCIN_V5_INTRSTAT;
  352. ec->irqmask = 1;
  353. ecard_setirq(ec, &icside_ops_arcin_v5, state);
  354. /*
  355. * Be on the safe side - disable interrupts
  356. */
  357. icside_irqdisable_arcin_v5(ec, 0);
  358. icside_setup_ports(&hw, base, &icside_cardinfo_v5, ec);
  359. host = ide_host_alloc(&icside_v5_port_info, hws);
  360. if (host == NULL)
  361. return -ENODEV;
  362. state->host = host;
  363. ecard_set_drvdata(ec, state);
  364. ret = ide_host_register(host, &icside_v5_port_info, hws);
  365. if (ret)
  366. goto err_free;
  367. return 0;
  368. err_free:
  369. ide_host_free(host);
  370. ecard_set_drvdata(ec, NULL);
  371. return ret;
  372. }
  373. static const struct ide_port_info icside_v6_port_info __initdata = {
  374. .init_dma = icside_dma_off_init,
  375. .port_ops = &icside_v6_no_dma_port_ops,
  376. .dma_ops = &icside_v6_dma_ops,
  377. .host_flags = IDE_HFLAG_SERIALIZE | IDE_HFLAG_MMIO,
  378. .mwdma_mask = ATA_MWDMA2,
  379. .swdma_mask = ATA_SWDMA2,
  380. };
  381. static int __devinit
  382. icside_register_v6(struct icside_state *state, struct expansion_card *ec)
  383. {
  384. void __iomem *ioc_base, *easi_base;
  385. struct ide_host *host;
  386. unsigned int sel = 0;
  387. int ret;
  388. hw_regs_t hw[2], *hws[] = { &hw[0], NULL, NULL, NULL };
  389. struct ide_port_info d = icside_v6_port_info;
  390. ioc_base = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
  391. if (!ioc_base) {
  392. ret = -ENOMEM;
  393. goto out;
  394. }
  395. easi_base = ioc_base;
  396. if (ecard_resource_flags(ec, ECARD_RES_EASI)) {
  397. easi_base = ecardm_iomap(ec, ECARD_RES_EASI, 0, 0);
  398. if (!easi_base) {
  399. ret = -ENOMEM;
  400. goto out;
  401. }
  402. /*
  403. * Enable access to the EASI region.
  404. */
  405. sel = 1 << 5;
  406. }
  407. writeb(sel, ioc_base);
  408. ecard_setirq(ec, &icside_ops_arcin_v6, state);
  409. state->irq_port = easi_base;
  410. state->ioc_base = ioc_base;
  411. state->sel = sel;
  412. /*
  413. * Be on the safe side - disable interrupts
  414. */
  415. icside_irqdisable_arcin_v6(ec, 0);
  416. icside_setup_ports(&hw[0], easi_base, &icside_cardinfo_v6_1, ec);
  417. icside_setup_ports(&hw[1], easi_base, &icside_cardinfo_v6_2, ec);
  418. host = ide_host_alloc(&d, hws);
  419. if (host == NULL)
  420. return -ENODEV;
  421. state->host = host;
  422. ecard_set_drvdata(ec, state);
  423. if (ec->dma != NO_DMA && !request_dma(ec->dma, DRV_NAME)) {
  424. d.init_dma = icside_dma_init;
  425. d.port_ops = &icside_v6_port_ops;
  426. d.dma_ops = NULL;
  427. }
  428. ret = ide_host_register(host, &d, hws);
  429. if (ret)
  430. goto err_free;
  431. return 0;
  432. err_free:
  433. ide_host_free(host);
  434. if (d.dma_ops)
  435. free_dma(ec->dma);
  436. ecard_set_drvdata(ec, NULL);
  437. out:
  438. return ret;
  439. }
  440. static int __devinit
  441. icside_probe(struct expansion_card *ec, const struct ecard_id *id)
  442. {
  443. struct icside_state *state;
  444. void __iomem *idmem;
  445. int ret;
  446. ret = ecard_request_resources(ec);
  447. if (ret)
  448. goto out;
  449. state = kzalloc(sizeof(struct icside_state), GFP_KERNEL);
  450. if (!state) {
  451. ret = -ENOMEM;
  452. goto release;
  453. }
  454. state->type = ICS_TYPE_NOTYPE;
  455. idmem = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
  456. if (idmem) {
  457. unsigned int type;
  458. type = readb(idmem + ICS_IDENT_OFFSET) & 1;
  459. type |= (readb(idmem + ICS_IDENT_OFFSET + 4) & 1) << 1;
  460. type |= (readb(idmem + ICS_IDENT_OFFSET + 8) & 1) << 2;
  461. type |= (readb(idmem + ICS_IDENT_OFFSET + 12) & 1) << 3;
  462. ecardm_iounmap(ec, idmem);
  463. state->type = type;
  464. }
  465. switch (state->type) {
  466. case ICS_TYPE_A3IN:
  467. dev_warn(&ec->dev, "A3IN unsupported\n");
  468. ret = -ENODEV;
  469. break;
  470. case ICS_TYPE_A3USER:
  471. dev_warn(&ec->dev, "A3USER unsupported\n");
  472. ret = -ENODEV;
  473. break;
  474. case ICS_TYPE_V5:
  475. ret = icside_register_v5(state, ec);
  476. break;
  477. case ICS_TYPE_V6:
  478. ret = icside_register_v6(state, ec);
  479. break;
  480. default:
  481. dev_warn(&ec->dev, "unknown interface type\n");
  482. ret = -ENODEV;
  483. break;
  484. }
  485. if (ret == 0)
  486. goto out;
  487. kfree(state);
  488. release:
  489. ecard_release_resources(ec);
  490. out:
  491. return ret;
  492. }
  493. static void __devexit icside_remove(struct expansion_card *ec)
  494. {
  495. struct icside_state *state = ecard_get_drvdata(ec);
  496. switch (state->type) {
  497. case ICS_TYPE_V5:
  498. /* FIXME: tell IDE to stop using the interface */
  499. /* Disable interrupts */
  500. icside_irqdisable_arcin_v5(ec, 0);
  501. break;
  502. case ICS_TYPE_V6:
  503. /* FIXME: tell IDE to stop using the interface */
  504. if (ec->dma != NO_DMA)
  505. free_dma(ec->dma);
  506. /* Disable interrupts */
  507. icside_irqdisable_arcin_v6(ec, 0);
  508. /* Reset the ROM pointer/EASI selection */
  509. writeb(0, state->ioc_base);
  510. break;
  511. }
  512. ecard_set_drvdata(ec, NULL);
  513. kfree(state);
  514. ecard_release_resources(ec);
  515. }
  516. static void icside_shutdown(struct expansion_card *ec)
  517. {
  518. struct icside_state *state = ecard_get_drvdata(ec);
  519. unsigned long flags;
  520. /*
  521. * Disable interrupts from this card. We need to do
  522. * this before disabling EASI since we may be accessing
  523. * this register via that region.
  524. */
  525. local_irq_save(flags);
  526. ec->ops->irqdisable(ec, 0);
  527. local_irq_restore(flags);
  528. /*
  529. * Reset the ROM pointer so that we can read the ROM
  530. * after a soft reboot. This also disables access to
  531. * the IDE taskfile via the EASI region.
  532. */
  533. if (state->ioc_base)
  534. writeb(0, state->ioc_base);
  535. }
  536. static const struct ecard_id icside_ids[] = {
  537. { MANU_ICS, PROD_ICS_IDE },
  538. { MANU_ICS2, PROD_ICS2_IDE },
  539. { 0xffff, 0xffff }
  540. };
  541. static struct ecard_driver icside_driver = {
  542. .probe = icside_probe,
  543. .remove = __devexit_p(icside_remove),
  544. .shutdown = icside_shutdown,
  545. .id_table = icside_ids,
  546. .drv = {
  547. .name = "icside",
  548. },
  549. };
  550. static int __init icside_init(void)
  551. {
  552. return ecard_register_driver(&icside_driver);
  553. }
  554. static void __exit icside_exit(void)
  555. {
  556. ecard_remove_driver(&icside_driver);
  557. }
  558. MODULE_AUTHOR("Russell King <rmk@arm.linux.org.uk>");
  559. MODULE_LICENSE("GPL");
  560. MODULE_DESCRIPTION("ICS IDE driver");
  561. module_init(icside_init);
  562. module_exit(icside_exit);