i2c-mpc.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Humboldt Solutions Ltd, adrian@humboldt.co.uk.
  4. * This is a combined i2c adapter and algorithm driver for the
  5. * MPC107/Tsi107 PowerPC northbridge and processors that include
  6. * the same I2C unit (8240, 8245, 85xx).
  7. *
  8. * Release 0.8
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/sched.h>
  17. #include <linux/init.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/of_i2c.h>
  20. #include <linux/io.h>
  21. #include <linux/fsl_devices.h>
  22. #include <linux/i2c.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/delay.h>
  25. #include <asm/mpc52xx.h>
  26. #include <sysdev/fsl_soc.h>
  27. #define DRV_NAME "mpc-i2c"
  28. #define MPC_I2C_FDR 0x04
  29. #define MPC_I2C_CR 0x08
  30. #define MPC_I2C_SR 0x0c
  31. #define MPC_I2C_DR 0x10
  32. #define MPC_I2C_DFSRR 0x14
  33. #define CCR_MEN 0x80
  34. #define CCR_MIEN 0x40
  35. #define CCR_MSTA 0x20
  36. #define CCR_MTX 0x10
  37. #define CCR_TXAK 0x08
  38. #define CCR_RSTA 0x04
  39. #define CSR_MCF 0x80
  40. #define CSR_MAAS 0x40
  41. #define CSR_MBB 0x20
  42. #define CSR_MAL 0x10
  43. #define CSR_SRW 0x04
  44. #define CSR_MIF 0x02
  45. #define CSR_RXAK 0x01
  46. struct mpc_i2c {
  47. struct device *dev;
  48. void __iomem *base;
  49. u32 interrupt;
  50. wait_queue_head_t queue;
  51. struct i2c_adapter adap;
  52. int irq;
  53. };
  54. struct mpc_i2c_divider {
  55. u16 divider;
  56. u16 fdr; /* including dfsrr */
  57. };
  58. struct mpc_i2c_match_data {
  59. void (*setclock)(struct device_node *node,
  60. struct mpc_i2c *i2c,
  61. u32 clock, u32 prescaler);
  62. u32 prescaler;
  63. };
  64. static inline void writeccr(struct mpc_i2c *i2c, u32 x)
  65. {
  66. writeb(x, i2c->base + MPC_I2C_CR);
  67. }
  68. static irqreturn_t mpc_i2c_isr(int irq, void *dev_id)
  69. {
  70. struct mpc_i2c *i2c = dev_id;
  71. if (readb(i2c->base + MPC_I2C_SR) & CSR_MIF) {
  72. /* Read again to allow register to stabilise */
  73. i2c->interrupt = readb(i2c->base + MPC_I2C_SR);
  74. writeb(0, i2c->base + MPC_I2C_SR);
  75. wake_up(&i2c->queue);
  76. }
  77. return IRQ_HANDLED;
  78. }
  79. /* Sometimes 9th clock pulse isn't generated, and slave doesn't release
  80. * the bus, because it wants to send ACK.
  81. * Following sequence of enabling/disabling and sending start/stop generates
  82. * the pulse, so it's all OK.
  83. */
  84. static void mpc_i2c_fixup(struct mpc_i2c *i2c)
  85. {
  86. writeccr(i2c, 0);
  87. udelay(30);
  88. writeccr(i2c, CCR_MEN);
  89. udelay(30);
  90. writeccr(i2c, CCR_MSTA | CCR_MTX);
  91. udelay(30);
  92. writeccr(i2c, CCR_MSTA | CCR_MTX | CCR_MEN);
  93. udelay(30);
  94. writeccr(i2c, CCR_MEN);
  95. udelay(30);
  96. }
  97. static int i2c_wait(struct mpc_i2c *i2c, unsigned timeout, int writing)
  98. {
  99. unsigned long orig_jiffies = jiffies;
  100. u32 x;
  101. int result = 0;
  102. if (i2c->irq == NO_IRQ) {
  103. while (!(readb(i2c->base + MPC_I2C_SR) & CSR_MIF)) {
  104. schedule();
  105. if (time_after(jiffies, orig_jiffies + timeout)) {
  106. dev_dbg(i2c->dev, "timeout\n");
  107. writeccr(i2c, 0);
  108. result = -EIO;
  109. break;
  110. }
  111. }
  112. x = readb(i2c->base + MPC_I2C_SR);
  113. writeb(0, i2c->base + MPC_I2C_SR);
  114. } else {
  115. /* Interrupt mode */
  116. result = wait_event_timeout(i2c->queue,
  117. (i2c->interrupt & CSR_MIF), timeout);
  118. if (unlikely(!(i2c->interrupt & CSR_MIF))) {
  119. dev_dbg(i2c->dev, "wait timeout\n");
  120. writeccr(i2c, 0);
  121. result = -ETIMEDOUT;
  122. }
  123. x = i2c->interrupt;
  124. i2c->interrupt = 0;
  125. }
  126. if (result < 0)
  127. return result;
  128. if (!(x & CSR_MCF)) {
  129. dev_dbg(i2c->dev, "unfinished\n");
  130. return -EIO;
  131. }
  132. if (x & CSR_MAL) {
  133. dev_dbg(i2c->dev, "MAL\n");
  134. return -EIO;
  135. }
  136. if (writing && (x & CSR_RXAK)) {
  137. dev_dbg(i2c->dev, "No RXAK\n");
  138. /* generate stop */
  139. writeccr(i2c, CCR_MEN);
  140. return -EIO;
  141. }
  142. return 0;
  143. }
  144. #ifdef CONFIG_PPC_52xx
  145. static const struct mpc_i2c_divider mpc_i2c_dividers_52xx[] = {
  146. {20, 0x20}, {22, 0x21}, {24, 0x22}, {26, 0x23},
  147. {28, 0x24}, {30, 0x01}, {32, 0x25}, {34, 0x02},
  148. {36, 0x26}, {40, 0x27}, {44, 0x04}, {48, 0x28},
  149. {52, 0x63}, {56, 0x29}, {60, 0x41}, {64, 0x2a},
  150. {68, 0x07}, {72, 0x2b}, {80, 0x2c}, {88, 0x09},
  151. {96, 0x2d}, {104, 0x0a}, {112, 0x2e}, {120, 0x81},
  152. {128, 0x2f}, {136, 0x47}, {144, 0x0c}, {160, 0x30},
  153. {176, 0x49}, {192, 0x31}, {208, 0x4a}, {224, 0x32},
  154. {240, 0x0f}, {256, 0x33}, {272, 0x87}, {288, 0x10},
  155. {320, 0x34}, {352, 0x89}, {384, 0x35}, {416, 0x8a},
  156. {448, 0x36}, {480, 0x13}, {512, 0x37}, {576, 0x14},
  157. {640, 0x38}, {768, 0x39}, {896, 0x3a}, {960, 0x17},
  158. {1024, 0x3b}, {1152, 0x18}, {1280, 0x3c}, {1536, 0x3d},
  159. {1792, 0x3e}, {1920, 0x1b}, {2048, 0x3f}, {2304, 0x1c},
  160. {2560, 0x1d}, {3072, 0x1e}, {3584, 0x7e}, {3840, 0x1f},
  161. {4096, 0x7f}, {4608, 0x5c}, {5120, 0x5d}, {6144, 0x5e},
  162. {7168, 0xbe}, {7680, 0x5f}, {8192, 0xbf}, {9216, 0x9c},
  163. {10240, 0x9d}, {12288, 0x9e}, {15360, 0x9f}
  164. };
  165. int mpc_i2c_get_fdr_52xx(struct device_node *node, u32 clock, int prescaler)
  166. {
  167. const struct mpc52xx_i2c_divider *div = NULL;
  168. unsigned int pvr = mfspr(SPRN_PVR);
  169. u32 divider;
  170. int i;
  171. if (!clock)
  172. return -EINVAL;
  173. /* Determine divider value */
  174. divider = mpc52xx_find_ipb_freq(node) / clock;
  175. /*
  176. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  177. * is equal to or lower than the requested speed.
  178. */
  179. for (i = 0; i < ARRAY_SIZE(mpc52xx_i2c_dividers); i++) {
  180. div = &mpc_i2c_dividers_52xx[i];
  181. /* Old MPC5200 rev A CPUs do not support the high bits */
  182. if (div->fdr & 0xc0 && pvr == 0x80822011)
  183. continue;
  184. if (div->divider >= divider)
  185. break;
  186. }
  187. return div ? (int)div->fdr : -EINVAL;
  188. }
  189. static void mpc_i2c_setclock_52xx(struct device_node *node,
  190. struct mpc_i2c *i2c,
  191. u32 clock, u32 prescaler)
  192. {
  193. int fdr = mpc52xx_i2c_get_fdr(node, clock, prescaler);
  194. if (fdr < 0)
  195. fdr = 0x3f; /* backward compatibility */
  196. writeb(fdr & 0xff, i2c->base + MPC_I2C_FDR);
  197. dev_info(i2c->dev, "clock %d Hz (fdr=%d)\n", clock, fdr);
  198. }
  199. #else /* !CONFIG_PPC_52xx */
  200. static void mpc_i2c_setclock_52xx(struct device_node *node,
  201. struct mpc_i2c *i2c,
  202. u32 clock, u32 prescaler)
  203. {
  204. }
  205. #endif /* CONFIG_PPC_52xx*/
  206. #ifdef CONFIG_FSL_SOC
  207. static const struct mpc_i2c_divider mpc_i2c_dividers_8xxx[] = {
  208. {160, 0x0120}, {192, 0x0121}, {224, 0x0122}, {256, 0x0123},
  209. {288, 0x0100}, {320, 0x0101}, {352, 0x0601}, {384, 0x0102},
  210. {416, 0x0602}, {448, 0x0126}, {480, 0x0103}, {512, 0x0127},
  211. {544, 0x0b03}, {576, 0x0104}, {608, 0x1603}, {640, 0x0105},
  212. {672, 0x2003}, {704, 0x0b05}, {736, 0x2b03}, {768, 0x0106},
  213. {800, 0x3603}, {832, 0x0b06}, {896, 0x012a}, {960, 0x0107},
  214. {1024, 0x012b}, {1088, 0x1607}, {1152, 0x0108}, {1216, 0x2b07},
  215. {1280, 0x0109}, {1408, 0x1609}, {1536, 0x010a}, {1664, 0x160a},
  216. {1792, 0x012e}, {1920, 0x010b}, {2048, 0x012f}, {2176, 0x2b0b},
  217. {2304, 0x010c}, {2560, 0x010d}, {2816, 0x2b0d}, {3072, 0x010e},
  218. {3328, 0x2b0e}, {3584, 0x0132}, {3840, 0x010f}, {4096, 0x0133},
  219. {4608, 0x0110}, {5120, 0x0111}, {6144, 0x0112}, {7168, 0x0136},
  220. {7680, 0x0113}, {8192, 0x0137}, {9216, 0x0114}, {10240, 0x0115},
  221. {12288, 0x0116}, {14336, 0x013a}, {15360, 0x0117}, {16384, 0x013b},
  222. {18432, 0x0118}, {20480, 0x0119}, {24576, 0x011a}, {28672, 0x013e},
  223. {30720, 0x011b}, {32768, 0x013f}, {36864, 0x011c}, {40960, 0x011d},
  224. {49152, 0x011e}, {61440, 0x011f}
  225. };
  226. u32 mpc_i2c_get_sec_cfg_8xxx(void)
  227. {
  228. struct device_node *node = NULL;
  229. u32 __iomem *reg;
  230. u32 val = 0;
  231. node = of_find_node_by_name(NULL, "global-utilities");
  232. if (node) {
  233. const u32 *prop = of_get_property(node, "reg", NULL);
  234. if (prop) {
  235. /*
  236. * Map and check POR Device Status Register 2
  237. * (PORDEVSR2) at 0xE0014
  238. */
  239. reg = ioremap(get_immrbase() + *prop + 0x14, 0x4);
  240. if (!reg)
  241. printk(KERN_ERR
  242. "Error: couldn't map PORDEVSR2\n");
  243. else
  244. val = in_be32(reg) & 0x00000080; /* sec-cfg */
  245. iounmap(reg);
  246. }
  247. }
  248. if (node)
  249. of_node_put(node);
  250. return val;
  251. }
  252. int mpc_i2c_get_fdr_8xxx(struct device_node *node, u32 clock, u32 prescaler)
  253. {
  254. const struct mpc_i2c_divider *div = NULL;
  255. u32 divider;
  256. int i;
  257. if (!clock)
  258. return -EINVAL;
  259. /* Determine proper divider value */
  260. if (of_device_is_compatible(node, "fsl,mpc8544-i2c"))
  261. prescaler = mpc_i2c_get_sec_cfg_8xxx() ? 3 : 2;
  262. if (!prescaler)
  263. prescaler = 1;
  264. divider = fsl_get_sys_freq() / clock / prescaler;
  265. pr_debug("I2C: src_clock=%d clock=%d divider=%d\n",
  266. fsl_get_sys_freq(), clock, divider);
  267. /*
  268. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  269. * is equal to or lower than the requested speed.
  270. */
  271. for (i = 0; i < ARRAY_SIZE(mpc_i2c_dividers_8xxx); i++) {
  272. div = &mpc_i2c_dividers_8xxx[i];
  273. if (div->divider >= divider)
  274. break;
  275. }
  276. return div ? (int)div->fdr : -EINVAL;
  277. }
  278. static void mpc_i2c_setclock_8xxx(struct device_node *node,
  279. struct mpc_i2c *i2c,
  280. u32 clock, u32 prescaler)
  281. {
  282. int fdr = mpc_i2c_get_fdr_8xxx(node, clock, prescaler);
  283. if (fdr < 0)
  284. fdr = 0x1031; /* backward compatibility */
  285. writeb(fdr & 0xff, i2c->base + MPC_I2C_FDR);
  286. writeb((fdr >> 8) & 0xff, i2c->base + MPC_I2C_DFSRR);
  287. dev_info(i2c->dev, "clock %d Hz (dfsrr=%d fdr=%d)\n",
  288. clock, fdr >> 8, fdr & 0xff);
  289. }
  290. #else /* !CONFIG_FSL_SOC */
  291. static void mpc_i2c_setclock_8xxx(struct device_node *node,
  292. struct mpc_i2c *i2c,
  293. u32 clock, u32 prescaler)
  294. {
  295. }
  296. #endif /* CONFIG_FSL_SOC */
  297. static void mpc_i2c_start(struct mpc_i2c *i2c)
  298. {
  299. /* Clear arbitration */
  300. writeb(0, i2c->base + MPC_I2C_SR);
  301. /* Start with MEN */
  302. writeccr(i2c, CCR_MEN);
  303. }
  304. static void mpc_i2c_stop(struct mpc_i2c *i2c)
  305. {
  306. writeccr(i2c, CCR_MEN);
  307. }
  308. static int mpc_write(struct mpc_i2c *i2c, int target,
  309. const u8 *data, int length, int restart)
  310. {
  311. int i, result;
  312. unsigned timeout = i2c->adap.timeout;
  313. u32 flags = restart ? CCR_RSTA : 0;
  314. /* Start with MEN */
  315. if (!restart)
  316. writeccr(i2c, CCR_MEN);
  317. /* Start as master */
  318. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX | flags);
  319. /* Write target byte */
  320. writeb((target << 1), i2c->base + MPC_I2C_DR);
  321. result = i2c_wait(i2c, timeout, 1);
  322. if (result < 0)
  323. return result;
  324. for (i = 0; i < length; i++) {
  325. /* Write data byte */
  326. writeb(data[i], i2c->base + MPC_I2C_DR);
  327. result = i2c_wait(i2c, timeout, 1);
  328. if (result < 0)
  329. return result;
  330. }
  331. return 0;
  332. }
  333. static int mpc_read(struct mpc_i2c *i2c, int target,
  334. u8 *data, int length, int restart)
  335. {
  336. unsigned timeout = i2c->adap.timeout;
  337. int i, result;
  338. u32 flags = restart ? CCR_RSTA : 0;
  339. /* Start with MEN */
  340. if (!restart)
  341. writeccr(i2c, CCR_MEN);
  342. /* Switch to read - restart */
  343. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX | flags);
  344. /* Write target address byte - this time with the read flag set */
  345. writeb((target << 1) | 1, i2c->base + MPC_I2C_DR);
  346. result = i2c_wait(i2c, timeout, 1);
  347. if (result < 0)
  348. return result;
  349. if (length) {
  350. if (length == 1)
  351. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_TXAK);
  352. else
  353. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA);
  354. /* Dummy read */
  355. readb(i2c->base + MPC_I2C_DR);
  356. }
  357. for (i = 0; i < length; i++) {
  358. result = i2c_wait(i2c, timeout, 0);
  359. if (result < 0)
  360. return result;
  361. /* Generate txack on next to last byte */
  362. if (i == length - 2)
  363. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_TXAK);
  364. /* Generate stop on last byte */
  365. if (i == length - 1)
  366. writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_TXAK);
  367. data[i] = readb(i2c->base + MPC_I2C_DR);
  368. }
  369. return length;
  370. }
  371. static int mpc_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  372. {
  373. struct i2c_msg *pmsg;
  374. int i;
  375. int ret = 0;
  376. unsigned long orig_jiffies = jiffies;
  377. struct mpc_i2c *i2c = i2c_get_adapdata(adap);
  378. mpc_i2c_start(i2c);
  379. /* Allow bus up to 1s to become not busy */
  380. while (readb(i2c->base + MPC_I2C_SR) & CSR_MBB) {
  381. if (signal_pending(current)) {
  382. dev_dbg(i2c->dev, "Interrupted\n");
  383. writeccr(i2c, 0);
  384. return -EINTR;
  385. }
  386. if (time_after(jiffies, orig_jiffies + HZ)) {
  387. dev_dbg(i2c->dev, "timeout\n");
  388. if (readb(i2c->base + MPC_I2C_SR) ==
  389. (CSR_MCF | CSR_MBB | CSR_RXAK))
  390. mpc_i2c_fixup(i2c);
  391. return -EIO;
  392. }
  393. schedule();
  394. }
  395. for (i = 0; ret >= 0 && i < num; i++) {
  396. pmsg = &msgs[i];
  397. dev_dbg(i2c->dev,
  398. "Doing %s %d bytes to 0x%02x - %d of %d messages\n",
  399. pmsg->flags & I2C_M_RD ? "read" : "write",
  400. pmsg->len, pmsg->addr, i + 1, num);
  401. if (pmsg->flags & I2C_M_RD)
  402. ret =
  403. mpc_read(i2c, pmsg->addr, pmsg->buf, pmsg->len, i);
  404. else
  405. ret =
  406. mpc_write(i2c, pmsg->addr, pmsg->buf, pmsg->len, i);
  407. }
  408. mpc_i2c_stop(i2c);
  409. return (ret < 0) ? ret : num;
  410. }
  411. static u32 mpc_functionality(struct i2c_adapter *adap)
  412. {
  413. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  414. }
  415. static const struct i2c_algorithm mpc_algo = {
  416. .master_xfer = mpc_xfer,
  417. .functionality = mpc_functionality,
  418. };
  419. static struct i2c_adapter mpc_ops = {
  420. .owner = THIS_MODULE,
  421. .name = "MPC adapter",
  422. .algo = &mpc_algo,
  423. .timeout = HZ,
  424. };
  425. static int __devinit fsl_i2c_probe(struct of_device *op,
  426. const struct of_device_id *match)
  427. {
  428. struct mpc_i2c *i2c;
  429. const u32 *prop;
  430. u32 clock = 0;
  431. int result = 0;
  432. int plen;
  433. i2c = kzalloc(sizeof(*i2c), GFP_KERNEL);
  434. if (!i2c)
  435. return -ENOMEM;
  436. i2c->dev = &op->dev; /* for debug and error output */
  437. init_waitqueue_head(&i2c->queue);
  438. i2c->base = of_iomap(op->node, 0);
  439. if (!i2c->base) {
  440. dev_err(i2c->dev, "failed to map controller\n");
  441. result = -ENOMEM;
  442. goto fail_map;
  443. }
  444. i2c->irq = irq_of_parse_and_map(op->node, 0);
  445. if (i2c->irq != NO_IRQ) { /* i2c->irq = NO_IRQ implies polling */
  446. result = request_irq(i2c->irq, mpc_i2c_isr,
  447. IRQF_SHARED, "i2c-mpc", i2c);
  448. if (result < 0) {
  449. dev_err(i2c->dev, "failed to attach interrupt\n");
  450. goto fail_request;
  451. }
  452. }
  453. if (!of_get_property(op->node, "fsl,preserve-clocking", NULL)) {
  454. prop = of_get_property(op->node, "clock-frequency", &plen);
  455. if (prop && plen == sizeof(u32))
  456. clock = *prop;
  457. if (match->data) {
  458. struct mpc_i2c_match_data *data =
  459. (struct mpc_i2c_match_data *)match->data;
  460. data->setclock(op->node, i2c, clock, data->prescaler);
  461. } else {
  462. /* Backwards compatibility */
  463. if (of_get_property(op->node, "dfsrr", NULL))
  464. mpc_i2c_setclock_8xxx(op->node, i2c,
  465. clock, 0);
  466. }
  467. }
  468. dev_set_drvdata(&op->dev, i2c);
  469. i2c->adap = mpc_ops;
  470. i2c_set_adapdata(&i2c->adap, i2c);
  471. i2c->adap.dev.parent = &op->dev;
  472. result = i2c_add_adapter(&i2c->adap);
  473. if (result < 0) {
  474. dev_err(i2c->dev, "failed to add adapter\n");
  475. goto fail_add;
  476. }
  477. of_register_i2c_devices(&i2c->adap, op->node);
  478. return result;
  479. fail_add:
  480. dev_set_drvdata(&op->dev, NULL);
  481. free_irq(i2c->irq, i2c);
  482. fail_request:
  483. irq_dispose_mapping(i2c->irq);
  484. iounmap(i2c->base);
  485. fail_map:
  486. kfree(i2c);
  487. return result;
  488. };
  489. static int __devexit fsl_i2c_remove(struct of_device *op)
  490. {
  491. struct mpc_i2c *i2c = dev_get_drvdata(&op->dev);
  492. i2c_del_adapter(&i2c->adap);
  493. dev_set_drvdata(&op->dev, NULL);
  494. if (i2c->irq != NO_IRQ)
  495. free_irq(i2c->irq, i2c);
  496. irq_dispose_mapping(i2c->irq);
  497. iounmap(i2c->base);
  498. kfree(i2c);
  499. return 0;
  500. };
  501. static const struct of_device_id mpc_i2c_of_match[] = {
  502. {.compatible = "mpc5200-i2c",
  503. .data = &(struct mpc_i2c_match_data) {
  504. .setclock = mpc_i2c_setclock_52xx,
  505. },
  506. },
  507. {.compatible = "fsl,mpc5200b-i2c",
  508. .data = &(struct mpc_i2c_match_data) {
  509. .setclock = mpc_i2c_setclock_52xx,
  510. },
  511. },
  512. {.compatible = "fsl,mpc5200-i2c",
  513. .data = &(struct mpc_i2c_match_data) {
  514. .setclock = mpc_i2c_setclock_52xx,
  515. },
  516. },
  517. {.compatible = "fsl,mpc8313-i2c",
  518. .data = &(struct mpc_i2c_match_data) {
  519. .setclock = mpc_i2c_setclock_8xxx,
  520. },
  521. },
  522. {.compatible = "fsl,mpc8543-i2c",
  523. .data = &(struct mpc_i2c_match_data) {
  524. .setclock = mpc_i2c_setclock_8xxx,
  525. .prescaler = 2,
  526. },
  527. },
  528. {.compatible = "fsl,mpc8544-i2c",
  529. .data = &(struct mpc_i2c_match_data) {
  530. .setclock = mpc_i2c_setclock_8xxx,
  531. .prescaler = 3,
  532. },
  533. /* Backward compatibility */
  534. },
  535. {.compatible = "fsl-i2c", },
  536. {},
  537. };
  538. MODULE_DEVICE_TABLE(of, mpc_i2c_of_match);
  539. /* Structure for a device driver */
  540. static struct of_platform_driver mpc_i2c_driver = {
  541. .match_table = mpc_i2c_of_match,
  542. .probe = fsl_i2c_probe,
  543. .remove = __devexit_p(fsl_i2c_remove),
  544. .driver = {
  545. .owner = THIS_MODULE,
  546. .name = DRV_NAME,
  547. },
  548. };
  549. static int __init fsl_i2c_init(void)
  550. {
  551. int rv;
  552. rv = of_register_platform_driver(&mpc_i2c_driver);
  553. if (rv)
  554. printk(KERN_ERR DRV_NAME
  555. " of_register_platform_driver failed (%i)\n", rv);
  556. return rv;
  557. }
  558. static void __exit fsl_i2c_exit(void)
  559. {
  560. of_unregister_platform_driver(&mpc_i2c_driver);
  561. }
  562. module_init(fsl_i2c_init);
  563. module_exit(fsl_i2c_exit);
  564. MODULE_AUTHOR("Adrian Cox <adrian@humboldt.co.uk>");
  565. MODULE_DESCRIPTION("I2C-Bus adapter for MPC107 bridge and "
  566. "MPC824x/85xx/52xx processors");
  567. MODULE_LICENSE("GPL");