i2c-imx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. /*
  2. * Copyright (C) 2002 Motorola GSG-China
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307,
  17. * USA.
  18. *
  19. * Author:
  20. * Darius Augulis, Teltonika Inc.
  21. *
  22. * Desc.:
  23. * Implementation of I2C Adapter/Algorithm Driver
  24. * for I2C Bus integrated in Freescale i.MX/MXC processors
  25. *
  26. * Derived from Motorola GSG China I2C example driver
  27. *
  28. * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de
  29. * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de
  30. * Copyright (C) 2007 RightHand Technologies, Inc.
  31. * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
  32. *
  33. */
  34. /** Includes *******************************************************************
  35. *******************************************************************************/
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/module.h>
  39. #include <linux/errno.h>
  40. #include <linux/err.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/delay.h>
  43. #include <linux/i2c.h>
  44. #include <linux/io.h>
  45. #include <linux/sched.h>
  46. #include <linux/platform_device.h>
  47. #include <linux/clk.h>
  48. #include <mach/irqs.h>
  49. #include <mach/hardware.h>
  50. #include <mach/i2c.h>
  51. /** Defines ********************************************************************
  52. *******************************************************************************/
  53. /* This will be the driver name the kernel reports */
  54. #define DRIVER_NAME "imx-i2c"
  55. /* Default value */
  56. #define IMX_I2C_BIT_RATE 100000 /* 100kHz */
  57. /* IMX I2C registers */
  58. #define IMX_I2C_IADR 0x00 /* i2c slave address */
  59. #define IMX_I2C_IFDR 0x04 /* i2c frequency divider */
  60. #define IMX_I2C_I2CR 0x08 /* i2c control */
  61. #define IMX_I2C_I2SR 0x0C /* i2c status */
  62. #define IMX_I2C_I2DR 0x10 /* i2c transfer data */
  63. /* Bits of IMX I2C registers */
  64. #define I2SR_RXAK 0x01
  65. #define I2SR_IIF 0x02
  66. #define I2SR_SRW 0x04
  67. #define I2SR_IAL 0x10
  68. #define I2SR_IBB 0x20
  69. #define I2SR_IAAS 0x40
  70. #define I2SR_ICF 0x80
  71. #define I2CR_RSTA 0x04
  72. #define I2CR_TXAK 0x08
  73. #define I2CR_MTX 0x10
  74. #define I2CR_MSTA 0x20
  75. #define I2CR_IIEN 0x40
  76. #define I2CR_IEN 0x80
  77. /** Variables ******************************************************************
  78. *******************************************************************************/
  79. /*
  80. * sorted list of clock divider, register value pairs
  81. * taken from table 26-5, p.26-9, Freescale i.MX
  82. * Integrated Portable System Processor Reference Manual
  83. * Document Number: MC9328MXLRM, Rev. 5.1, 06/2007
  84. *
  85. * Duplicated divider values removed from list
  86. */
  87. static u16 __initdata i2c_clk_div[50][2] = {
  88. { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
  89. { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
  90. { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
  91. { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
  92. { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
  93. { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
  94. { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
  95. { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
  96. { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
  97. { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
  98. { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
  99. { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
  100. { 3072, 0x1E }, { 3840, 0x1F }
  101. };
  102. struct imx_i2c_struct {
  103. struct i2c_adapter adapter;
  104. struct resource *res;
  105. struct clk *clk;
  106. void __iomem *base;
  107. int irq;
  108. wait_queue_head_t queue;
  109. unsigned long i2csr;
  110. unsigned int disable_delay;
  111. };
  112. /** Functions for IMX I2C adapter driver ***************************************
  113. *******************************************************************************/
  114. static int i2c_imx_bus_busy(struct imx_i2c_struct *i2c_imx)
  115. {
  116. unsigned long orig_jiffies = jiffies;
  117. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  118. /* wait for bus not busy */
  119. while (readb(i2c_imx->base + IMX_I2C_I2SR) & I2SR_IBB) {
  120. if (signal_pending(current)) {
  121. dev_dbg(&i2c_imx->adapter.dev,
  122. "<%s> I2C Interrupted\n", __func__);
  123. return -EINTR;
  124. }
  125. if (time_after(jiffies, orig_jiffies + HZ / 1000)) {
  126. dev_dbg(&i2c_imx->adapter.dev,
  127. "<%s> I2C bus is busy\n", __func__);
  128. return -EIO;
  129. }
  130. schedule();
  131. }
  132. return 0;
  133. }
  134. static int i2c_imx_trx_complete(struct imx_i2c_struct *i2c_imx)
  135. {
  136. int result;
  137. result = wait_event_interruptible_timeout(i2c_imx->queue,
  138. i2c_imx->i2csr & I2SR_IIF, HZ / 10);
  139. if (unlikely(result < 0)) {
  140. dev_dbg(&i2c_imx->adapter.dev, "<%s> result < 0\n", __func__);
  141. return result;
  142. } else if (unlikely(!(i2c_imx->i2csr & I2SR_IIF))) {
  143. dev_dbg(&i2c_imx->adapter.dev, "<%s> Timeout\n", __func__);
  144. return -ETIMEDOUT;
  145. }
  146. dev_dbg(&i2c_imx->adapter.dev, "<%s> TRX complete\n", __func__);
  147. i2c_imx->i2csr = 0;
  148. return 0;
  149. }
  150. static int i2c_imx_acked(struct imx_i2c_struct *i2c_imx)
  151. {
  152. if (readb(i2c_imx->base + IMX_I2C_I2SR) & I2SR_RXAK) {
  153. dev_dbg(&i2c_imx->adapter.dev, "<%s> No ACK\n", __func__);
  154. return -EIO; /* No ACK */
  155. }
  156. dev_dbg(&i2c_imx->adapter.dev, "<%s> ACK received\n", __func__);
  157. return 0;
  158. }
  159. static void i2c_imx_start(struct imx_i2c_struct *i2c_imx)
  160. {
  161. unsigned int temp = 0;
  162. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  163. /* Enable I2C controller */
  164. writeb(I2CR_IEN, i2c_imx->base + IMX_I2C_I2CR);
  165. /* Start I2C transaction */
  166. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  167. temp |= I2CR_MSTA;
  168. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  169. temp |= I2CR_IIEN | I2CR_MTX | I2CR_TXAK;
  170. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  171. }
  172. static void i2c_imx_stop(struct imx_i2c_struct *i2c_imx)
  173. {
  174. unsigned int temp = 0;
  175. /* Stop I2C transaction */
  176. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  177. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  178. temp &= ~I2CR_MSTA;
  179. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  180. /* setup chip registers to defaults */
  181. writeb(I2CR_IEN, i2c_imx->base + IMX_I2C_I2CR);
  182. writeb(0, i2c_imx->base + IMX_I2C_I2SR);
  183. /*
  184. * This delay caused by an i.MXL hardware bug.
  185. * If no (or too short) delay, no "STOP" bit will be generated.
  186. */
  187. udelay(i2c_imx->disable_delay);
  188. /* Disable I2C controller */
  189. writeb(0, i2c_imx->base + IMX_I2C_I2CR);
  190. }
  191. static void __init i2c_imx_set_clk(struct imx_i2c_struct *i2c_imx,
  192. unsigned int rate)
  193. {
  194. unsigned int i2c_clk_rate;
  195. unsigned int div;
  196. int i;
  197. /* Divider value calculation */
  198. i2c_clk_rate = clk_get_rate(i2c_imx->clk);
  199. div = (i2c_clk_rate + rate - 1) / rate;
  200. if (div < i2c_clk_div[0][0])
  201. i = 0;
  202. else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
  203. i = ARRAY_SIZE(i2c_clk_div) - 1;
  204. else
  205. for (i = 0; i2c_clk_div[i][0] < div; i++);
  206. /* Write divider value to register */
  207. writeb(i2c_clk_div[i][1], i2c_imx->base + IMX_I2C_IFDR);
  208. /*
  209. * There dummy delay is calculated.
  210. * It should be about one I2C clock period long.
  211. * This delay is used in I2C bus disable function
  212. * to fix chip hardware bug.
  213. */
  214. i2c_imx->disable_delay = (500000U * i2c_clk_div[i][0]
  215. + (i2c_clk_rate / 2) - 1) / (i2c_clk_rate / 2);
  216. /* dev_dbg() can't be used, because adapter is not yet registered */
  217. #ifdef CONFIG_I2C_DEBUG_BUS
  218. printk(KERN_DEBUG "I2C: <%s> I2C_CLK=%d, REQ DIV=%d\n",
  219. __func__, i2c_clk_rate, div);
  220. printk(KERN_DEBUG "I2C: <%s> IFDR[IC]=0x%x, REAL DIV=%d\n",
  221. __func__, i2c_clk_div[i][1], i2c_clk_div[i][0]);
  222. #endif
  223. }
  224. static irqreturn_t i2c_imx_isr(int irq, void *dev_id)
  225. {
  226. struct imx_i2c_struct *i2c_imx = dev_id;
  227. unsigned int temp;
  228. temp = readb(i2c_imx->base + IMX_I2C_I2SR);
  229. if (temp & I2SR_IIF) {
  230. /* save status register */
  231. i2c_imx->i2csr = temp;
  232. temp &= ~I2SR_IIF;
  233. writeb(temp, i2c_imx->base + IMX_I2C_I2SR);
  234. wake_up_interruptible(&i2c_imx->queue);
  235. return IRQ_HANDLED;
  236. }
  237. return IRQ_NONE;
  238. }
  239. static int i2c_imx_write(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs)
  240. {
  241. int i, result;
  242. dev_dbg(&i2c_imx->adapter.dev, "<%s> write slave address: addr=0x%x\n",
  243. __func__, msgs->addr << 1);
  244. /* write slave address */
  245. writeb(msgs->addr << 1, i2c_imx->base + IMX_I2C_I2DR);
  246. result = i2c_imx_trx_complete(i2c_imx);
  247. if (result)
  248. return result;
  249. result = i2c_imx_acked(i2c_imx);
  250. if (result)
  251. return result;
  252. dev_dbg(&i2c_imx->adapter.dev, "<%s> write data\n", __func__);
  253. /* write data */
  254. for (i = 0; i < msgs->len; i++) {
  255. dev_dbg(&i2c_imx->adapter.dev,
  256. "<%s> write byte: B%d=0x%X\n",
  257. __func__, i, msgs->buf[i]);
  258. writeb(msgs->buf[i], i2c_imx->base + IMX_I2C_I2DR);
  259. result = i2c_imx_trx_complete(i2c_imx);
  260. if (result)
  261. return result;
  262. result = i2c_imx_acked(i2c_imx);
  263. if (result)
  264. return result;
  265. }
  266. return 0;
  267. }
  268. static int i2c_imx_read(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs)
  269. {
  270. int i, result;
  271. unsigned int temp;
  272. dev_dbg(&i2c_imx->adapter.dev,
  273. "<%s> write slave address: addr=0x%x\n",
  274. __func__, (msgs->addr << 1) | 0x01);
  275. /* write slave address */
  276. writeb((msgs->addr << 1) | 0x01, i2c_imx->base + IMX_I2C_I2DR);
  277. result = i2c_imx_trx_complete(i2c_imx);
  278. if (result)
  279. return result;
  280. result = i2c_imx_acked(i2c_imx);
  281. if (result)
  282. return result;
  283. dev_dbg(&i2c_imx->adapter.dev, "<%s> setup bus\n", __func__);
  284. /* setup bus to read data */
  285. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  286. temp &= ~I2CR_MTX;
  287. if (msgs->len - 1)
  288. temp &= ~I2CR_TXAK;
  289. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  290. readb(i2c_imx->base + IMX_I2C_I2DR); /* dummy read */
  291. dev_dbg(&i2c_imx->adapter.dev, "<%s> read data\n", __func__);
  292. /* read data */
  293. for (i = 0; i < msgs->len; i++) {
  294. result = i2c_imx_trx_complete(i2c_imx);
  295. if (result)
  296. return result;
  297. if (i == (msgs->len - 1)) {
  298. dev_dbg(&i2c_imx->adapter.dev,
  299. "<%s> clear MSTA\n", __func__);
  300. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  301. temp &= ~I2CR_MSTA;
  302. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  303. } else if (i == (msgs->len - 2)) {
  304. dev_dbg(&i2c_imx->adapter.dev,
  305. "<%s> set TXAK\n", __func__);
  306. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  307. temp |= I2CR_TXAK;
  308. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  309. }
  310. msgs->buf[i] = readb(i2c_imx->base + IMX_I2C_I2DR);
  311. dev_dbg(&i2c_imx->adapter.dev,
  312. "<%s> read byte: B%d=0x%X\n",
  313. __func__, i, msgs->buf[i]);
  314. }
  315. return 0;
  316. }
  317. static int i2c_imx_xfer(struct i2c_adapter *adapter,
  318. struct i2c_msg *msgs, int num)
  319. {
  320. unsigned int i, temp;
  321. int result;
  322. struct imx_i2c_struct *i2c_imx = i2c_get_adapdata(adapter);
  323. dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
  324. /* Check if i2c bus is not busy */
  325. result = i2c_imx_bus_busy(i2c_imx);
  326. if (result)
  327. goto fail0;
  328. /* Start I2C transfer */
  329. i2c_imx_start(i2c_imx);
  330. /* read/write data */
  331. for (i = 0; i < num; i++) {
  332. if (i) {
  333. dev_dbg(&i2c_imx->adapter.dev,
  334. "<%s> repeated start\n", __func__);
  335. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  336. temp |= I2CR_RSTA;
  337. writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
  338. }
  339. dev_dbg(&i2c_imx->adapter.dev,
  340. "<%s> transfer message: %d\n", __func__, i);
  341. /* write/read data */
  342. #ifdef CONFIG_I2C_DEBUG_BUS
  343. temp = readb(i2c_imx->base + IMX_I2C_I2CR);
  344. dev_dbg(&i2c_imx->adapter.dev, "<%s> CONTROL: IEN=%d, IIEN=%d, "
  345. "MSTA=%d, MTX=%d, TXAK=%d, RSTA=%d\n", __func__,
  346. (temp & I2CR_IEN ? 1 : 0), (temp & I2CR_IIEN ? 1 : 0),
  347. (temp & I2CR_MSTA ? 1 : 0), (temp & I2CR_MTX ? 1 : 0),
  348. (temp & I2CR_TXAK ? 1 : 0), (temp & I2CR_RSTA ? 1 : 0));
  349. temp = readb(i2c_imx->base + IMX_I2C_I2SR);
  350. dev_dbg(&i2c_imx->adapter.dev,
  351. "<%s> STATUS: ICF=%d, IAAS=%d, IBB=%d, "
  352. "IAL=%d, SRW=%d, IIF=%d, RXAK=%d\n", __func__,
  353. (temp & I2SR_ICF ? 1 : 0), (temp & I2SR_IAAS ? 1 : 0),
  354. (temp & I2SR_IBB ? 1 : 0), (temp & I2SR_IAL ? 1 : 0),
  355. (temp & I2SR_SRW ? 1 : 0), (temp & I2SR_IIF ? 1 : 0),
  356. (temp & I2SR_RXAK ? 1 : 0));
  357. #endif
  358. if (msgs[i].flags & I2C_M_RD)
  359. result = i2c_imx_read(i2c_imx, &msgs[i]);
  360. else
  361. result = i2c_imx_write(i2c_imx, &msgs[i]);
  362. }
  363. fail0:
  364. /* Stop I2C transfer */
  365. i2c_imx_stop(i2c_imx);
  366. dev_dbg(&i2c_imx->adapter.dev, "<%s> exit with: %s: %d\n", __func__,
  367. (result < 0) ? "error" : "success msg",
  368. (result < 0) ? result : num);
  369. return (result < 0) ? result : num;
  370. }
  371. static u32 i2c_imx_func(struct i2c_adapter *adapter)
  372. {
  373. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  374. }
  375. static struct i2c_algorithm i2c_imx_algo = {
  376. .master_xfer = i2c_imx_xfer,
  377. .functionality = i2c_imx_func,
  378. };
  379. static int __init i2c_imx_probe(struct platform_device *pdev)
  380. {
  381. struct imx_i2c_struct *i2c_imx;
  382. struct resource *res;
  383. struct imxi2c_platform_data *pdata;
  384. void __iomem *base;
  385. resource_size_t res_size;
  386. int irq;
  387. int ret;
  388. dev_dbg(&pdev->dev, "<%s>\n", __func__);
  389. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  390. if (!res) {
  391. dev_err(&pdev->dev, "can't get device resources\n");
  392. return -ENOENT;
  393. }
  394. irq = platform_get_irq(pdev, 0);
  395. if (irq < 0) {
  396. dev_err(&pdev->dev, "can't get irq number\n");
  397. return -ENOENT;
  398. }
  399. pdata = pdev->dev.platform_data;
  400. if (pdata && pdata->init) {
  401. ret = pdata->init(&pdev->dev);
  402. if (ret)
  403. return ret;
  404. }
  405. res_size = resource_size(res);
  406. base = ioremap(res->start, res_size);
  407. if (!base) {
  408. dev_err(&pdev->dev, "ioremap failed\n");
  409. ret = -EIO;
  410. goto fail0;
  411. }
  412. i2c_imx = kzalloc(sizeof(struct imx_i2c_struct), GFP_KERNEL);
  413. if (!i2c_imx) {
  414. dev_err(&pdev->dev, "can't allocate interface\n");
  415. ret = -ENOMEM;
  416. goto fail1;
  417. }
  418. if (!request_mem_region(res->start, res_size, DRIVER_NAME)) {
  419. ret = -EBUSY;
  420. goto fail2;
  421. }
  422. /* Setup i2c_imx driver structure */
  423. strcpy(i2c_imx->adapter.name, pdev->name);
  424. i2c_imx->adapter.owner = THIS_MODULE;
  425. i2c_imx->adapter.algo = &i2c_imx_algo;
  426. i2c_imx->adapter.dev.parent = &pdev->dev;
  427. i2c_imx->adapter.nr = pdev->id;
  428. i2c_imx->irq = irq;
  429. i2c_imx->base = base;
  430. i2c_imx->res = res;
  431. /* Get I2C clock */
  432. i2c_imx->clk = clk_get(&pdev->dev, "i2c_clk");
  433. if (IS_ERR(i2c_imx->clk)) {
  434. ret = PTR_ERR(i2c_imx->clk);
  435. dev_err(&pdev->dev, "can't get I2C clock\n");
  436. goto fail3;
  437. }
  438. clk_enable(i2c_imx->clk);
  439. /* Request IRQ */
  440. ret = request_irq(i2c_imx->irq, i2c_imx_isr, 0, pdev->name, i2c_imx);
  441. if (ret) {
  442. dev_err(&pdev->dev, "can't claim irq %d\n", i2c_imx->irq);
  443. goto fail4;
  444. }
  445. /* Init queue */
  446. init_waitqueue_head(&i2c_imx->queue);
  447. /* Set up adapter data */
  448. i2c_set_adapdata(&i2c_imx->adapter, i2c_imx);
  449. /* Set up clock divider */
  450. if (pdata && pdata->bitrate)
  451. i2c_imx_set_clk(i2c_imx, pdata->bitrate);
  452. else
  453. i2c_imx_set_clk(i2c_imx, IMX_I2C_BIT_RATE);
  454. /* Set up chip registers to defaults */
  455. writeb(0, i2c_imx->base + IMX_I2C_I2CR);
  456. writeb(0, i2c_imx->base + IMX_I2C_I2SR);
  457. /* Add I2C adapter */
  458. ret = i2c_add_numbered_adapter(&i2c_imx->adapter);
  459. if (ret < 0) {
  460. dev_err(&pdev->dev, "registration failed\n");
  461. goto fail5;
  462. }
  463. /* Set up platform driver data */
  464. platform_set_drvdata(pdev, i2c_imx);
  465. dev_dbg(&i2c_imx->adapter.dev, "claimed irq %d\n", i2c_imx->irq);
  466. dev_dbg(&i2c_imx->adapter.dev, "device resources from 0x%x to 0x%x\n",
  467. i2c_imx->res->start, i2c_imx->res->end);
  468. dev_dbg(&i2c_imx->adapter.dev, "allocated %d bytes at 0x%x \n",
  469. res_size, i2c_imx->res->start);
  470. dev_dbg(&i2c_imx->adapter.dev, "adapter name: \"%s\"\n",
  471. i2c_imx->adapter.name);
  472. dev_dbg(&i2c_imx->adapter.dev, "IMX I2C adapter registered\n");
  473. return 0; /* Return OK */
  474. fail5:
  475. free_irq(i2c_imx->irq, i2c_imx);
  476. fail4:
  477. clk_disable(i2c_imx->clk);
  478. clk_put(i2c_imx->clk);
  479. fail3:
  480. release_mem_region(i2c_imx->res->start, resource_size(res));
  481. fail2:
  482. kfree(i2c_imx);
  483. fail1:
  484. iounmap(base);
  485. fail0:
  486. if (pdata && pdata->exit)
  487. pdata->exit(&pdev->dev);
  488. return ret; /* Return error number */
  489. }
  490. static int __exit i2c_imx_remove(struct platform_device *pdev)
  491. {
  492. struct imx_i2c_struct *i2c_imx = platform_get_drvdata(pdev);
  493. struct imxi2c_platform_data *pdata = pdev->dev.platform_data;
  494. /* remove adapter */
  495. dev_dbg(&i2c_imx->adapter.dev, "adapter removed\n");
  496. i2c_del_adapter(&i2c_imx->adapter);
  497. platform_set_drvdata(pdev, NULL);
  498. /* free interrupt */
  499. free_irq(i2c_imx->irq, i2c_imx);
  500. /* setup chip registers to defaults */
  501. writeb(0, i2c_imx->base + IMX_I2C_IADR);
  502. writeb(0, i2c_imx->base + IMX_I2C_IFDR);
  503. writeb(0, i2c_imx->base + IMX_I2C_I2CR);
  504. writeb(0, i2c_imx->base + IMX_I2C_I2SR);
  505. /* Shut down hardware */
  506. if (pdata && pdata->exit)
  507. pdata->exit(&pdev->dev);
  508. /* Disable I2C clock */
  509. clk_disable(i2c_imx->clk);
  510. clk_put(i2c_imx->clk);
  511. release_mem_region(i2c_imx->res->start, resource_size(i2c_imx->res));
  512. iounmap(i2c_imx->base);
  513. kfree(i2c_imx);
  514. return 0;
  515. }
  516. static struct platform_driver i2c_imx_driver = {
  517. .probe = i2c_imx_probe,
  518. .remove = __exit_p(i2c_imx_remove),
  519. .driver = {
  520. .name = DRIVER_NAME,
  521. .owner = THIS_MODULE,
  522. }
  523. };
  524. static int __init i2c_adap_imx_init(void)
  525. {
  526. return platform_driver_probe(&i2c_imx_driver, i2c_imx_probe);
  527. }
  528. static void __exit i2c_adap_imx_exit(void)
  529. {
  530. platform_driver_unregister(&i2c_imx_driver);
  531. }
  532. module_init(i2c_adap_imx_init);
  533. module_exit(i2c_adap_imx_exit);
  534. MODULE_LICENSE("GPL");
  535. MODULE_AUTHOR("Darius Augulis");
  536. MODULE_DESCRIPTION("I2C adapter driver for IMX I2C bus");
  537. MODULE_ALIAS("platform:" DRIVER_NAME);