radeon_drv.h 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038
  1. /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
  2. *
  3. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * All rights reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  22. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. *
  26. * Authors:
  27. * Kevin E. Martin <martin@valinux.com>
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #ifndef __RADEON_DRV_H__
  31. #define __RADEON_DRV_H__
  32. /* General customization:
  33. */
  34. #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
  35. #define DRIVER_NAME "radeon"
  36. #define DRIVER_DESC "ATI Radeon"
  37. #define DRIVER_DATE "20080528"
  38. /* Interface history:
  39. *
  40. * 1.1 - ??
  41. * 1.2 - Add vertex2 ioctl (keith)
  42. * - Add stencil capability to clear ioctl (gareth, keith)
  43. * - Increase MAX_TEXTURE_LEVELS (brian)
  44. * 1.3 - Add cmdbuf ioctl (keith)
  45. * - Add support for new radeon packets (keith)
  46. * - Add getparam ioctl (keith)
  47. * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
  48. * 1.4 - Add scratch registers to get_param ioctl.
  49. * 1.5 - Add r200 packets to cmdbuf ioctl
  50. * - Add r200 function to init ioctl
  51. * - Add 'scalar2' instruction to cmdbuf
  52. * 1.6 - Add static GART memory manager
  53. * Add irq handler (won't be turned on unless X server knows to)
  54. * Add irq ioctls and irq_active getparam.
  55. * Add wait command for cmdbuf ioctl
  56. * Add GART offset query for getparam
  57. * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
  58. * and R200_PP_CUBIC_OFFSET_F1_[0..5].
  59. * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
  60. * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
  61. * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
  62. * Add 'GET' queries for starting additional clients on different VT's.
  63. * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
  64. * Add texture rectangle support for r100.
  65. * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
  66. * clients use to tell the DRM where they think the framebuffer is
  67. * located in the card's address space
  68. * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
  69. * and GL_EXT_blend_[func|equation]_separate on r200
  70. * 1.12- Add R300 CP microcode support - this just loads the CP on r300
  71. * (No 3D support yet - just microcode loading).
  72. * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
  73. * - Add hyperz support, add hyperz flags to clear ioctl.
  74. * 1.14- Add support for color tiling
  75. * - Add R100/R200 surface allocation/free support
  76. * 1.15- Add support for texture micro tiling
  77. * - Add support for r100 cube maps
  78. * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
  79. * texture filtering on r200
  80. * 1.17- Add initial support for R300 (3D).
  81. * 1.18- Add support for GL_ATI_fragment_shader, new packets
  82. * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
  83. * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
  84. * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
  85. * 1.19- Add support for gart table in FB memory and PCIE r300
  86. * 1.20- Add support for r300 texrect
  87. * 1.21- Add support for card type getparam
  88. * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
  89. * 1.23- Add new radeon memory map work from benh
  90. * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
  91. * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
  92. * new packet type)
  93. * 1.26- Add support for variable size PCI(E) gart aperture
  94. * 1.27- Add support for IGP GART
  95. * 1.28- Add support for VBL on CRTC2
  96. * 1.29- R500 3D cmd buffer support
  97. */
  98. #define DRIVER_MAJOR 1
  99. #define DRIVER_MINOR 29
  100. #define DRIVER_PATCHLEVEL 0
  101. /*
  102. * Radeon chip families
  103. */
  104. enum radeon_family {
  105. CHIP_R100,
  106. CHIP_RV100,
  107. CHIP_RS100,
  108. CHIP_RV200,
  109. CHIP_RS200,
  110. CHIP_R200,
  111. CHIP_RV250,
  112. CHIP_RS300,
  113. CHIP_RV280,
  114. CHIP_R300,
  115. CHIP_R350,
  116. CHIP_RV350,
  117. CHIP_RV380,
  118. CHIP_R420,
  119. CHIP_R423,
  120. CHIP_RV410,
  121. CHIP_RS400,
  122. CHIP_RS480,
  123. CHIP_RS600,
  124. CHIP_RS690,
  125. CHIP_RS740,
  126. CHIP_RV515,
  127. CHIP_R520,
  128. CHIP_RV530,
  129. CHIP_RV560,
  130. CHIP_RV570,
  131. CHIP_R580,
  132. CHIP_R600,
  133. CHIP_RV610,
  134. CHIP_RV630,
  135. CHIP_RV620,
  136. CHIP_RV635,
  137. CHIP_RV670,
  138. CHIP_RS780,
  139. CHIP_RV770,
  140. CHIP_RV730,
  141. CHIP_RV710,
  142. CHIP_LAST,
  143. };
  144. enum radeon_cp_microcode_version {
  145. UCODE_R100,
  146. UCODE_R200,
  147. UCODE_R300,
  148. };
  149. /*
  150. * Chip flags
  151. */
  152. enum radeon_chip_flags {
  153. RADEON_FAMILY_MASK = 0x0000ffffUL,
  154. RADEON_FLAGS_MASK = 0xffff0000UL,
  155. RADEON_IS_MOBILITY = 0x00010000UL,
  156. RADEON_IS_IGP = 0x00020000UL,
  157. RADEON_SINGLE_CRTC = 0x00040000UL,
  158. RADEON_IS_AGP = 0x00080000UL,
  159. RADEON_HAS_HIERZ = 0x00100000UL,
  160. RADEON_IS_PCIE = 0x00200000UL,
  161. RADEON_NEW_MEMMAP = 0x00400000UL,
  162. RADEON_IS_PCI = 0x00800000UL,
  163. RADEON_IS_IGPGART = 0x01000000UL,
  164. };
  165. typedef struct drm_radeon_freelist {
  166. unsigned int age;
  167. struct drm_buf *buf;
  168. struct drm_radeon_freelist *next;
  169. struct drm_radeon_freelist *prev;
  170. } drm_radeon_freelist_t;
  171. typedef struct drm_radeon_ring_buffer {
  172. u32 *start;
  173. u32 *end;
  174. int size;
  175. int size_l2qw;
  176. int rptr_update; /* Double Words */
  177. int rptr_update_l2qw; /* log2 Quad Words */
  178. int fetch_size; /* Double Words */
  179. int fetch_size_l2ow; /* log2 Oct Words */
  180. u32 tail;
  181. u32 tail_mask;
  182. int space;
  183. int high_mark;
  184. } drm_radeon_ring_buffer_t;
  185. typedef struct drm_radeon_depth_clear_t {
  186. u32 rb3d_cntl;
  187. u32 rb3d_zstencilcntl;
  188. u32 se_cntl;
  189. } drm_radeon_depth_clear_t;
  190. struct drm_radeon_driver_file_fields {
  191. int64_t radeon_fb_delta;
  192. };
  193. struct mem_block {
  194. struct mem_block *next;
  195. struct mem_block *prev;
  196. int start;
  197. int size;
  198. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  199. };
  200. struct radeon_surface {
  201. int refcount;
  202. u32 lower;
  203. u32 upper;
  204. u32 flags;
  205. };
  206. struct radeon_virt_surface {
  207. int surface_index;
  208. u32 lower;
  209. u32 upper;
  210. u32 flags;
  211. struct drm_file *file_priv;
  212. #define PCIGART_FILE_PRIV ((void *) -1L)
  213. };
  214. #define RADEON_FLUSH_EMITED (1 << 0)
  215. #define RADEON_PURGE_EMITED (1 << 1)
  216. struct drm_radeon_master_private {
  217. drm_local_map_t *sarea;
  218. drm_radeon_sarea_t *sarea_priv;
  219. };
  220. typedef struct drm_radeon_private {
  221. drm_radeon_ring_buffer_t ring;
  222. u32 fb_location;
  223. u32 fb_size;
  224. int new_memmap;
  225. int gart_size;
  226. u32 gart_vm_start;
  227. unsigned long gart_buffers_offset;
  228. int cp_mode;
  229. int cp_running;
  230. drm_radeon_freelist_t *head;
  231. drm_radeon_freelist_t *tail;
  232. int last_buf;
  233. int writeback_works;
  234. int usec_timeout;
  235. int microcode_version;
  236. struct {
  237. u32 boxes;
  238. int freelist_timeouts;
  239. int freelist_loops;
  240. int requested_bufs;
  241. int last_frame_reads;
  242. int last_clear_reads;
  243. int clears;
  244. int texture_uploads;
  245. } stats;
  246. int do_boxes;
  247. int page_flipping;
  248. u32 color_fmt;
  249. unsigned int front_offset;
  250. unsigned int front_pitch;
  251. unsigned int back_offset;
  252. unsigned int back_pitch;
  253. u32 depth_fmt;
  254. unsigned int depth_offset;
  255. unsigned int depth_pitch;
  256. u32 front_pitch_offset;
  257. u32 back_pitch_offset;
  258. u32 depth_pitch_offset;
  259. drm_radeon_depth_clear_t depth_clear;
  260. unsigned long ring_offset;
  261. unsigned long ring_rptr_offset;
  262. unsigned long buffers_offset;
  263. unsigned long gart_textures_offset;
  264. drm_local_map_t *sarea;
  265. drm_local_map_t *cp_ring;
  266. drm_local_map_t *ring_rptr;
  267. drm_local_map_t *gart_textures;
  268. struct mem_block *gart_heap;
  269. struct mem_block *fb_heap;
  270. /* SW interrupt */
  271. wait_queue_head_t swi_queue;
  272. atomic_t swi_emitted;
  273. int vblank_crtc;
  274. uint32_t irq_enable_reg;
  275. uint32_t r500_disp_irq_reg;
  276. struct radeon_surface surfaces[RADEON_MAX_SURFACES];
  277. struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
  278. unsigned long pcigart_offset;
  279. unsigned int pcigart_offset_set;
  280. struct drm_ati_pcigart_info gart_info;
  281. u32 scratch_ages[5];
  282. /* starting from here on, data is preserved accross an open */
  283. uint32_t flags; /* see radeon_chip_flags */
  284. resource_size_t fb_aper_offset;
  285. int num_gb_pipes;
  286. int track_flush;
  287. drm_local_map_t *mmio;
  288. /* r6xx/r7xx pipe/shader config */
  289. int r600_max_pipes;
  290. int r600_max_tile_pipes;
  291. int r600_max_simds;
  292. int r600_max_backends;
  293. int r600_max_gprs;
  294. int r600_max_threads;
  295. int r600_max_stack_entries;
  296. int r600_max_hw_contexts;
  297. int r600_max_gs_threads;
  298. int r600_sx_max_export_size;
  299. int r600_sx_max_export_pos_size;
  300. int r600_sx_max_export_smx_size;
  301. int r600_sq_num_cf_insts;
  302. int r700_sx_num_of_sets;
  303. int r700_sc_prim_fifo_size;
  304. int r700_sc_hiz_tile_fifo_size;
  305. int r700_sc_earlyz_tile_fifo_fize;
  306. } drm_radeon_private_t;
  307. typedef struct drm_radeon_buf_priv {
  308. u32 age;
  309. } drm_radeon_buf_priv_t;
  310. typedef struct drm_radeon_kcmd_buffer {
  311. int bufsz;
  312. char *buf;
  313. int nbox;
  314. struct drm_clip_rect __user *boxes;
  315. } drm_radeon_kcmd_buffer_t;
  316. extern int radeon_no_wb;
  317. extern struct drm_ioctl_desc radeon_ioctls[];
  318. extern int radeon_max_ioctl;
  319. extern u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv);
  320. extern void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val);
  321. #define GET_RING_HEAD(dev_priv) radeon_get_ring_head(dev_priv)
  322. #define SET_RING_HEAD(dev_priv, val) radeon_set_ring_head(dev_priv, val)
  323. /* Check whether the given hardware address is inside the framebuffer or the
  324. * GART area.
  325. */
  326. static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
  327. u64 off)
  328. {
  329. u32 fb_start = dev_priv->fb_location;
  330. u32 fb_end = fb_start + dev_priv->fb_size - 1;
  331. u32 gart_start = dev_priv->gart_vm_start;
  332. u32 gart_end = gart_start + dev_priv->gart_size - 1;
  333. return ((off >= fb_start && off <= fb_end) ||
  334. (off >= gart_start && off <= gart_end));
  335. }
  336. /* radeon_cp.c */
  337. extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
  338. extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
  339. extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
  340. extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  341. extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
  342. extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv);
  343. extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  344. extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
  345. extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
  346. extern u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv);
  347. extern void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc);
  348. extern void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base);
  349. extern u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr);
  350. extern void radeon_freelist_reset(struct drm_device * dev);
  351. extern struct drm_buf *radeon_freelist_get(struct drm_device * dev);
  352. extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
  353. extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
  354. extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
  355. extern int radeon_presetup(struct drm_device *dev);
  356. extern int radeon_driver_postcleanup(struct drm_device *dev);
  357. extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv);
  358. extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv);
  359. extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv);
  360. extern void radeon_mem_takedown(struct mem_block **heap);
  361. extern void radeon_mem_release(struct drm_file *file_priv,
  362. struct mem_block *heap);
  363. extern void radeon_enable_bm(struct drm_radeon_private *dev_priv);
  364. extern u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off);
  365. extern void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val);
  366. /* radeon_irq.c */
  367. extern void radeon_irq_set_state(struct drm_device *dev, u32 mask, int state);
  368. extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv);
  369. extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv);
  370. extern void radeon_do_release(struct drm_device * dev);
  371. extern u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc);
  372. extern int radeon_enable_vblank(struct drm_device *dev, int crtc);
  373. extern void radeon_disable_vblank(struct drm_device *dev, int crtc);
  374. extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
  375. extern void radeon_driver_irq_preinstall(struct drm_device * dev);
  376. extern int radeon_driver_irq_postinstall(struct drm_device *dev);
  377. extern void radeon_driver_irq_uninstall(struct drm_device * dev);
  378. extern void radeon_enable_interrupt(struct drm_device *dev);
  379. extern int radeon_vblank_crtc_get(struct drm_device *dev);
  380. extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value);
  381. extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
  382. extern int radeon_driver_unload(struct drm_device *dev);
  383. extern int radeon_driver_firstopen(struct drm_device *dev);
  384. extern void radeon_driver_preclose(struct drm_device *dev,
  385. struct drm_file *file_priv);
  386. extern void radeon_driver_postclose(struct drm_device *dev,
  387. struct drm_file *file_priv);
  388. extern void radeon_driver_lastclose(struct drm_device * dev);
  389. extern int radeon_driver_open(struct drm_device *dev,
  390. struct drm_file *file_priv);
  391. extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
  392. unsigned long arg);
  393. extern int radeon_master_create(struct drm_device *dev, struct drm_master *master);
  394. extern void radeon_master_destroy(struct drm_device *dev, struct drm_master *master);
  395. extern void radeon_cp_dispatch_flip(struct drm_device *dev, struct drm_master *master);
  396. /* r300_cmdbuf.c */
  397. extern void r300_init_reg_flags(struct drm_device *dev);
  398. extern int r300_do_cp_cmdbuf(struct drm_device *dev,
  399. struct drm_file *file_priv,
  400. drm_radeon_kcmd_buffer_t *cmdbuf);
  401. /* r600_cp.c */
  402. extern int r600_do_engine_reset(struct drm_device *dev);
  403. extern int r600_do_cleanup_cp(struct drm_device *dev);
  404. extern int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  405. struct drm_file *file_priv);
  406. extern int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv);
  407. extern int r600_do_cp_idle(drm_radeon_private_t *dev_priv);
  408. extern void r600_do_cp_start(drm_radeon_private_t *dev_priv);
  409. extern void r600_do_cp_reset(drm_radeon_private_t *dev_priv);
  410. extern void r600_do_cp_stop(drm_radeon_private_t *dev_priv);
  411. extern int r600_cp_dispatch_indirect(struct drm_device *dev,
  412. struct drm_buf *buf, int start, int end);
  413. extern int r600_page_table_init(struct drm_device *dev);
  414. extern void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info);
  415. /* Flags for stats.boxes
  416. */
  417. #define RADEON_BOX_DMA_IDLE 0x1
  418. #define RADEON_BOX_RING_FULL 0x2
  419. #define RADEON_BOX_FLIP 0x4
  420. #define RADEON_BOX_WAIT_IDLE 0x8
  421. #define RADEON_BOX_TEXTURE_LOAD 0x10
  422. /* Register definitions, register access macros and drmAddMap constants
  423. * for Radeon kernel driver.
  424. */
  425. #define RADEON_MM_INDEX 0x0000
  426. #define RADEON_MM_DATA 0x0004
  427. #define RADEON_AGP_COMMAND 0x0f60
  428. #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
  429. # define RADEON_AGP_ENABLE (1<<8)
  430. #define RADEON_AUX_SCISSOR_CNTL 0x26f0
  431. # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
  432. # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
  433. # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
  434. # define RADEON_SCISSOR_0_ENABLE (1 << 28)
  435. # define RADEON_SCISSOR_1_ENABLE (1 << 29)
  436. # define RADEON_SCISSOR_2_ENABLE (1 << 30)
  437. /*
  438. * PCIE radeons (rv370/rv380, rv410, r423/r430/r480, r5xx)
  439. * don't have an explicit bus mastering disable bit. It's handled
  440. * by the PCI D-states. PMI_BM_DIS disables D-state bus master
  441. * handling, not bus mastering itself.
  442. */
  443. #define RADEON_BUS_CNTL 0x0030
  444. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  445. # define RADEON_BUS_MASTER_DIS (1 << 6)
  446. /* rs600/rs690/rs740 */
  447. # define RS600_BUS_MASTER_DIS (1 << 14)
  448. # define RS600_MSI_REARM (1 << 20)
  449. /* see RS400_MSI_REARM in AIC_CNTL for rs480 */
  450. #define RADEON_BUS_CNTL1 0x0034
  451. # define RADEON_PMI_BM_DIS (1 << 2)
  452. # define RADEON_PMI_INT_DIS (1 << 3)
  453. #define RV370_BUS_CNTL 0x004c
  454. # define RV370_PMI_BM_DIS (1 << 5)
  455. # define RV370_PMI_INT_DIS (1 << 6)
  456. #define RADEON_MSI_REARM_EN 0x0160
  457. /* rv370/rv380, rv410, r423/r430/r480, r5xx */
  458. # define RV370_MSI_REARM_EN (1 << 0)
  459. #define RADEON_CLOCK_CNTL_DATA 0x000c
  460. # define RADEON_PLL_WR_EN (1 << 7)
  461. #define RADEON_CLOCK_CNTL_INDEX 0x0008
  462. #define RADEON_CONFIG_APER_SIZE 0x0108
  463. #define RADEON_CONFIG_MEMSIZE 0x00f8
  464. #define RADEON_CRTC_OFFSET 0x0224
  465. #define RADEON_CRTC_OFFSET_CNTL 0x0228
  466. # define RADEON_CRTC_TILE_EN (1 << 15)
  467. # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  468. #define RADEON_CRTC2_OFFSET 0x0324
  469. #define RADEON_CRTC2_OFFSET_CNTL 0x0328
  470. #define RADEON_PCIE_INDEX 0x0030
  471. #define RADEON_PCIE_DATA 0x0034
  472. #define RADEON_PCIE_TX_GART_CNTL 0x10
  473. # define RADEON_PCIE_TX_GART_EN (1 << 0)
  474. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0 << 1)
  475. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1 << 1)
  476. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3 << 1)
  477. # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0 << 3)
  478. # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1 << 3)
  479. # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1 << 5)
  480. # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1 << 8)
  481. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
  482. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
  483. #define RADEON_PCIE_TX_GART_BASE 0x13
  484. #define RADEON_PCIE_TX_GART_START_LO 0x14
  485. #define RADEON_PCIE_TX_GART_START_HI 0x15
  486. #define RADEON_PCIE_TX_GART_END_LO 0x16
  487. #define RADEON_PCIE_TX_GART_END_HI 0x17
  488. #define RS480_NB_MC_INDEX 0x168
  489. # define RS480_NB_MC_IND_WR_EN (1 << 8)
  490. #define RS480_NB_MC_DATA 0x16c
  491. #define RS690_MC_INDEX 0x78
  492. # define RS690_MC_INDEX_MASK 0x1ff
  493. # define RS690_MC_INDEX_WR_EN (1 << 9)
  494. # define RS690_MC_INDEX_WR_ACK 0x7f
  495. #define RS690_MC_DATA 0x7c
  496. /* MC indirect registers */
  497. #define RS480_MC_MISC_CNTL 0x18
  498. # define RS480_DISABLE_GTW (1 << 1)
  499. /* switch between MCIND GART and MM GART registers. 0 = mmgart, 1 = mcind gart */
  500. # define RS480_GART_INDEX_REG_EN (1 << 12)
  501. # define RS690_BLOCK_GFX_D3_EN (1 << 14)
  502. #define RS480_K8_FB_LOCATION 0x1e
  503. #define RS480_GART_FEATURE_ID 0x2b
  504. # define RS480_HANG_EN (1 << 11)
  505. # define RS480_TLB_ENABLE (1 << 18)
  506. # define RS480_P2P_ENABLE (1 << 19)
  507. # define RS480_GTW_LAC_EN (1 << 25)
  508. # define RS480_2LEVEL_GART (0 << 30)
  509. # define RS480_1LEVEL_GART (1 << 30)
  510. # define RS480_PDC_EN (1 << 31)
  511. #define RS480_GART_BASE 0x2c
  512. #define RS480_GART_CACHE_CNTRL 0x2e
  513. # define RS480_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */
  514. #define RS480_AGP_ADDRESS_SPACE_SIZE 0x38
  515. # define RS480_GART_EN (1 << 0)
  516. # define RS480_VA_SIZE_32MB (0 << 1)
  517. # define RS480_VA_SIZE_64MB (1 << 1)
  518. # define RS480_VA_SIZE_128MB (2 << 1)
  519. # define RS480_VA_SIZE_256MB (3 << 1)
  520. # define RS480_VA_SIZE_512MB (4 << 1)
  521. # define RS480_VA_SIZE_1GB (5 << 1)
  522. # define RS480_VA_SIZE_2GB (6 << 1)
  523. #define RS480_AGP_MODE_CNTL 0x39
  524. # define RS480_POST_GART_Q_SIZE (1 << 18)
  525. # define RS480_NONGART_SNOOP (1 << 19)
  526. # define RS480_AGP_RD_BUF_SIZE (1 << 20)
  527. # define RS480_REQ_TYPE_SNOOP_SHIFT 22
  528. # define RS480_REQ_TYPE_SNOOP_MASK 0x3
  529. # define RS480_REQ_TYPE_SNOOP_DIS (1 << 24)
  530. #define RS480_MC_MISC_UMA_CNTL 0x5f
  531. #define RS480_MC_MCLK_CNTL 0x7a
  532. #define RS480_MC_UMA_DUALCH_CNTL 0x86
  533. #define RS690_MC_FB_LOCATION 0x100
  534. #define RS690_MC_AGP_LOCATION 0x101
  535. #define RS690_MC_AGP_BASE 0x102
  536. #define RS690_MC_AGP_BASE_2 0x103
  537. #define RS600_MC_INDEX 0x70
  538. # define RS600_MC_ADDR_MASK 0xffff
  539. # define RS600_MC_IND_SEQ_RBS_0 (1 << 16)
  540. # define RS600_MC_IND_SEQ_RBS_1 (1 << 17)
  541. # define RS600_MC_IND_SEQ_RBS_2 (1 << 18)
  542. # define RS600_MC_IND_SEQ_RBS_3 (1 << 19)
  543. # define RS600_MC_IND_AIC_RBS (1 << 20)
  544. # define RS600_MC_IND_CITF_ARB0 (1 << 21)
  545. # define RS600_MC_IND_CITF_ARB1 (1 << 22)
  546. # define RS600_MC_IND_WR_EN (1 << 23)
  547. #define RS600_MC_DATA 0x74
  548. #define RS600_MC_STATUS 0x0
  549. # define RS600_MC_IDLE (1 << 1)
  550. #define RS600_MC_FB_LOCATION 0x4
  551. #define RS600_MC_AGP_LOCATION 0x5
  552. #define RS600_AGP_BASE 0x6
  553. #define RS600_AGP_BASE_2 0x7
  554. #define RS600_MC_CNTL1 0x9
  555. # define RS600_ENABLE_PAGE_TABLES (1 << 26)
  556. #define RS600_MC_PT0_CNTL 0x100
  557. # define RS600_ENABLE_PT (1 << 0)
  558. # define RS600_EFFECTIVE_L2_CACHE_SIZE(x) ((x) << 15)
  559. # define RS600_EFFECTIVE_L2_QUEUE_SIZE(x) ((x) << 21)
  560. # define RS600_INVALIDATE_ALL_L1_TLBS (1 << 28)
  561. # define RS600_INVALIDATE_L2_CACHE (1 << 29)
  562. #define RS600_MC_PT0_CONTEXT0_CNTL 0x102
  563. # define RS600_ENABLE_PAGE_TABLE (1 << 0)
  564. # define RS600_PAGE_TABLE_TYPE_FLAT (0 << 1)
  565. #define RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR 0x112
  566. #define RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR 0x114
  567. #define RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR 0x11c
  568. #define RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR 0x12c
  569. #define RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR 0x13c
  570. #define RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR 0x14c
  571. #define RS600_MC_PT0_CLIENT0_CNTL 0x16c
  572. # define RS600_ENABLE_TRANSLATION_MODE_OVERRIDE (1 << 0)
  573. # define RS600_TRANSLATION_MODE_OVERRIDE (1 << 1)
  574. # define RS600_SYSTEM_ACCESS_MODE_MASK (3 << 8)
  575. # define RS600_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 8)
  576. # define RS600_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 8)
  577. # define RS600_SYSTEM_ACCESS_MODE_IN_SYS (2 << 8)
  578. # define RS600_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 8)
  579. # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH (0 << 10)
  580. # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 10)
  581. # define RS600_EFFECTIVE_L1_CACHE_SIZE(x) ((x) << 11)
  582. # define RS600_ENABLE_FRAGMENT_PROCESSING (1 << 14)
  583. # define RS600_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)
  584. # define RS600_INVALIDATE_L1_TLB (1 << 20)
  585. #define R520_MC_IND_INDEX 0x70
  586. #define R520_MC_IND_WR_EN (1 << 24)
  587. #define R520_MC_IND_DATA 0x74
  588. #define RV515_MC_FB_LOCATION 0x01
  589. #define RV515_MC_AGP_LOCATION 0x02
  590. #define RV515_MC_AGP_BASE 0x03
  591. #define RV515_MC_AGP_BASE_2 0x04
  592. #define R520_MC_FB_LOCATION 0x04
  593. #define R520_MC_AGP_LOCATION 0x05
  594. #define R520_MC_AGP_BASE 0x06
  595. #define R520_MC_AGP_BASE_2 0x07
  596. #define RADEON_MPP_TB_CONFIG 0x01c0
  597. #define RADEON_MEM_CNTL 0x0140
  598. #define RADEON_MEM_SDRAM_MODE_REG 0x0158
  599. #define RADEON_AGP_BASE_2 0x015c /* r200+ only */
  600. #define RS480_AGP_BASE_2 0x0164
  601. #define RADEON_AGP_BASE 0x0170
  602. /* pipe config regs */
  603. #define R400_GB_PIPE_SELECT 0x402c
  604. #define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */
  605. #define R300_GB_TILE_CONFIG 0x4018
  606. # define R300_ENABLE_TILING (1 << 0)
  607. # define R300_PIPE_COUNT_RV350 (0 << 1)
  608. # define R300_PIPE_COUNT_R300 (3 << 1)
  609. # define R300_PIPE_COUNT_R420_3P (6 << 1)
  610. # define R300_PIPE_COUNT_R420 (7 << 1)
  611. # define R300_TILE_SIZE_8 (0 << 4)
  612. # define R300_TILE_SIZE_16 (1 << 4)
  613. # define R300_TILE_SIZE_32 (2 << 4)
  614. # define R300_SUBPIXEL_1_12 (0 << 16)
  615. # define R300_SUBPIXEL_1_16 (1 << 16)
  616. #define R300_DST_PIPE_CONFIG 0x170c
  617. # define R300_PIPE_AUTO_CONFIG (1 << 31)
  618. #define R300_RB2D_DSTCACHE_MODE 0x3428
  619. # define R300_DC_AUTOFLUSH_ENABLE (1 << 8)
  620. # define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17)
  621. #define RADEON_RB3D_COLOROFFSET 0x1c40
  622. #define RADEON_RB3D_COLORPITCH 0x1c48
  623. #define RADEON_SRC_X_Y 0x1590
  624. #define RADEON_DP_GUI_MASTER_CNTL 0x146c
  625. # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  626. # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  627. # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
  628. # define RADEON_GMC_BRUSH_NONE (15 << 4)
  629. # define RADEON_GMC_DST_16BPP (4 << 8)
  630. # define RADEON_GMC_DST_24BPP (5 << 8)
  631. # define RADEON_GMC_DST_32BPP (6 << 8)
  632. # define RADEON_GMC_DST_DATATYPE_SHIFT 8
  633. # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
  634. # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
  635. # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  636. # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  637. # define RADEON_GMC_WR_MSK_DIS (1 << 30)
  638. # define RADEON_ROP3_S 0x00cc0000
  639. # define RADEON_ROP3_P 0x00f00000
  640. #define RADEON_DP_WRITE_MASK 0x16cc
  641. #define RADEON_SRC_PITCH_OFFSET 0x1428
  642. #define RADEON_DST_PITCH_OFFSET 0x142c
  643. #define RADEON_DST_PITCH_OFFSET_C 0x1c80
  644. # define RADEON_DST_TILE_LINEAR (0 << 30)
  645. # define RADEON_DST_TILE_MACRO (1 << 30)
  646. # define RADEON_DST_TILE_MICRO (2 << 30)
  647. # define RADEON_DST_TILE_BOTH (3 << 30)
  648. #define RADEON_SCRATCH_REG0 0x15e0
  649. #define RADEON_SCRATCH_REG1 0x15e4
  650. #define RADEON_SCRATCH_REG2 0x15e8
  651. #define RADEON_SCRATCH_REG3 0x15ec
  652. #define RADEON_SCRATCH_REG4 0x15f0
  653. #define RADEON_SCRATCH_REG5 0x15f4
  654. #define RADEON_SCRATCH_UMSK 0x0770
  655. #define RADEON_SCRATCH_ADDR 0x0774
  656. #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
  657. extern u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index);
  658. #define GET_SCRATCH(dev_priv, x) radeon_get_scratch(dev_priv, x)
  659. #define R600_SCRATCH_REG0 0x8500
  660. #define R600_SCRATCH_REG1 0x8504
  661. #define R600_SCRATCH_REG2 0x8508
  662. #define R600_SCRATCH_REG3 0x850c
  663. #define R600_SCRATCH_REG4 0x8510
  664. #define R600_SCRATCH_REG5 0x8514
  665. #define R600_SCRATCH_REG6 0x8518
  666. #define R600_SCRATCH_REG7 0x851c
  667. #define R600_SCRATCH_UMSK 0x8540
  668. #define R600_SCRATCH_ADDR 0x8544
  669. #define R600_SCRATCHOFF(x) (R600_SCRATCH_REG_OFFSET + 4*(x))
  670. #define RADEON_GEN_INT_CNTL 0x0040
  671. # define RADEON_CRTC_VBLANK_MASK (1 << 0)
  672. # define RADEON_CRTC2_VBLANK_MASK (1 << 9)
  673. # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
  674. # define RADEON_SW_INT_ENABLE (1 << 25)
  675. #define RADEON_GEN_INT_STATUS 0x0044
  676. # define RADEON_CRTC_VBLANK_STAT (1 << 0)
  677. # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
  678. # define RADEON_CRTC2_VBLANK_STAT (1 << 9)
  679. # define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9)
  680. # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
  681. # define RADEON_SW_INT_TEST (1 << 25)
  682. # define RADEON_SW_INT_TEST_ACK (1 << 25)
  683. # define RADEON_SW_INT_FIRE (1 << 26)
  684. # define R500_DISPLAY_INT_STATUS (1 << 0)
  685. #define RADEON_HOST_PATH_CNTL 0x0130
  686. # define RADEON_HDP_SOFT_RESET (1 << 26)
  687. # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
  688. # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
  689. #define RADEON_ISYNC_CNTL 0x1724
  690. # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
  691. # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
  692. # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
  693. # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
  694. # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
  695. # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
  696. #define RADEON_RBBM_GUICNTL 0x172c
  697. # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
  698. # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
  699. # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
  700. # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
  701. #define RADEON_MC_AGP_LOCATION 0x014c
  702. #define RADEON_MC_FB_LOCATION 0x0148
  703. #define RADEON_MCLK_CNTL 0x0012
  704. # define RADEON_FORCEON_MCLKA (1 << 16)
  705. # define RADEON_FORCEON_MCLKB (1 << 17)
  706. # define RADEON_FORCEON_YCLKA (1 << 18)
  707. # define RADEON_FORCEON_YCLKB (1 << 19)
  708. # define RADEON_FORCEON_MC (1 << 20)
  709. # define RADEON_FORCEON_AIC (1 << 21)
  710. #define RADEON_PP_BORDER_COLOR_0 0x1d40
  711. #define RADEON_PP_BORDER_COLOR_1 0x1d44
  712. #define RADEON_PP_BORDER_COLOR_2 0x1d48
  713. #define RADEON_PP_CNTL 0x1c38
  714. # define RADEON_SCISSOR_ENABLE (1 << 1)
  715. #define RADEON_PP_LUM_MATRIX 0x1d00
  716. #define RADEON_PP_MISC 0x1c14
  717. #define RADEON_PP_ROT_MATRIX_0 0x1d58
  718. #define RADEON_PP_TXFILTER_0 0x1c54
  719. #define RADEON_PP_TXOFFSET_0 0x1c5c
  720. #define RADEON_PP_TXFILTER_1 0x1c6c
  721. #define RADEON_PP_TXFILTER_2 0x1c84
  722. #define R300_RB2D_DSTCACHE_CTLSTAT 0x342c /* use R300_DSTCACHE_CTLSTAT */
  723. #define R300_DSTCACHE_CTLSTAT 0x1714
  724. # define R300_RB2D_DC_FLUSH (3 << 0)
  725. # define R300_RB2D_DC_FREE (3 << 2)
  726. # define R300_RB2D_DC_FLUSH_ALL 0xf
  727. # define R300_RB2D_DC_BUSY (1 << 31)
  728. #define RADEON_RB3D_CNTL 0x1c3c
  729. # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
  730. # define RADEON_PLANE_MASK_ENABLE (1 << 1)
  731. # define RADEON_DITHER_ENABLE (1 << 2)
  732. # define RADEON_ROUND_ENABLE (1 << 3)
  733. # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
  734. # define RADEON_DITHER_INIT (1 << 5)
  735. # define RADEON_ROP_ENABLE (1 << 6)
  736. # define RADEON_STENCIL_ENABLE (1 << 7)
  737. # define RADEON_Z_ENABLE (1 << 8)
  738. # define RADEON_ZBLOCK16 (1 << 15)
  739. #define RADEON_RB3D_DEPTHOFFSET 0x1c24
  740. #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
  741. #define RADEON_RB3D_DEPTHPITCH 0x1c28
  742. #define RADEON_RB3D_PLANEMASK 0x1d84
  743. #define RADEON_RB3D_STENCILREFMASK 0x1d7c
  744. #define RADEON_RB3D_ZCACHE_MODE 0x3250
  745. #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
  746. # define RADEON_RB3D_ZC_FLUSH (1 << 0)
  747. # define RADEON_RB3D_ZC_FREE (1 << 2)
  748. # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
  749. # define RADEON_RB3D_ZC_BUSY (1 << 31)
  750. #define R300_ZB_ZCACHE_CTLSTAT 0x4f18
  751. # define R300_ZC_FLUSH (1 << 0)
  752. # define R300_ZC_FREE (1 << 1)
  753. # define R300_ZC_BUSY (1 << 31)
  754. #define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
  755. # define RADEON_RB3D_DC_FLUSH (3 << 0)
  756. # define RADEON_RB3D_DC_FREE (3 << 2)
  757. # define RADEON_RB3D_DC_FLUSH_ALL 0xf
  758. # define RADEON_RB3D_DC_BUSY (1 << 31)
  759. #define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c
  760. # define R300_RB3D_DC_FLUSH (2 << 0)
  761. # define R300_RB3D_DC_FREE (2 << 2)
  762. # define R300_RB3D_DC_FINISH (1 << 4)
  763. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  764. # define RADEON_Z_TEST_MASK (7 << 4)
  765. # define RADEON_Z_TEST_ALWAYS (7 << 4)
  766. # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
  767. # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
  768. # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
  769. # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
  770. # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
  771. # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
  772. # define RADEON_FORCE_Z_DIRTY (1 << 29)
  773. # define RADEON_Z_WRITE_ENABLE (1 << 30)
  774. # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
  775. #define RADEON_RBBM_SOFT_RESET 0x00f0
  776. # define RADEON_SOFT_RESET_CP (1 << 0)
  777. # define RADEON_SOFT_RESET_HI (1 << 1)
  778. # define RADEON_SOFT_RESET_SE (1 << 2)
  779. # define RADEON_SOFT_RESET_RE (1 << 3)
  780. # define RADEON_SOFT_RESET_PP (1 << 4)
  781. # define RADEON_SOFT_RESET_E2 (1 << 5)
  782. # define RADEON_SOFT_RESET_RB (1 << 6)
  783. # define RADEON_SOFT_RESET_HDP (1 << 7)
  784. /*
  785. * 6:0 Available slots in the FIFO
  786. * 8 Host Interface active
  787. * 9 CP request active
  788. * 10 FIFO request active
  789. * 11 Host Interface retry active
  790. * 12 CP retry active
  791. * 13 FIFO retry active
  792. * 14 FIFO pipeline busy
  793. * 15 Event engine busy
  794. * 16 CP command stream busy
  795. * 17 2D engine busy
  796. * 18 2D portion of render backend busy
  797. * 20 3D setup engine busy
  798. * 26 GA engine busy
  799. * 27 CBA 2D engine busy
  800. * 31 2D engine busy or 3D engine busy or FIFO not empty or CP busy or
  801. * command stream queue not empty or Ring Buffer not empty
  802. */
  803. #define RADEON_RBBM_STATUS 0x0e40
  804. /* Same as the previous RADEON_RBBM_STATUS; this is a mirror of that register. */
  805. /* #define RADEON_RBBM_STATUS 0x1740 */
  806. /* bits 6:0 are dword slots available in the cmd fifo */
  807. # define RADEON_RBBM_FIFOCNT_MASK 0x007f
  808. # define RADEON_HIRQ_ON_RBB (1 << 8)
  809. # define RADEON_CPRQ_ON_RBB (1 << 9)
  810. # define RADEON_CFRQ_ON_RBB (1 << 10)
  811. # define RADEON_HIRQ_IN_RTBUF (1 << 11)
  812. # define RADEON_CPRQ_IN_RTBUF (1 << 12)
  813. # define RADEON_CFRQ_IN_RTBUF (1 << 13)
  814. # define RADEON_PIPE_BUSY (1 << 14)
  815. # define RADEON_ENG_EV_BUSY (1 << 15)
  816. # define RADEON_CP_CMDSTRM_BUSY (1 << 16)
  817. # define RADEON_E2_BUSY (1 << 17)
  818. # define RADEON_RB2D_BUSY (1 << 18)
  819. # define RADEON_RB3D_BUSY (1 << 19) /* not used on r300 */
  820. # define RADEON_VAP_BUSY (1 << 20)
  821. # define RADEON_RE_BUSY (1 << 21) /* not used on r300 */
  822. # define RADEON_TAM_BUSY (1 << 22) /* not used on r300 */
  823. # define RADEON_TDM_BUSY (1 << 23) /* not used on r300 */
  824. # define RADEON_PB_BUSY (1 << 24) /* not used on r300 */
  825. # define RADEON_TIM_BUSY (1 << 25) /* not used on r300 */
  826. # define RADEON_GA_BUSY (1 << 26)
  827. # define RADEON_CBA2D_BUSY (1 << 27)
  828. # define RADEON_RBBM_ACTIVE (1 << 31)
  829. #define RADEON_RE_LINE_PATTERN 0x1cd0
  830. #define RADEON_RE_MISC 0x26c4
  831. #define RADEON_RE_TOP_LEFT 0x26c0
  832. #define RADEON_RE_WIDTH_HEIGHT 0x1c44
  833. #define RADEON_RE_STIPPLE_ADDR 0x1cc8
  834. #define RADEON_RE_STIPPLE_DATA 0x1ccc
  835. #define RADEON_SCISSOR_TL_0 0x1cd8
  836. #define RADEON_SCISSOR_BR_0 0x1cdc
  837. #define RADEON_SCISSOR_TL_1 0x1ce0
  838. #define RADEON_SCISSOR_BR_1 0x1ce4
  839. #define RADEON_SCISSOR_TL_2 0x1ce8
  840. #define RADEON_SCISSOR_BR_2 0x1cec
  841. #define RADEON_SE_COORD_FMT 0x1c50
  842. #define RADEON_SE_CNTL 0x1c4c
  843. # define RADEON_FFACE_CULL_CW (0 << 0)
  844. # define RADEON_BFACE_SOLID (3 << 1)
  845. # define RADEON_FFACE_SOLID (3 << 3)
  846. # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
  847. # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
  848. # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
  849. # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
  850. # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
  851. # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
  852. # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
  853. # define RADEON_FOG_SHADE_FLAT (1 << 14)
  854. # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
  855. # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
  856. # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
  857. # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
  858. # define RADEON_ROUND_MODE_TRUNC (0 << 28)
  859. # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
  860. #define RADEON_SE_CNTL_STATUS 0x2140
  861. #define RADEON_SE_LINE_WIDTH 0x1db8
  862. #define RADEON_SE_VPORT_XSCALE 0x1d98
  863. #define RADEON_SE_ZBIAS_FACTOR 0x1db0
  864. #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
  865. #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
  866. #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
  867. # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
  868. # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
  869. #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
  870. #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
  871. # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
  872. #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
  873. #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
  874. #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
  875. #define RADEON_SURFACE_CNTL 0x0b00
  876. # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
  877. # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
  878. # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
  879. # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
  880. # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
  881. # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
  882. # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
  883. # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
  884. # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
  885. #define RADEON_SURFACE0_INFO 0x0b0c
  886. # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
  887. # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
  888. # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
  889. # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
  890. # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
  891. # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
  892. #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
  893. #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
  894. # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
  895. #define RADEON_SURFACE1_INFO 0x0b1c
  896. #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
  897. #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
  898. #define RADEON_SURFACE2_INFO 0x0b2c
  899. #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
  900. #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
  901. #define RADEON_SURFACE3_INFO 0x0b3c
  902. #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
  903. #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
  904. #define RADEON_SURFACE4_INFO 0x0b4c
  905. #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
  906. #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
  907. #define RADEON_SURFACE5_INFO 0x0b5c
  908. #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
  909. #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
  910. #define RADEON_SURFACE6_INFO 0x0b6c
  911. #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
  912. #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
  913. #define RADEON_SURFACE7_INFO 0x0b7c
  914. #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
  915. #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
  916. #define RADEON_SW_SEMAPHORE 0x013c
  917. #define RADEON_WAIT_UNTIL 0x1720
  918. # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
  919. # define RADEON_WAIT_2D_IDLE (1 << 14)
  920. # define RADEON_WAIT_3D_IDLE (1 << 15)
  921. # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
  922. # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
  923. # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
  924. #define RADEON_RB3D_ZMASKOFFSET 0x3234
  925. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  926. # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
  927. # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
  928. /* CP registers */
  929. #define RADEON_CP_ME_RAM_ADDR 0x07d4
  930. #define RADEON_CP_ME_RAM_RADDR 0x07d8
  931. #define RADEON_CP_ME_RAM_DATAH 0x07dc
  932. #define RADEON_CP_ME_RAM_DATAL 0x07e0
  933. #define RADEON_CP_RB_BASE 0x0700
  934. #define RADEON_CP_RB_CNTL 0x0704
  935. # define RADEON_BUF_SWAP_32BIT (2 << 16)
  936. # define RADEON_RB_NO_UPDATE (1 << 27)
  937. # define RADEON_RB_RPTR_WR_ENA (1 << 31)
  938. #define RADEON_CP_RB_RPTR_ADDR 0x070c
  939. #define RADEON_CP_RB_RPTR 0x0710
  940. #define RADEON_CP_RB_WPTR 0x0714
  941. #define RADEON_CP_RB_WPTR_DELAY 0x0718
  942. # define RADEON_PRE_WRITE_TIMER_SHIFT 0
  943. # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
  944. #define RADEON_CP_IB_BASE 0x0738
  945. #define RADEON_CP_CSQ_CNTL 0x0740
  946. # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
  947. # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
  948. # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
  949. # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
  950. # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
  951. # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
  952. # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
  953. #define RADEON_AIC_CNTL 0x01d0
  954. # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
  955. # define RS400_MSI_REARM (1 << 3)
  956. #define RADEON_AIC_STAT 0x01d4
  957. #define RADEON_AIC_PT_BASE 0x01d8
  958. #define RADEON_AIC_LO_ADDR 0x01dc
  959. #define RADEON_AIC_HI_ADDR 0x01e0
  960. #define RADEON_AIC_TLB_ADDR 0x01e4
  961. #define RADEON_AIC_TLB_DATA 0x01e8
  962. /* CP command packets */
  963. #define RADEON_CP_PACKET0 0x00000000
  964. # define RADEON_ONE_REG_WR (1 << 15)
  965. #define RADEON_CP_PACKET1 0x40000000
  966. #define RADEON_CP_PACKET2 0x80000000
  967. #define RADEON_CP_PACKET3 0xC0000000
  968. # define RADEON_CP_NOP 0x00001000
  969. # define RADEON_CP_NEXT_CHAR 0x00001900
  970. # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
  971. # define RADEON_CP_SET_SCISSORS 0x00001E00
  972. /* GEN_INDX_PRIM is unsupported starting with R300 */
  973. # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
  974. # define RADEON_WAIT_FOR_IDLE 0x00002600
  975. # define RADEON_3D_DRAW_VBUF 0x00002800
  976. # define RADEON_3D_DRAW_IMMD 0x00002900
  977. # define RADEON_3D_DRAW_INDX 0x00002A00
  978. # define RADEON_CP_LOAD_PALETTE 0x00002C00
  979. # define RADEON_3D_LOAD_VBPNTR 0x00002F00
  980. # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
  981. # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
  982. # define RADEON_3D_CLEAR_ZMASK 0x00003200
  983. # define RADEON_CP_INDX_BUFFER 0x00003300
  984. # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
  985. # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
  986. # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
  987. # define RADEON_3D_CLEAR_HIZ 0x00003700
  988. # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
  989. # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
  990. # define RADEON_CNTL_PAINT_MULTI 0x00009A00
  991. # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
  992. # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
  993. # define R600_IT_INDIRECT_BUFFER 0x00003200
  994. # define R600_IT_ME_INITIALIZE 0x00004400
  995. # define R600_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  996. # define R600_IT_EVENT_WRITE 0x00004600
  997. # define R600_IT_SET_CONFIG_REG 0x00006800
  998. # define R600_SET_CONFIG_REG_OFFSET 0x00008000
  999. # define R600_SET_CONFIG_REG_END 0x0000ac00
  1000. #define RADEON_CP_PACKET_MASK 0xC0000000
  1001. #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
  1002. #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
  1003. #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
  1004. #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
  1005. #define RADEON_VTX_Z_PRESENT (1 << 31)
  1006. #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
  1007. #define RADEON_PRIM_TYPE_NONE (0 << 0)
  1008. #define RADEON_PRIM_TYPE_POINT (1 << 0)
  1009. #define RADEON_PRIM_TYPE_LINE (2 << 0)
  1010. #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
  1011. #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
  1012. #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
  1013. #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
  1014. #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
  1015. #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
  1016. #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
  1017. #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
  1018. #define RADEON_PRIM_TYPE_MASK 0xf
  1019. #define RADEON_PRIM_WALK_IND (1 << 4)
  1020. #define RADEON_PRIM_WALK_LIST (2 << 4)
  1021. #define RADEON_PRIM_WALK_RING (3 << 4)
  1022. #define RADEON_COLOR_ORDER_BGRA (0 << 6)
  1023. #define RADEON_COLOR_ORDER_RGBA (1 << 6)
  1024. #define RADEON_MAOS_ENABLE (1 << 7)
  1025. #define RADEON_VTX_FMT_R128_MODE (0 << 8)
  1026. #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
  1027. #define RADEON_NUM_VERTICES_SHIFT 16
  1028. #define RADEON_COLOR_FORMAT_CI8 2
  1029. #define RADEON_COLOR_FORMAT_ARGB1555 3
  1030. #define RADEON_COLOR_FORMAT_RGB565 4
  1031. #define RADEON_COLOR_FORMAT_ARGB8888 6
  1032. #define RADEON_COLOR_FORMAT_RGB332 7
  1033. #define RADEON_COLOR_FORMAT_RGB8 9
  1034. #define RADEON_COLOR_FORMAT_ARGB4444 15
  1035. #define RADEON_TXFORMAT_I8 0
  1036. #define RADEON_TXFORMAT_AI88 1
  1037. #define RADEON_TXFORMAT_RGB332 2
  1038. #define RADEON_TXFORMAT_ARGB1555 3
  1039. #define RADEON_TXFORMAT_RGB565 4
  1040. #define RADEON_TXFORMAT_ARGB4444 5
  1041. #define RADEON_TXFORMAT_ARGB8888 6
  1042. #define RADEON_TXFORMAT_RGBA8888 7
  1043. #define RADEON_TXFORMAT_Y8 8
  1044. #define RADEON_TXFORMAT_VYUY422 10
  1045. #define RADEON_TXFORMAT_YVYU422 11
  1046. #define RADEON_TXFORMAT_DXT1 12
  1047. #define RADEON_TXFORMAT_DXT23 14
  1048. #define RADEON_TXFORMAT_DXT45 15
  1049. #define R200_PP_TXCBLEND_0 0x2f00
  1050. #define R200_PP_TXCBLEND_1 0x2f10
  1051. #define R200_PP_TXCBLEND_2 0x2f20
  1052. #define R200_PP_TXCBLEND_3 0x2f30
  1053. #define R200_PP_TXCBLEND_4 0x2f40
  1054. #define R200_PP_TXCBLEND_5 0x2f50
  1055. #define R200_PP_TXCBLEND_6 0x2f60
  1056. #define R200_PP_TXCBLEND_7 0x2f70
  1057. #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
  1058. #define R200_PP_TFACTOR_0 0x2ee0
  1059. #define R200_SE_VTX_FMT_0 0x2088
  1060. #define R200_SE_VAP_CNTL 0x2080
  1061. #define R200_SE_TCL_MATRIX_SEL_0 0x2230
  1062. #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
  1063. #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
  1064. #define R200_PP_TXFILTER_5 0x2ca0
  1065. #define R200_PP_TXFILTER_4 0x2c80
  1066. #define R200_PP_TXFILTER_3 0x2c60
  1067. #define R200_PP_TXFILTER_2 0x2c40
  1068. #define R200_PP_TXFILTER_1 0x2c20
  1069. #define R200_PP_TXFILTER_0 0x2c00
  1070. #define R200_PP_TXOFFSET_5 0x2d78
  1071. #define R200_PP_TXOFFSET_4 0x2d60
  1072. #define R200_PP_TXOFFSET_3 0x2d48
  1073. #define R200_PP_TXOFFSET_2 0x2d30
  1074. #define R200_PP_TXOFFSET_1 0x2d18
  1075. #define R200_PP_TXOFFSET_0 0x2d00
  1076. #define R200_PP_CUBIC_FACES_0 0x2c18
  1077. #define R200_PP_CUBIC_FACES_1 0x2c38
  1078. #define R200_PP_CUBIC_FACES_2 0x2c58
  1079. #define R200_PP_CUBIC_FACES_3 0x2c78
  1080. #define R200_PP_CUBIC_FACES_4 0x2c98
  1081. #define R200_PP_CUBIC_FACES_5 0x2cb8
  1082. #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
  1083. #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
  1084. #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
  1085. #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
  1086. #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
  1087. #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
  1088. #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
  1089. #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
  1090. #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
  1091. #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
  1092. #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
  1093. #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
  1094. #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
  1095. #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
  1096. #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
  1097. #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
  1098. #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
  1099. #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
  1100. #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
  1101. #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
  1102. #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
  1103. #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
  1104. #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
  1105. #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
  1106. #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
  1107. #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
  1108. #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
  1109. #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
  1110. #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
  1111. #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
  1112. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  1113. #define R200_SE_VTE_CNTL 0x20b0
  1114. #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
  1115. #define R200_PP_TAM_DEBUG3 0x2d9c
  1116. #define R200_PP_CNTL_X 0x2cc4
  1117. #define R200_SE_VAP_CNTL_STATUS 0x2140
  1118. #define R200_RE_SCISSOR_TL_0 0x1cd8
  1119. #define R200_RE_SCISSOR_TL_1 0x1ce0
  1120. #define R200_RE_SCISSOR_TL_2 0x1ce8
  1121. #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
  1122. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  1123. #define R200_SE_VTX_STATE_CNTL 0x2180
  1124. #define R200_RE_POINTSIZE 0x2648
  1125. #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
  1126. #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
  1127. #define RADEON_PP_TEX_SIZE_1 0x1d0c
  1128. #define RADEON_PP_TEX_SIZE_2 0x1d14
  1129. #define RADEON_PP_CUBIC_FACES_0 0x1d24
  1130. #define RADEON_PP_CUBIC_FACES_1 0x1d28
  1131. #define RADEON_PP_CUBIC_FACES_2 0x1d2c
  1132. #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
  1133. #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
  1134. #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
  1135. #define RADEON_SE_TCL_STATE_FLUSH 0x2284
  1136. #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
  1137. #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
  1138. #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
  1139. #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
  1140. #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
  1141. #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
  1142. #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
  1143. #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
  1144. #define R200_3D_DRAW_IMMD_2 0xC0003500
  1145. #define R200_SE_VTX_FMT_1 0x208c
  1146. #define R200_RE_CNTL 0x1c50
  1147. #define R200_RB3D_BLENDCOLOR 0x3218
  1148. #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
  1149. #define R200_PP_TRI_PERF 0x2cf8
  1150. #define R200_PP_AFS_0 0x2f80
  1151. #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
  1152. #define R200_VAP_PVS_CNTL_1 0x22D0
  1153. #define RADEON_CRTC_CRNT_FRAME 0x0214
  1154. #define RADEON_CRTC2_CRNT_FRAME 0x0314
  1155. #define R500_D1CRTC_STATUS 0x609c
  1156. #define R500_D2CRTC_STATUS 0x689c
  1157. #define R500_CRTC_V_BLANK (1<<0)
  1158. #define R500_D1CRTC_FRAME_COUNT 0x60a4
  1159. #define R500_D2CRTC_FRAME_COUNT 0x68a4
  1160. #define R500_D1MODE_V_COUNTER 0x6530
  1161. #define R500_D2MODE_V_COUNTER 0x6d30
  1162. #define R500_D1MODE_VBLANK_STATUS 0x6534
  1163. #define R500_D2MODE_VBLANK_STATUS 0x6d34
  1164. #define R500_VBLANK_OCCURED (1<<0)
  1165. #define R500_VBLANK_ACK (1<<4)
  1166. #define R500_VBLANK_STAT (1<<12)
  1167. #define R500_VBLANK_INT (1<<16)
  1168. #define R500_DxMODE_INT_MASK 0x6540
  1169. #define R500_D1MODE_INT_MASK (1<<0)
  1170. #define R500_D2MODE_INT_MASK (1<<8)
  1171. #define R500_DISP_INTERRUPT_STATUS 0x7edc
  1172. #define R500_D1_VBLANK_INTERRUPT (1 << 4)
  1173. #define R500_D2_VBLANK_INTERRUPT (1 << 5)
  1174. /* R6xx/R7xx registers */
  1175. #define R600_MC_VM_FB_LOCATION 0x2180
  1176. #define R600_MC_VM_AGP_TOP 0x2184
  1177. #define R600_MC_VM_AGP_BOT 0x2188
  1178. #define R600_MC_VM_AGP_BASE 0x218c
  1179. #define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
  1180. #define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
  1181. #define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
  1182. #define R700_MC_VM_FB_LOCATION 0x2024
  1183. #define R700_MC_VM_AGP_TOP 0x2028
  1184. #define R700_MC_VM_AGP_BOT 0x202c
  1185. #define R700_MC_VM_AGP_BASE 0x2030
  1186. #define R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  1187. #define R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  1188. #define R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203c
  1189. #define R600_MCD_RD_A_CNTL 0x219c
  1190. #define R600_MCD_RD_B_CNTL 0x21a0
  1191. #define R600_MCD_WR_A_CNTL 0x21a4
  1192. #define R600_MCD_WR_B_CNTL 0x21a8
  1193. #define R600_MCD_RD_SYS_CNTL 0x2200
  1194. #define R600_MCD_WR_SYS_CNTL 0x2214
  1195. #define R600_MCD_RD_GFX_CNTL 0x21fc
  1196. #define R600_MCD_RD_HDP_CNTL 0x2204
  1197. #define R600_MCD_RD_PDMA_CNTL 0x2208
  1198. #define R600_MCD_RD_SEM_CNTL 0x220c
  1199. #define R600_MCD_WR_GFX_CNTL 0x2210
  1200. #define R600_MCD_WR_HDP_CNTL 0x2218
  1201. #define R600_MCD_WR_PDMA_CNTL 0x221c
  1202. #define R600_MCD_WR_SEM_CNTL 0x2220
  1203. # define R600_MCD_L1_TLB (1 << 0)
  1204. # define R600_MCD_L1_FRAG_PROC (1 << 1)
  1205. # define R600_MCD_L1_STRICT_ORDERING (1 << 2)
  1206. # define R600_MCD_SYSTEM_ACCESS_MODE_MASK (3 << 6)
  1207. # define R600_MCD_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6)
  1208. # define R600_MCD_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6)
  1209. # define R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS (2 << 6)
  1210. # define R600_MCD_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6)
  1211. # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8)
  1212. # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8)
  1213. # define R600_MCD_SEMAPHORE_MODE (1 << 10)
  1214. # define R600_MCD_WAIT_L2_QUERY (1 << 11)
  1215. # define R600_MCD_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 12)
  1216. # define R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)
  1217. #define R700_MC_VM_MD_L1_TLB0_CNTL 0x2654
  1218. #define R700_MC_VM_MD_L1_TLB1_CNTL 0x2658
  1219. #define R700_MC_VM_MD_L1_TLB2_CNTL 0x265c
  1220. #define R700_MC_VM_MB_L1_TLB0_CNTL 0x2234
  1221. #define R700_MC_VM_MB_L1_TLB1_CNTL 0x2238
  1222. #define R700_MC_VM_MB_L1_TLB2_CNTL 0x223c
  1223. #define R700_MC_VM_MB_L1_TLB3_CNTL 0x2240
  1224. # define R700_ENABLE_L1_TLB (1 << 0)
  1225. # define R700_ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  1226. # define R700_SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  1227. # define R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  1228. # define R700_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 15)
  1229. # define R700_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 18)
  1230. #define R700_MC_ARB_RAMCFG 0x2760
  1231. # define R700_NOOFBANK_SHIFT 0
  1232. # define R700_NOOFBANK_MASK 0x3
  1233. # define R700_NOOFRANK_SHIFT 2
  1234. # define R700_NOOFRANK_MASK 0x1
  1235. # define R700_NOOFROWS_SHIFT 3
  1236. # define R700_NOOFROWS_MASK 0x7
  1237. # define R700_NOOFCOLS_SHIFT 6
  1238. # define R700_NOOFCOLS_MASK 0x3
  1239. # define R700_CHANSIZE_SHIFT 8
  1240. # define R700_CHANSIZE_MASK 0x1
  1241. # define R700_BURSTLENGTH_SHIFT 9
  1242. # define R700_BURSTLENGTH_MASK 0x1
  1243. #define R600_RAMCFG 0x2408
  1244. # define R600_NOOFBANK_SHIFT 0
  1245. # define R600_NOOFBANK_MASK 0x1
  1246. # define R600_NOOFRANK_SHIFT 1
  1247. # define R600_NOOFRANK_MASK 0x1
  1248. # define R600_NOOFROWS_SHIFT 2
  1249. # define R600_NOOFROWS_MASK 0x7
  1250. # define R600_NOOFCOLS_SHIFT 5
  1251. # define R600_NOOFCOLS_MASK 0x3
  1252. # define R600_CHANSIZE_SHIFT 7
  1253. # define R600_CHANSIZE_MASK 0x1
  1254. # define R600_BURSTLENGTH_SHIFT 8
  1255. # define R600_BURSTLENGTH_MASK 0x1
  1256. #define R600_VM_L2_CNTL 0x1400
  1257. # define R600_VM_L2_CACHE_EN (1 << 0)
  1258. # define R600_VM_L2_FRAG_PROC (1 << 1)
  1259. # define R600_VM_ENABLE_PTE_CACHE_LRU_W (1 << 9)
  1260. # define R600_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 13)
  1261. # define R700_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 14)
  1262. #define R600_VM_L2_CNTL2 0x1404
  1263. # define R600_VM_L2_CNTL2_INVALIDATE_ALL_L1_TLBS (1 << 0)
  1264. # define R600_VM_L2_CNTL2_INVALIDATE_L2_CACHE (1 << 1)
  1265. #define R600_VM_L2_CNTL3 0x1408
  1266. # define R600_VM_L2_CNTL3_BANK_SELECT_0(x) ((x) << 0)
  1267. # define R600_VM_L2_CNTL3_BANK_SELECT_1(x) ((x) << 5)
  1268. # define R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 10)
  1269. # define R700_VM_L2_CNTL3_BANK_SELECT(x) ((x) << 0)
  1270. # define R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 6)
  1271. #define R600_VM_L2_STATUS 0x140c
  1272. #define R600_VM_CONTEXT0_CNTL 0x1410
  1273. # define R600_VM_ENABLE_CONTEXT (1 << 0)
  1274. # define R600_VM_PAGE_TABLE_DEPTH_FLAT (0 << 1)
  1275. #define R600_VM_CONTEXT0_CNTL2 0x1430
  1276. #define R600_VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  1277. #define R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490
  1278. #define R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14b0
  1279. #define R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574
  1280. #define R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594
  1281. #define R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15b4
  1282. #define R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  1283. #define R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  1284. #define R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157c
  1285. #define R600_HDP_HOST_PATH_CNTL 0x2c00
  1286. #define R600_GRBM_CNTL 0x8000
  1287. # define R600_GRBM_READ_TIMEOUT(x) ((x) << 0)
  1288. #define R600_GRBM_STATUS 0x8010
  1289. # define R600_CMDFIFO_AVAIL_MASK 0x1f
  1290. # define R700_CMDFIFO_AVAIL_MASK 0xf
  1291. # define R600_GUI_ACTIVE (1 << 31)
  1292. #define R600_GRBM_STATUS2 0x8014
  1293. #define R600_GRBM_SOFT_RESET 0x8020
  1294. # define R600_SOFT_RESET_CP (1 << 0)
  1295. #define R600_WAIT_UNTIL 0x8040
  1296. #define R600_CP_SEM_WAIT_TIMER 0x85bc
  1297. #define R600_CP_ME_CNTL 0x86d8
  1298. # define R600_CP_ME_HALT (1 << 28)
  1299. #define R600_CP_QUEUE_THRESHOLDS 0x8760
  1300. # define R600_ROQ_IB1_START(x) ((x) << 0)
  1301. # define R600_ROQ_IB2_START(x) ((x) << 8)
  1302. #define R600_CP_MEQ_THRESHOLDS 0x8764
  1303. # define R700_STQ_SPLIT(x) ((x) << 0)
  1304. # define R600_MEQ_END(x) ((x) << 16)
  1305. # define R600_ROQ_END(x) ((x) << 24)
  1306. #define R600_CP_PERFMON_CNTL 0x87fc
  1307. #define R600_CP_RB_BASE 0xc100
  1308. #define R600_CP_RB_CNTL 0xc104
  1309. # define R600_RB_BUFSZ(x) ((x) << 0)
  1310. # define R600_RB_BLKSZ(x) ((x) << 8)
  1311. # define R600_RB_NO_UPDATE (1 << 27)
  1312. # define R600_RB_RPTR_WR_ENA (1 << 31)
  1313. #define R600_CP_RB_RPTR_WR 0xc108
  1314. #define R600_CP_RB_RPTR_ADDR 0xc10c
  1315. #define R600_CP_RB_RPTR_ADDR_HI 0xc110
  1316. #define R600_CP_RB_WPTR 0xc114
  1317. #define R600_CP_RB_WPTR_ADDR 0xc118
  1318. #define R600_CP_RB_WPTR_ADDR_HI 0xc11c
  1319. #define R600_CP_RB_RPTR 0x8700
  1320. #define R600_CP_RB_WPTR_DELAY 0x8704
  1321. #define R600_CP_PFP_UCODE_ADDR 0xc150
  1322. #define R600_CP_PFP_UCODE_DATA 0xc154
  1323. #define R600_CP_ME_RAM_RADDR 0xc158
  1324. #define R600_CP_ME_RAM_WADDR 0xc15c
  1325. #define R600_CP_ME_RAM_DATA 0xc160
  1326. #define R600_CP_DEBUG 0xc1fc
  1327. #define R600_PA_CL_ENHANCE 0x8a14
  1328. # define R600_CLIP_VTX_REORDER_ENA (1 << 0)
  1329. # define R600_NUM_CLIP_SEQ(x) ((x) << 1)
  1330. #define R600_PA_SC_LINE_STIPPLE_STATE 0x8b10
  1331. #define R600_PA_SC_MULTI_CHIP_CNTL 0x8b20
  1332. #define R700_PA_SC_FORCE_EOV_MAX_CNTS 0x8b24
  1333. # define R700_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  1334. # define R700_FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  1335. #define R600_PA_SC_AA_SAMPLE_LOCS_2S 0x8b40
  1336. #define R600_PA_SC_AA_SAMPLE_LOCS_4S 0x8b44
  1337. #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8b48
  1338. #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8b4c
  1339. # define R600_S0_X(x) ((x) << 0)
  1340. # define R600_S0_Y(x) ((x) << 4)
  1341. # define R600_S1_X(x) ((x) << 8)
  1342. # define R600_S1_Y(x) ((x) << 12)
  1343. # define R600_S2_X(x) ((x) << 16)
  1344. # define R600_S2_Y(x) ((x) << 20)
  1345. # define R600_S3_X(x) ((x) << 24)
  1346. # define R600_S3_Y(x) ((x) << 28)
  1347. # define R600_S4_X(x) ((x) << 0)
  1348. # define R600_S4_Y(x) ((x) << 4)
  1349. # define R600_S5_X(x) ((x) << 8)
  1350. # define R600_S5_Y(x) ((x) << 12)
  1351. # define R600_S6_X(x) ((x) << 16)
  1352. # define R600_S6_Y(x) ((x) << 20)
  1353. # define R600_S7_X(x) ((x) << 24)
  1354. # define R600_S7_Y(x) ((x) << 28)
  1355. #define R600_PA_SC_FIFO_SIZE 0x8bd0
  1356. # define R600_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  1357. # define R600_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 8)
  1358. # define R600_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 16)
  1359. #define R700_PA_SC_FIFO_SIZE_R7XX 0x8bcc
  1360. # define R700_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  1361. # define R700_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  1362. # define R700_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  1363. #define R600_PA_SC_ENHANCE 0x8bf0
  1364. # define R600_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  1365. # define R600_FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12)
  1366. #define R600_PA_SC_CLIPRECT_RULE 0x2820c
  1367. #define R700_PA_SC_EDGERULE 0x28230
  1368. #define R600_PA_SC_LINE_STIPPLE 0x28a0c
  1369. #define R600_PA_SC_MODE_CNTL 0x28a4c
  1370. #define R600_PA_SC_AA_CONFIG 0x28c04
  1371. #define R600_SX_EXPORT_BUFFER_SIZES 0x900c
  1372. # define R600_COLOR_BUFFER_SIZE(x) ((x) << 0)
  1373. # define R600_POSITION_BUFFER_SIZE(x) ((x) << 8)
  1374. # define R600_SMX_BUFFER_SIZE(x) ((x) << 16)
  1375. #define R600_SX_DEBUG_1 0x9054
  1376. # define R600_SMX_EVENT_RELEASE (1 << 0)
  1377. # define R600_ENABLE_NEW_SMX_ADDRESS (1 << 16)
  1378. #define R700_SX_DEBUG_1 0x9058
  1379. # define R700_ENABLE_NEW_SMX_ADDRESS (1 << 16)
  1380. #define R600_SX_MISC 0x28350
  1381. #define R600_DB_DEBUG 0x9830
  1382. # define R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31)
  1383. #define R600_DB_WATERMARKS 0x9838
  1384. # define R600_DEPTH_FREE(x) ((x) << 0)
  1385. # define R600_DEPTH_FLUSH(x) ((x) << 5)
  1386. # define R600_DEPTH_PENDING_FREE(x) ((x) << 15)
  1387. # define R600_DEPTH_CACHELINE_FREE(x) ((x) << 20)
  1388. #define R700_DB_DEBUG3 0x98b0
  1389. # define R700_DB_CLK_OFF_DELAY(x) ((x) << 11)
  1390. #define RV700_DB_DEBUG4 0x9b8c
  1391. # define RV700_DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6)
  1392. #define R600_VGT_CACHE_INVALIDATION 0x88c4
  1393. # define R600_CACHE_INVALIDATION(x) ((x) << 0)
  1394. # define R600_VC_ONLY 0
  1395. # define R600_TC_ONLY 1
  1396. # define R600_VC_AND_TC 2
  1397. # define R700_AUTO_INVLD_EN(x) ((x) << 6)
  1398. # define R700_NO_AUTO 0
  1399. # define R700_ES_AUTO 1
  1400. # define R700_GS_AUTO 2
  1401. # define R700_ES_AND_GS_AUTO 3
  1402. #define R600_VGT_GS_PER_ES 0x88c8
  1403. #define R600_VGT_ES_PER_GS 0x88cc
  1404. #define R600_VGT_GS_PER_VS 0x88e8
  1405. #define R600_VGT_GS_VERTEX_REUSE 0x88d4
  1406. #define R600_VGT_NUM_INSTANCES 0x8974
  1407. #define R600_VGT_STRMOUT_EN 0x28ab0
  1408. #define R600_VGT_EVENT_INITIATOR 0x28a90
  1409. # define R600_CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
  1410. #define R600_VGT_VERTEX_REUSE_BLOCK_CNTL 0x28c58
  1411. # define R600_VTX_REUSE_DEPTH_MASK 0xff
  1412. #define R600_VGT_OUT_DEALLOC_CNTL 0x28c5c
  1413. # define R600_DEALLOC_DIST_MASK 0x7f
  1414. #define R600_CB_COLOR0_BASE 0x28040
  1415. #define R600_CB_COLOR1_BASE 0x28044
  1416. #define R600_CB_COLOR2_BASE 0x28048
  1417. #define R600_CB_COLOR3_BASE 0x2804c
  1418. #define R600_CB_COLOR4_BASE 0x28050
  1419. #define R600_CB_COLOR5_BASE 0x28054
  1420. #define R600_CB_COLOR6_BASE 0x28058
  1421. #define R600_CB_COLOR7_BASE 0x2805c
  1422. #define R600_CB_COLOR7_FRAG 0x280fc
  1423. #define R600_TC_CNTL 0x9608
  1424. # define R600_TC_L2_SIZE(x) ((x) << 5)
  1425. # define R600_L2_DISABLE_LATE_HIT (1 << 9)
  1426. #define R600_ARB_POP 0x2418
  1427. # define R600_ENABLE_TC128 (1 << 30)
  1428. #define R600_ARB_GDEC_RD_CNTL 0x246c
  1429. #define R600_TA_CNTL_AUX 0x9508
  1430. # define R600_DISABLE_CUBE_WRAP (1 << 0)
  1431. # define R600_DISABLE_CUBE_ANISO (1 << 1)
  1432. # define R700_GETLOD_SELECT(x) ((x) << 2)
  1433. # define R600_SYNC_GRADIENT (1 << 24)
  1434. # define R600_SYNC_WALKER (1 << 25)
  1435. # define R600_SYNC_ALIGNER (1 << 26)
  1436. # define R600_BILINEAR_PRECISION_6_BIT (0 << 31)
  1437. # define R600_BILINEAR_PRECISION_8_BIT (1 << 31)
  1438. #define R700_TCP_CNTL 0x9610
  1439. #define R600_SMX_DC_CTL0 0xa020
  1440. # define R700_USE_HASH_FUNCTION (1 << 0)
  1441. # define R700_CACHE_DEPTH(x) ((x) << 1)
  1442. # define R700_FLUSH_ALL_ON_EVENT (1 << 10)
  1443. # define R700_STALL_ON_EVENT (1 << 11)
  1444. #define R700_SMX_EVENT_CTL 0xa02c
  1445. # define R700_ES_FLUSH_CTL(x) ((x) << 0)
  1446. # define R700_GS_FLUSH_CTL(x) ((x) << 3)
  1447. # define R700_ACK_FLUSH_CTL(x) ((x) << 6)
  1448. # define R700_SYNC_FLUSH_CTL (1 << 8)
  1449. #define R600_SQ_CONFIG 0x8c00
  1450. # define R600_VC_ENABLE (1 << 0)
  1451. # define R600_EXPORT_SRC_C (1 << 1)
  1452. # define R600_DX9_CONSTS (1 << 2)
  1453. # define R600_ALU_INST_PREFER_VECTOR (1 << 3)
  1454. # define R600_DX10_CLAMP (1 << 4)
  1455. # define R600_CLAUSE_SEQ_PRIO(x) ((x) << 8)
  1456. # define R600_PS_PRIO(x) ((x) << 24)
  1457. # define R600_VS_PRIO(x) ((x) << 26)
  1458. # define R600_GS_PRIO(x) ((x) << 28)
  1459. # define R600_ES_PRIO(x) ((x) << 30)
  1460. #define R600_SQ_GPR_RESOURCE_MGMT_1 0x8c04
  1461. # define R600_NUM_PS_GPRS(x) ((x) << 0)
  1462. # define R600_NUM_VS_GPRS(x) ((x) << 16)
  1463. # define R700_DYN_GPR_ENABLE (1 << 27)
  1464. # define R600_NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  1465. #define R600_SQ_GPR_RESOURCE_MGMT_2 0x8c08
  1466. # define R600_NUM_GS_GPRS(x) ((x) << 0)
  1467. # define R600_NUM_ES_GPRS(x) ((x) << 16)
  1468. #define R600_SQ_THREAD_RESOURCE_MGMT 0x8c0c
  1469. # define R600_NUM_PS_THREADS(x) ((x) << 0)
  1470. # define R600_NUM_VS_THREADS(x) ((x) << 8)
  1471. # define R600_NUM_GS_THREADS(x) ((x) << 16)
  1472. # define R600_NUM_ES_THREADS(x) ((x) << 24)
  1473. #define R600_SQ_STACK_RESOURCE_MGMT_1 0x8c10
  1474. # define R600_NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  1475. # define R600_NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  1476. #define R600_SQ_STACK_RESOURCE_MGMT_2 0x8c14
  1477. # define R600_NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  1478. # define R600_NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  1479. #define R600_SQ_MS_FIFO_SIZES 0x8cf0
  1480. # define R600_CACHE_FIFO_SIZE(x) ((x) << 0)
  1481. # define R600_FETCH_FIFO_HIWATER(x) ((x) << 8)
  1482. # define R600_DONE_FIFO_HIWATER(x) ((x) << 16)
  1483. # define R600_ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  1484. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8db0
  1485. # define R700_SIMDA_RING0(x) ((x) << 0)
  1486. # define R700_SIMDA_RING1(x) ((x) << 8)
  1487. # define R700_SIMDB_RING0(x) ((x) << 16)
  1488. # define R700_SIMDB_RING1(x) ((x) << 24)
  1489. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8db4
  1490. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8db8
  1491. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8dbc
  1492. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8dc0
  1493. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8dc4
  1494. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8dc8
  1495. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8dcc
  1496. #define R600_SPI_PS_IN_CONTROL_0 0x286cc
  1497. # define R600_NUM_INTERP(x) ((x) << 0)
  1498. # define R600_POSITION_ENA (1 << 8)
  1499. # define R600_POSITION_CENTROID (1 << 9)
  1500. # define R600_POSITION_ADDR(x) ((x) << 10)
  1501. # define R600_PARAM_GEN(x) ((x) << 15)
  1502. # define R600_PARAM_GEN_ADDR(x) ((x) << 19)
  1503. # define R600_BARYC_SAMPLE_CNTL(x) ((x) << 26)
  1504. # define R600_PERSP_GRADIENT_ENA (1 << 28)
  1505. # define R600_LINEAR_GRADIENT_ENA (1 << 29)
  1506. # define R600_POSITION_SAMPLE (1 << 30)
  1507. # define R600_BARYC_AT_SAMPLE_ENA (1 << 31)
  1508. #define R600_SPI_PS_IN_CONTROL_1 0x286d0
  1509. # define R600_GEN_INDEX_PIX (1 << 0)
  1510. # define R600_GEN_INDEX_PIX_ADDR(x) ((x) << 1)
  1511. # define R600_FRONT_FACE_ENA (1 << 8)
  1512. # define R600_FRONT_FACE_CHAN(x) ((x) << 9)
  1513. # define R600_FRONT_FACE_ALL_BITS (1 << 11)
  1514. # define R600_FRONT_FACE_ADDR(x) ((x) << 12)
  1515. # define R600_FOG_ADDR(x) ((x) << 17)
  1516. # define R600_FIXED_PT_POSITION_ENA (1 << 24)
  1517. # define R600_FIXED_PT_POSITION_ADDR(x) ((x) << 25)
  1518. # define R700_POSITION_ULC (1 << 30)
  1519. #define R600_SPI_INPUT_Z 0x286d8
  1520. #define R600_SPI_CONFIG_CNTL 0x9100
  1521. # define R600_GPR_WRITE_PRIORITY(x) ((x) << 0)
  1522. # define R600_DISABLE_INTERP_1 (1 << 5)
  1523. #define R600_SPI_CONFIG_CNTL_1 0x913c
  1524. # define R600_VTX_DONE_DELAY(x) ((x) << 0)
  1525. # define R600_INTERP_ONE_PRIM_PER_ROW (1 << 4)
  1526. #define R600_GB_TILING_CONFIG 0x98f0
  1527. # define R600_PIPE_TILING(x) ((x) << 1)
  1528. # define R600_BANK_TILING(x) ((x) << 4)
  1529. # define R600_GROUP_SIZE(x) ((x) << 6)
  1530. # define R600_ROW_TILING(x) ((x) << 8)
  1531. # define R600_BANK_SWAPS(x) ((x) << 11)
  1532. # define R600_SAMPLE_SPLIT(x) ((x) << 14)
  1533. # define R600_BACKEND_MAP(x) ((x) << 16)
  1534. #define R600_DCP_TILING_CONFIG 0x6ca0
  1535. #define R600_HDP_TILING_CONFIG 0x2f3c
  1536. #define R600_CC_RB_BACKEND_DISABLE 0x98f4
  1537. #define R700_CC_SYS_RB_BACKEND_DISABLE 0x3f88
  1538. # define R600_BACKEND_DISABLE(x) ((x) << 16)
  1539. #define R600_CC_GC_SHADER_PIPE_CONFIG 0x8950
  1540. #define R600_GC_USER_SHADER_PIPE_CONFIG 0x8954
  1541. # define R600_INACTIVE_QD_PIPES(x) ((x) << 8)
  1542. # define R600_INACTIVE_QD_PIPES_MASK (0xff << 8)
  1543. # define R600_INACTIVE_SIMDS(x) ((x) << 16)
  1544. # define R600_INACTIVE_SIMDS_MASK (0xff << 16)
  1545. #define R700_CGTS_SYS_TCC_DISABLE 0x3f90
  1546. #define R700_CGTS_USER_SYS_TCC_DISABLE 0x3f94
  1547. #define R700_CGTS_TCC_DISABLE 0x9148
  1548. #define R700_CGTS_USER_TCC_DISABLE 0x914c
  1549. /* Constants */
  1550. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  1551. #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
  1552. #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
  1553. #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
  1554. #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
  1555. #define RADEON_LAST_DISPATCH 1
  1556. #define R600_LAST_FRAME_REG R600_SCRATCH_REG0
  1557. #define R600_LAST_DISPATCH_REG R600_SCRATCH_REG1
  1558. #define R600_LAST_CLEAR_REG R600_SCRATCH_REG2
  1559. #define R600_LAST_SWI_REG R600_SCRATCH_REG3
  1560. #define RADEON_MAX_VB_AGE 0x7fffffff
  1561. #define RADEON_MAX_VB_VERTS (0xffff)
  1562. #define RADEON_RING_HIGH_MARK 128
  1563. #define RADEON_PCIGART_TABLE_SIZE (32*1024)
  1564. #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
  1565. #define RADEON_WRITE(reg, val) \
  1566. do { \
  1567. if (reg < 0x10000) { \
  1568. DRM_WRITE32(dev_priv->mmio, (reg), (val)); \
  1569. } else { \
  1570. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, (reg)); \
  1571. DRM_WRITE32(dev_priv->mmio, RADEON_MM_DATA, (val)); \
  1572. } \
  1573. } while (0)
  1574. #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
  1575. #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
  1576. #define RADEON_WRITE_PLL(addr, val) \
  1577. do { \
  1578. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, \
  1579. ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
  1580. RADEON_WRITE(RADEON_CLOCK_CNTL_DATA, (val)); \
  1581. } while (0)
  1582. #define RADEON_WRITE_PCIE(addr, val) \
  1583. do { \
  1584. RADEON_WRITE8(RADEON_PCIE_INDEX, \
  1585. ((addr) & 0xff)); \
  1586. RADEON_WRITE(RADEON_PCIE_DATA, (val)); \
  1587. } while (0)
  1588. #define R500_WRITE_MCIND(addr, val) \
  1589. do { \
  1590. RADEON_WRITE(R520_MC_IND_INDEX, 0xff0000 | ((addr) & 0xff)); \
  1591. RADEON_WRITE(R520_MC_IND_DATA, (val)); \
  1592. RADEON_WRITE(R520_MC_IND_INDEX, 0); \
  1593. } while (0)
  1594. #define RS480_WRITE_MCIND(addr, val) \
  1595. do { \
  1596. RADEON_WRITE(RS480_NB_MC_INDEX, \
  1597. ((addr) & 0xff) | RS480_NB_MC_IND_WR_EN); \
  1598. RADEON_WRITE(RS480_NB_MC_DATA, (val)); \
  1599. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff); \
  1600. } while (0)
  1601. #define RS690_WRITE_MCIND(addr, val) \
  1602. do { \
  1603. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_EN | ((addr) & RS690_MC_INDEX_MASK)); \
  1604. RADEON_WRITE(RS690_MC_DATA, val); \
  1605. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_ACK); \
  1606. } while (0)
  1607. #define RS600_WRITE_MCIND(addr, val) \
  1608. do { \
  1609. RADEON_WRITE(RS600_MC_INDEX, RS600_MC_IND_WR_EN | RS600_MC_IND_CITF_ARB0 | ((addr) & RS600_MC_ADDR_MASK)); \
  1610. RADEON_WRITE(RS600_MC_DATA, val); \
  1611. } while (0)
  1612. #define IGP_WRITE_MCIND(addr, val) \
  1613. do { \
  1614. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) || \
  1615. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) \
  1616. RS690_WRITE_MCIND(addr, val); \
  1617. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) \
  1618. RS600_WRITE_MCIND(addr, val); \
  1619. else \
  1620. RS480_WRITE_MCIND(addr, val); \
  1621. } while (0)
  1622. #define CP_PACKET0( reg, n ) \
  1623. (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
  1624. #define CP_PACKET0_TABLE( reg, n ) \
  1625. (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
  1626. #define CP_PACKET1( reg0, reg1 ) \
  1627. (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
  1628. #define CP_PACKET2() \
  1629. (RADEON_CP_PACKET2)
  1630. #define CP_PACKET3( pkt, n ) \
  1631. (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
  1632. /* ================================================================
  1633. * Engine control helper macros
  1634. */
  1635. #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
  1636. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1637. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  1638. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1639. } while (0)
  1640. #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
  1641. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1642. OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
  1643. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1644. } while (0)
  1645. #define RADEON_WAIT_UNTIL_IDLE() do { \
  1646. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1647. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  1648. RADEON_WAIT_3D_IDLECLEAN | \
  1649. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1650. } while (0)
  1651. #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
  1652. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1653. OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
  1654. } while (0)
  1655. #define RADEON_FLUSH_CACHE() do { \
  1656. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1657. OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1658. OUT_RING(RADEON_RB3D_DC_FLUSH); \
  1659. } else { \
  1660. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1661. OUT_RING(R300_RB3D_DC_FLUSH); \
  1662. } \
  1663. } while (0)
  1664. #define RADEON_PURGE_CACHE() do { \
  1665. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1666. OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1667. OUT_RING(RADEON_RB3D_DC_FLUSH | RADEON_RB3D_DC_FREE); \
  1668. } else { \
  1669. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1670. OUT_RING(R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE); \
  1671. } \
  1672. } while (0)
  1673. #define RADEON_FLUSH_ZCACHE() do { \
  1674. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1675. OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
  1676. OUT_RING(RADEON_RB3D_ZC_FLUSH); \
  1677. } else { \
  1678. OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
  1679. OUT_RING(R300_ZC_FLUSH); \
  1680. } \
  1681. } while (0)
  1682. #define RADEON_PURGE_ZCACHE() do { \
  1683. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1684. OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
  1685. OUT_RING(RADEON_RB3D_ZC_FLUSH | RADEON_RB3D_ZC_FREE); \
  1686. } else { \
  1687. OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
  1688. OUT_RING(R300_ZC_FLUSH | R300_ZC_FREE); \
  1689. } \
  1690. } while (0)
  1691. /* ================================================================
  1692. * Misc helper macros
  1693. */
  1694. /* Perfbox functionality only.
  1695. */
  1696. #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
  1697. do { \
  1698. if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
  1699. u32 head = GET_RING_HEAD( dev_priv ); \
  1700. if (head == dev_priv->ring.tail) \
  1701. dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
  1702. } \
  1703. } while (0)
  1704. #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
  1705. do { \
  1706. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv; \
  1707. drm_radeon_sarea_t *sarea_priv = master_priv->sarea_priv; \
  1708. if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
  1709. int __ret; \
  1710. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) \
  1711. __ret = r600_do_cp_idle(dev_priv); \
  1712. else \
  1713. __ret = radeon_do_cp_idle(dev_priv); \
  1714. if ( __ret ) return __ret; \
  1715. sarea_priv->last_dispatch = 0; \
  1716. radeon_freelist_reset( dev ); \
  1717. } \
  1718. } while (0)
  1719. #define RADEON_DISPATCH_AGE( age ) do { \
  1720. OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
  1721. OUT_RING( age ); \
  1722. } while (0)
  1723. #define RADEON_FRAME_AGE( age ) do { \
  1724. OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
  1725. OUT_RING( age ); \
  1726. } while (0)
  1727. #define RADEON_CLEAR_AGE( age ) do { \
  1728. OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
  1729. OUT_RING( age ); \
  1730. } while (0)
  1731. #define R600_DISPATCH_AGE(age) do { \
  1732. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
  1733. OUT_RING((R600_LAST_DISPATCH_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
  1734. OUT_RING(age); \
  1735. } while (0)
  1736. #define R600_FRAME_AGE(age) do { \
  1737. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
  1738. OUT_RING((R600_LAST_FRAME_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
  1739. OUT_RING(age); \
  1740. } while (0)
  1741. #define R600_CLEAR_AGE(age) do { \
  1742. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
  1743. OUT_RING((R600_LAST_CLEAR_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
  1744. OUT_RING(age); \
  1745. } while (0)
  1746. /* ================================================================
  1747. * Ring control
  1748. */
  1749. #define RADEON_VERBOSE 0
  1750. #define RING_LOCALS int write, _nr, _align_nr; unsigned int mask; u32 *ring;
  1751. #define BEGIN_RING( n ) do { \
  1752. if ( RADEON_VERBOSE ) { \
  1753. DRM_INFO( "BEGIN_RING( %d )\n", (n)); \
  1754. } \
  1755. _align_nr = (n + 0xf) & ~0xf; \
  1756. if (dev_priv->ring.space <= (_align_nr * sizeof(u32))) { \
  1757. COMMIT_RING(); \
  1758. radeon_wait_ring( dev_priv, _align_nr * sizeof(u32)); \
  1759. } \
  1760. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  1761. ring = dev_priv->ring.start; \
  1762. write = dev_priv->ring.tail; \
  1763. mask = dev_priv->ring.tail_mask; \
  1764. } while (0)
  1765. #define ADVANCE_RING() do { \
  1766. if ( RADEON_VERBOSE ) { \
  1767. DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  1768. write, dev_priv->ring.tail ); \
  1769. } \
  1770. if (((dev_priv->ring.tail + _nr) & mask) != write) { \
  1771. DRM_ERROR( \
  1772. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  1773. ((dev_priv->ring.tail + _nr) & mask), \
  1774. write, __LINE__); \
  1775. } else \
  1776. dev_priv->ring.tail = write; \
  1777. } while (0)
  1778. extern void radeon_commit_ring(drm_radeon_private_t *dev_priv);
  1779. #define COMMIT_RING() do { \
  1780. radeon_commit_ring(dev_priv); \
  1781. } while(0)
  1782. #define OUT_RING( x ) do { \
  1783. if ( RADEON_VERBOSE ) { \
  1784. DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
  1785. (unsigned int)(x), write ); \
  1786. } \
  1787. ring[write++] = (x); \
  1788. write &= mask; \
  1789. } while (0)
  1790. #define OUT_RING_REG( reg, val ) do { \
  1791. OUT_RING( CP_PACKET0( reg, 0 ) ); \
  1792. OUT_RING( val ); \
  1793. } while (0)
  1794. #define OUT_RING_TABLE( tab, sz ) do { \
  1795. int _size = (sz); \
  1796. int *_tab = (int *)(tab); \
  1797. \
  1798. if (write + _size > mask) { \
  1799. int _i = (mask+1) - write; \
  1800. _size -= _i; \
  1801. while (_i > 0 ) { \
  1802. *(int *)(ring + write) = *_tab++; \
  1803. write++; \
  1804. _i--; \
  1805. } \
  1806. write = 0; \
  1807. _tab += _i; \
  1808. } \
  1809. while (_size > 0) { \
  1810. *(ring + write) = *_tab++; \
  1811. write++; \
  1812. _size--; \
  1813. } \
  1814. write &= mask; \
  1815. } while (0)
  1816. #endif /* __RADEON_DRV_H__ */