mga_dma.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171
  1. /* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. */
  27. /**
  28. * \file mga_dma.c
  29. * DMA support for MGA G200 / G400.
  30. *
  31. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  32. * \author Jeff Hartmann <jhartmann@valinux.com>
  33. * \author Keith Whitwell <keith@tungstengraphics.com>
  34. * \author Gareth Hughes <gareth@valinux.com>
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "drm_sarea.h"
  39. #include "mga_drm.h"
  40. #include "mga_drv.h"
  41. #define MGA_DEFAULT_USEC_TIMEOUT 10000
  42. #define MGA_FREELIST_DEBUG 0
  43. #define MINIMAL_CLEANUP 0
  44. #define FULL_CLEANUP 1
  45. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup);
  46. /* ================================================================
  47. * Engine control
  48. */
  49. int mga_do_wait_for_idle(drm_mga_private_t * dev_priv)
  50. {
  51. u32 status = 0;
  52. int i;
  53. DRM_DEBUG("\n");
  54. for (i = 0; i < dev_priv->usec_timeout; i++) {
  55. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  56. if (status == MGA_ENDPRDMASTS) {
  57. MGA_WRITE8(MGA_CRTC_INDEX, 0);
  58. return 0;
  59. }
  60. DRM_UDELAY(1);
  61. }
  62. #if MGA_DMA_DEBUG
  63. DRM_ERROR("failed!\n");
  64. DRM_INFO(" status=0x%08x\n", status);
  65. #endif
  66. return -EBUSY;
  67. }
  68. static int mga_do_dma_reset(drm_mga_private_t * dev_priv)
  69. {
  70. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  71. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  72. DRM_DEBUG("\n");
  73. /* The primary DMA stream should look like new right about now.
  74. */
  75. primary->tail = 0;
  76. primary->space = primary->size;
  77. primary->last_flush = 0;
  78. sarea_priv->last_wrap = 0;
  79. /* FIXME: Reset counters, buffer ages etc...
  80. */
  81. /* FIXME: What else do we need to reinitialize? WARP stuff?
  82. */
  83. return 0;
  84. }
  85. /* ================================================================
  86. * Primary DMA stream
  87. */
  88. void mga_do_dma_flush(drm_mga_private_t * dev_priv)
  89. {
  90. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  91. u32 head, tail;
  92. u32 status = 0;
  93. int i;
  94. DMA_LOCALS;
  95. DRM_DEBUG("\n");
  96. /* We need to wait so that we can do an safe flush */
  97. for (i = 0; i < dev_priv->usec_timeout; i++) {
  98. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  99. if (status == MGA_ENDPRDMASTS)
  100. break;
  101. DRM_UDELAY(1);
  102. }
  103. if (primary->tail == primary->last_flush) {
  104. DRM_DEBUG(" bailing out...\n");
  105. return;
  106. }
  107. tail = primary->tail + dev_priv->primary->offset;
  108. /* We need to pad the stream between flushes, as the card
  109. * actually (partially?) reads the first of these commands.
  110. * See page 4-16 in the G400 manual, middle of the page or so.
  111. */
  112. BEGIN_DMA(1);
  113. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  114. MGA_DMAPAD, 0x00000000,
  115. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  116. ADVANCE_DMA();
  117. primary->last_flush = primary->tail;
  118. head = MGA_READ(MGA_PRIMADDRESS);
  119. if (head <= tail) {
  120. primary->space = primary->size - primary->tail;
  121. } else {
  122. primary->space = head - tail;
  123. }
  124. DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
  125. DRM_DEBUG(" tail = 0x%06lx\n", (unsigned long)(tail - dev_priv->primary->offset));
  126. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  127. mga_flush_write_combine();
  128. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  129. DRM_DEBUG("done.\n");
  130. }
  131. void mga_do_dma_wrap_start(drm_mga_private_t * dev_priv)
  132. {
  133. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  134. u32 head, tail;
  135. DMA_LOCALS;
  136. DRM_DEBUG("\n");
  137. BEGIN_DMA_WRAP();
  138. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  139. MGA_DMAPAD, 0x00000000,
  140. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  141. ADVANCE_DMA();
  142. tail = primary->tail + dev_priv->primary->offset;
  143. primary->tail = 0;
  144. primary->last_flush = 0;
  145. primary->last_wrap++;
  146. head = MGA_READ(MGA_PRIMADDRESS);
  147. if (head == dev_priv->primary->offset) {
  148. primary->space = primary->size;
  149. } else {
  150. primary->space = head - dev_priv->primary->offset;
  151. }
  152. DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
  153. DRM_DEBUG(" tail = 0x%06x\n", primary->tail);
  154. DRM_DEBUG(" wrap = %d\n", primary->last_wrap);
  155. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  156. mga_flush_write_combine();
  157. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  158. set_bit(0, &primary->wrapped);
  159. DRM_DEBUG("done.\n");
  160. }
  161. void mga_do_dma_wrap_end(drm_mga_private_t * dev_priv)
  162. {
  163. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  164. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  165. u32 head = dev_priv->primary->offset;
  166. DRM_DEBUG("\n");
  167. sarea_priv->last_wrap++;
  168. DRM_DEBUG(" wrap = %d\n", sarea_priv->last_wrap);
  169. mga_flush_write_combine();
  170. MGA_WRITE(MGA_PRIMADDRESS, head | MGA_DMA_GENERAL);
  171. clear_bit(0, &primary->wrapped);
  172. DRM_DEBUG("done.\n");
  173. }
  174. /* ================================================================
  175. * Freelist management
  176. */
  177. #define MGA_BUFFER_USED ~0
  178. #define MGA_BUFFER_FREE 0
  179. #if MGA_FREELIST_DEBUG
  180. static void mga_freelist_print(struct drm_device * dev)
  181. {
  182. drm_mga_private_t *dev_priv = dev->dev_private;
  183. drm_mga_freelist_t *entry;
  184. DRM_INFO("\n");
  185. DRM_INFO("current dispatch: last=0x%x done=0x%x\n",
  186. dev_priv->sarea_priv->last_dispatch,
  187. (unsigned int)(MGA_READ(MGA_PRIMADDRESS) -
  188. dev_priv->primary->offset));
  189. DRM_INFO("current freelist:\n");
  190. for (entry = dev_priv->head->next; entry; entry = entry->next) {
  191. DRM_INFO(" %p idx=%2d age=0x%x 0x%06lx\n",
  192. entry, entry->buf->idx, entry->age.head,
  193. (unsigned long)(entry->age.head - dev_priv->primary->offset));
  194. }
  195. DRM_INFO("\n");
  196. }
  197. #endif
  198. static int mga_freelist_init(struct drm_device * dev, drm_mga_private_t * dev_priv)
  199. {
  200. struct drm_device_dma *dma = dev->dma;
  201. struct drm_buf *buf;
  202. drm_mga_buf_priv_t *buf_priv;
  203. drm_mga_freelist_t *entry;
  204. int i;
  205. DRM_DEBUG("count=%d\n", dma->buf_count);
  206. dev_priv->head = drm_alloc(sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER);
  207. if (dev_priv->head == NULL)
  208. return -ENOMEM;
  209. memset(dev_priv->head, 0, sizeof(drm_mga_freelist_t));
  210. SET_AGE(&dev_priv->head->age, MGA_BUFFER_USED, 0);
  211. for (i = 0; i < dma->buf_count; i++) {
  212. buf = dma->buflist[i];
  213. buf_priv = buf->dev_private;
  214. entry = drm_alloc(sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER);
  215. if (entry == NULL)
  216. return -ENOMEM;
  217. memset(entry, 0, sizeof(drm_mga_freelist_t));
  218. entry->next = dev_priv->head->next;
  219. entry->prev = dev_priv->head;
  220. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  221. entry->buf = buf;
  222. if (dev_priv->head->next != NULL)
  223. dev_priv->head->next->prev = entry;
  224. if (entry->next == NULL)
  225. dev_priv->tail = entry;
  226. buf_priv->list_entry = entry;
  227. buf_priv->discard = 0;
  228. buf_priv->dispatched = 0;
  229. dev_priv->head->next = entry;
  230. }
  231. return 0;
  232. }
  233. static void mga_freelist_cleanup(struct drm_device * dev)
  234. {
  235. drm_mga_private_t *dev_priv = dev->dev_private;
  236. drm_mga_freelist_t *entry;
  237. drm_mga_freelist_t *next;
  238. DRM_DEBUG("\n");
  239. entry = dev_priv->head;
  240. while (entry) {
  241. next = entry->next;
  242. drm_free(entry, sizeof(drm_mga_freelist_t), DRM_MEM_DRIVER);
  243. entry = next;
  244. }
  245. dev_priv->head = dev_priv->tail = NULL;
  246. }
  247. #if 0
  248. /* FIXME: Still needed?
  249. */
  250. static void mga_freelist_reset(struct drm_device * dev)
  251. {
  252. struct drm_device_dma *dma = dev->dma;
  253. struct drm_buf *buf;
  254. drm_mga_buf_priv_t *buf_priv;
  255. int i;
  256. for (i = 0; i < dma->buf_count; i++) {
  257. buf = dma->buflist[i];
  258. buf_priv = buf->dev_private;
  259. SET_AGE(&buf_priv->list_entry->age, MGA_BUFFER_FREE, 0);
  260. }
  261. }
  262. #endif
  263. static struct drm_buf *mga_freelist_get(struct drm_device * dev)
  264. {
  265. drm_mga_private_t *dev_priv = dev->dev_private;
  266. drm_mga_freelist_t *next;
  267. drm_mga_freelist_t *prev;
  268. drm_mga_freelist_t *tail = dev_priv->tail;
  269. u32 head, wrap;
  270. DRM_DEBUG("\n");
  271. head = MGA_READ(MGA_PRIMADDRESS);
  272. wrap = dev_priv->sarea_priv->last_wrap;
  273. DRM_DEBUG(" tail=0x%06lx %d\n",
  274. tail->age.head ?
  275. (unsigned long)(tail->age.head - dev_priv->primary->offset) : 0,
  276. tail->age.wrap);
  277. DRM_DEBUG(" head=0x%06lx %d\n",
  278. (unsigned long)(head - dev_priv->primary->offset), wrap);
  279. if (TEST_AGE(&tail->age, head, wrap)) {
  280. prev = dev_priv->tail->prev;
  281. next = dev_priv->tail;
  282. prev->next = NULL;
  283. next->prev = next->next = NULL;
  284. dev_priv->tail = prev;
  285. SET_AGE(&next->age, MGA_BUFFER_USED, 0);
  286. return next->buf;
  287. }
  288. DRM_DEBUG("returning NULL!\n");
  289. return NULL;
  290. }
  291. int mga_freelist_put(struct drm_device * dev, struct drm_buf * buf)
  292. {
  293. drm_mga_private_t *dev_priv = dev->dev_private;
  294. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  295. drm_mga_freelist_t *head, *entry, *prev;
  296. DRM_DEBUG("age=0x%06lx wrap=%d\n",
  297. (unsigned long)(buf_priv->list_entry->age.head -
  298. dev_priv->primary->offset),
  299. buf_priv->list_entry->age.wrap);
  300. entry = buf_priv->list_entry;
  301. head = dev_priv->head;
  302. if (buf_priv->list_entry->age.head == MGA_BUFFER_USED) {
  303. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  304. prev = dev_priv->tail;
  305. prev->next = entry;
  306. entry->prev = prev;
  307. entry->next = NULL;
  308. } else {
  309. prev = head->next;
  310. head->next = entry;
  311. prev->prev = entry;
  312. entry->prev = head;
  313. entry->next = prev;
  314. }
  315. return 0;
  316. }
  317. /* ================================================================
  318. * DMA initialization, cleanup
  319. */
  320. int mga_driver_load(struct drm_device * dev, unsigned long flags)
  321. {
  322. drm_mga_private_t *dev_priv;
  323. int ret;
  324. dev_priv = drm_alloc(sizeof(drm_mga_private_t), DRM_MEM_DRIVER);
  325. if (!dev_priv)
  326. return -ENOMEM;
  327. dev->dev_private = (void *)dev_priv;
  328. memset(dev_priv, 0, sizeof(drm_mga_private_t));
  329. dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT;
  330. dev_priv->chipset = flags;
  331. dev_priv->mmio_base = drm_get_resource_start(dev, 1);
  332. dev_priv->mmio_size = drm_get_resource_len(dev, 1);
  333. dev->counters += 3;
  334. dev->types[6] = _DRM_STAT_IRQ;
  335. dev->types[7] = _DRM_STAT_PRIMARY;
  336. dev->types[8] = _DRM_STAT_SECONDARY;
  337. ret = drm_vblank_init(dev, 1);
  338. if (ret) {
  339. (void) mga_driver_unload(dev);
  340. return ret;
  341. }
  342. return 0;
  343. }
  344. #if __OS_HAS_AGP
  345. /**
  346. * Bootstrap the driver for AGP DMA.
  347. *
  348. * \todo
  349. * Investigate whether there is any benifit to storing the WARP microcode in
  350. * AGP memory. If not, the microcode may as well always be put in PCI
  351. * memory.
  352. *
  353. * \todo
  354. * This routine needs to set dma_bs->agp_mode to the mode actually configured
  355. * in the hardware. Looking just at the Linux AGP driver code, I don't see
  356. * an easy way to determine this.
  357. *
  358. * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap
  359. */
  360. static int mga_do_agp_dma_bootstrap(struct drm_device * dev,
  361. drm_mga_dma_bootstrap_t * dma_bs)
  362. {
  363. drm_mga_private_t *const dev_priv =
  364. (drm_mga_private_t *) dev->dev_private;
  365. unsigned int warp_size = mga_warp_microcode_size(dev_priv);
  366. int err;
  367. unsigned offset;
  368. const unsigned secondary_size = dma_bs->secondary_bin_count
  369. * dma_bs->secondary_bin_size;
  370. const unsigned agp_size = (dma_bs->agp_size << 20);
  371. struct drm_buf_desc req;
  372. struct drm_agp_mode mode;
  373. struct drm_agp_info info;
  374. struct drm_agp_buffer agp_req;
  375. struct drm_agp_binding bind_req;
  376. /* Acquire AGP. */
  377. err = drm_agp_acquire(dev);
  378. if (err) {
  379. DRM_ERROR("Unable to acquire AGP: %d\n", err);
  380. return err;
  381. }
  382. err = drm_agp_info(dev, &info);
  383. if (err) {
  384. DRM_ERROR("Unable to get AGP info: %d\n", err);
  385. return err;
  386. }
  387. mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode;
  388. err = drm_agp_enable(dev, mode);
  389. if (err) {
  390. DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
  391. return err;
  392. }
  393. /* In addition to the usual AGP mode configuration, the G200 AGP cards
  394. * need to have the AGP mode "manually" set.
  395. */
  396. if (dev_priv->chipset == MGA_CARD_TYPE_G200) {
  397. if (mode.mode & 0x02) {
  398. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE);
  399. } else {
  400. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE);
  401. }
  402. }
  403. /* Allocate and bind AGP memory. */
  404. agp_req.size = agp_size;
  405. agp_req.type = 0;
  406. err = drm_agp_alloc(dev, &agp_req);
  407. if (err) {
  408. dev_priv->agp_size = 0;
  409. DRM_ERROR("Unable to allocate %uMB AGP memory\n",
  410. dma_bs->agp_size);
  411. return err;
  412. }
  413. dev_priv->agp_size = agp_size;
  414. dev_priv->agp_handle = agp_req.handle;
  415. bind_req.handle = agp_req.handle;
  416. bind_req.offset = 0;
  417. err = drm_agp_bind(dev, &bind_req);
  418. if (err) {
  419. DRM_ERROR("Unable to bind AGP memory: %d\n", err);
  420. return err;
  421. }
  422. /* Make drm_addbufs happy by not trying to create a mapping for less
  423. * than a page.
  424. */
  425. if (warp_size < PAGE_SIZE)
  426. warp_size = PAGE_SIZE;
  427. offset = 0;
  428. err = drm_addmap(dev, offset, warp_size,
  429. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->warp);
  430. if (err) {
  431. DRM_ERROR("Unable to map WARP microcode: %d\n", err);
  432. return err;
  433. }
  434. offset += warp_size;
  435. err = drm_addmap(dev, offset, dma_bs->primary_size,
  436. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->primary);
  437. if (err) {
  438. DRM_ERROR("Unable to map primary DMA region: %d\n", err);
  439. return err;
  440. }
  441. offset += dma_bs->primary_size;
  442. err = drm_addmap(dev, offset, secondary_size,
  443. _DRM_AGP, 0, &dev->agp_buffer_map);
  444. if (err) {
  445. DRM_ERROR("Unable to map secondary DMA region: %d\n", err);
  446. return err;
  447. }
  448. (void)memset(&req, 0, sizeof(req));
  449. req.count = dma_bs->secondary_bin_count;
  450. req.size = dma_bs->secondary_bin_size;
  451. req.flags = _DRM_AGP_BUFFER;
  452. req.agp_start = offset;
  453. err = drm_addbufs_agp(dev, &req);
  454. if (err) {
  455. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  456. return err;
  457. }
  458. {
  459. struct drm_map_list *_entry;
  460. unsigned long agp_token = 0;
  461. list_for_each_entry(_entry, &dev->maplist, head) {
  462. if (_entry->map == dev->agp_buffer_map)
  463. agp_token = _entry->user_token;
  464. }
  465. if (!agp_token)
  466. return -EFAULT;
  467. dev->agp_buffer_token = agp_token;
  468. }
  469. offset += secondary_size;
  470. err = drm_addmap(dev, offset, agp_size - offset,
  471. _DRM_AGP, 0, &dev_priv->agp_textures);
  472. if (err) {
  473. DRM_ERROR("Unable to map AGP texture region %d\n", err);
  474. return err;
  475. }
  476. drm_core_ioremap(dev_priv->warp, dev);
  477. drm_core_ioremap(dev_priv->primary, dev);
  478. drm_core_ioremap(dev->agp_buffer_map, dev);
  479. if (!dev_priv->warp->handle ||
  480. !dev_priv->primary->handle || !dev->agp_buffer_map->handle) {
  481. DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n",
  482. dev_priv->warp->handle, dev_priv->primary->handle,
  483. dev->agp_buffer_map->handle);
  484. return -ENOMEM;
  485. }
  486. dev_priv->dma_access = MGA_PAGPXFER;
  487. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  488. DRM_INFO("Initialized card for AGP DMA.\n");
  489. return 0;
  490. }
  491. #else
  492. static int mga_do_agp_dma_bootstrap(struct drm_device * dev,
  493. drm_mga_dma_bootstrap_t * dma_bs)
  494. {
  495. return -EINVAL;
  496. }
  497. #endif
  498. /**
  499. * Bootstrap the driver for PCI DMA.
  500. *
  501. * \todo
  502. * The algorithm for decreasing the size of the primary DMA buffer could be
  503. * better. The size should be rounded up to the nearest page size, then
  504. * decrease the request size by a single page each pass through the loop.
  505. *
  506. * \todo
  507. * Determine whether the maximum address passed to drm_pci_alloc is correct.
  508. * The same goes for drm_addbufs_pci.
  509. *
  510. * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap
  511. */
  512. static int mga_do_pci_dma_bootstrap(struct drm_device * dev,
  513. drm_mga_dma_bootstrap_t * dma_bs)
  514. {
  515. drm_mga_private_t *const dev_priv =
  516. (drm_mga_private_t *) dev->dev_private;
  517. unsigned int warp_size = mga_warp_microcode_size(dev_priv);
  518. unsigned int primary_size;
  519. unsigned int bin_count;
  520. int err;
  521. struct drm_buf_desc req;
  522. if (dev->dma == NULL) {
  523. DRM_ERROR("dev->dma is NULL\n");
  524. return -EFAULT;
  525. }
  526. /* Make drm_addbufs happy by not trying to create a mapping for less
  527. * than a page.
  528. */
  529. if (warp_size < PAGE_SIZE)
  530. warp_size = PAGE_SIZE;
  531. /* The proper alignment is 0x100 for this mapping */
  532. err = drm_addmap(dev, 0, warp_size, _DRM_CONSISTENT,
  533. _DRM_READ_ONLY, &dev_priv->warp);
  534. if (err != 0) {
  535. DRM_ERROR("Unable to create mapping for WARP microcode: %d\n",
  536. err);
  537. return err;
  538. }
  539. /* Other than the bottom two bits being used to encode other
  540. * information, there don't appear to be any restrictions on the
  541. * alignment of the primary or secondary DMA buffers.
  542. */
  543. for (primary_size = dma_bs->primary_size; primary_size != 0;
  544. primary_size >>= 1) {
  545. /* The proper alignment for this mapping is 0x04 */
  546. err = drm_addmap(dev, 0, primary_size, _DRM_CONSISTENT,
  547. _DRM_READ_ONLY, &dev_priv->primary);
  548. if (!err)
  549. break;
  550. }
  551. if (err != 0) {
  552. DRM_ERROR("Unable to allocate primary DMA region: %d\n", err);
  553. return -ENOMEM;
  554. }
  555. if (dev_priv->primary->size != dma_bs->primary_size) {
  556. DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n",
  557. dma_bs->primary_size,
  558. (unsigned)dev_priv->primary->size);
  559. dma_bs->primary_size = dev_priv->primary->size;
  560. }
  561. for (bin_count = dma_bs->secondary_bin_count; bin_count > 0;
  562. bin_count--) {
  563. (void)memset(&req, 0, sizeof(req));
  564. req.count = bin_count;
  565. req.size = dma_bs->secondary_bin_size;
  566. err = drm_addbufs_pci(dev, &req);
  567. if (!err) {
  568. break;
  569. }
  570. }
  571. if (bin_count == 0) {
  572. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  573. return err;
  574. }
  575. if (bin_count != dma_bs->secondary_bin_count) {
  576. DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u "
  577. "to %u.\n", dma_bs->secondary_bin_count, bin_count);
  578. dma_bs->secondary_bin_count = bin_count;
  579. }
  580. dev_priv->dma_access = 0;
  581. dev_priv->wagp_enable = 0;
  582. dma_bs->agp_mode = 0;
  583. DRM_INFO("Initialized card for PCI DMA.\n");
  584. return 0;
  585. }
  586. static int mga_do_dma_bootstrap(struct drm_device * dev,
  587. drm_mga_dma_bootstrap_t * dma_bs)
  588. {
  589. const int is_agp = (dma_bs->agp_mode != 0) && drm_device_is_agp(dev);
  590. int err;
  591. drm_mga_private_t *const dev_priv =
  592. (drm_mga_private_t *) dev->dev_private;
  593. dev_priv->used_new_dma_init = 1;
  594. /* The first steps are the same for both PCI and AGP based DMA. Map
  595. * the cards MMIO registers and map a status page.
  596. */
  597. err = drm_addmap(dev, dev_priv->mmio_base, dev_priv->mmio_size,
  598. _DRM_REGISTERS, _DRM_READ_ONLY, &dev_priv->mmio);
  599. if (err) {
  600. DRM_ERROR("Unable to map MMIO region: %d\n", err);
  601. return err;
  602. }
  603. err = drm_addmap(dev, 0, SAREA_MAX, _DRM_SHM,
  604. _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL,
  605. &dev_priv->status);
  606. if (err) {
  607. DRM_ERROR("Unable to map status region: %d\n", err);
  608. return err;
  609. }
  610. /* The DMA initialization procedure is slightly different for PCI and
  611. * AGP cards. AGP cards just allocate a large block of AGP memory and
  612. * carve off portions of it for internal uses. The remaining memory
  613. * is returned to user-mode to be used for AGP textures.
  614. */
  615. if (is_agp) {
  616. err = mga_do_agp_dma_bootstrap(dev, dma_bs);
  617. }
  618. /* If we attempted to initialize the card for AGP DMA but failed,
  619. * clean-up any mess that may have been created.
  620. */
  621. if (err) {
  622. mga_do_cleanup_dma(dev, MINIMAL_CLEANUP);
  623. }
  624. /* Not only do we want to try and initialized PCI cards for PCI DMA,
  625. * but we also try to initialized AGP cards that could not be
  626. * initialized for AGP DMA. This covers the case where we have an AGP
  627. * card in a system with an unsupported AGP chipset. In that case the
  628. * card will be detected as AGP, but we won't be able to allocate any
  629. * AGP memory, etc.
  630. */
  631. if (!is_agp || err) {
  632. err = mga_do_pci_dma_bootstrap(dev, dma_bs);
  633. }
  634. return err;
  635. }
  636. int mga_dma_bootstrap(struct drm_device *dev, void *data,
  637. struct drm_file *file_priv)
  638. {
  639. drm_mga_dma_bootstrap_t *bootstrap = data;
  640. int err;
  641. static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 };
  642. const drm_mga_private_t *const dev_priv =
  643. (drm_mga_private_t *) dev->dev_private;
  644. err = mga_do_dma_bootstrap(dev, bootstrap);
  645. if (err) {
  646. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  647. return err;
  648. }
  649. if (dev_priv->agp_textures != NULL) {
  650. bootstrap->texture_handle = dev_priv->agp_textures->offset;
  651. bootstrap->texture_size = dev_priv->agp_textures->size;
  652. } else {
  653. bootstrap->texture_handle = 0;
  654. bootstrap->texture_size = 0;
  655. }
  656. bootstrap->agp_mode = modes[bootstrap->agp_mode & 0x07];
  657. return err;
  658. }
  659. static int mga_do_init_dma(struct drm_device * dev, drm_mga_init_t * init)
  660. {
  661. drm_mga_private_t *dev_priv;
  662. int ret;
  663. DRM_DEBUG("\n");
  664. dev_priv = dev->dev_private;
  665. if (init->sgram) {
  666. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK;
  667. } else {
  668. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR;
  669. }
  670. dev_priv->maccess = init->maccess;
  671. dev_priv->fb_cpp = init->fb_cpp;
  672. dev_priv->front_offset = init->front_offset;
  673. dev_priv->front_pitch = init->front_pitch;
  674. dev_priv->back_offset = init->back_offset;
  675. dev_priv->back_pitch = init->back_pitch;
  676. dev_priv->depth_cpp = init->depth_cpp;
  677. dev_priv->depth_offset = init->depth_offset;
  678. dev_priv->depth_pitch = init->depth_pitch;
  679. /* FIXME: Need to support AGP textures...
  680. */
  681. dev_priv->texture_offset = init->texture_offset[0];
  682. dev_priv->texture_size = init->texture_size[0];
  683. dev_priv->sarea = drm_getsarea(dev);
  684. if (!dev_priv->sarea) {
  685. DRM_ERROR("failed to find sarea!\n");
  686. return -EINVAL;
  687. }
  688. if (!dev_priv->used_new_dma_init) {
  689. dev_priv->dma_access = MGA_PAGPXFER;
  690. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  691. dev_priv->status = drm_core_findmap(dev, init->status_offset);
  692. if (!dev_priv->status) {
  693. DRM_ERROR("failed to find status page!\n");
  694. return -EINVAL;
  695. }
  696. dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
  697. if (!dev_priv->mmio) {
  698. DRM_ERROR("failed to find mmio region!\n");
  699. return -EINVAL;
  700. }
  701. dev_priv->warp = drm_core_findmap(dev, init->warp_offset);
  702. if (!dev_priv->warp) {
  703. DRM_ERROR("failed to find warp microcode region!\n");
  704. return -EINVAL;
  705. }
  706. dev_priv->primary = drm_core_findmap(dev, init->primary_offset);
  707. if (!dev_priv->primary) {
  708. DRM_ERROR("failed to find primary dma region!\n");
  709. return -EINVAL;
  710. }
  711. dev->agp_buffer_token = init->buffers_offset;
  712. dev->agp_buffer_map =
  713. drm_core_findmap(dev, init->buffers_offset);
  714. if (!dev->agp_buffer_map) {
  715. DRM_ERROR("failed to find dma buffer region!\n");
  716. return -EINVAL;
  717. }
  718. drm_core_ioremap(dev_priv->warp, dev);
  719. drm_core_ioremap(dev_priv->primary, dev);
  720. drm_core_ioremap(dev->agp_buffer_map, dev);
  721. }
  722. dev_priv->sarea_priv =
  723. (drm_mga_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  724. init->sarea_priv_offset);
  725. if (!dev_priv->warp->handle ||
  726. !dev_priv->primary->handle ||
  727. ((dev_priv->dma_access != 0) &&
  728. ((dev->agp_buffer_map == NULL) ||
  729. (dev->agp_buffer_map->handle == NULL)))) {
  730. DRM_ERROR("failed to ioremap agp regions!\n");
  731. return -ENOMEM;
  732. }
  733. ret = mga_warp_install_microcode(dev_priv);
  734. if (ret < 0) {
  735. DRM_ERROR("failed to install WARP ucode!: %d\n", ret);
  736. return ret;
  737. }
  738. ret = mga_warp_init(dev_priv);
  739. if (ret < 0) {
  740. DRM_ERROR("failed to init WARP engine!: %d\n", ret);
  741. return ret;
  742. }
  743. dev_priv->prim.status = (u32 *) dev_priv->status->handle;
  744. mga_do_wait_for_idle(dev_priv);
  745. /* Init the primary DMA registers.
  746. */
  747. MGA_WRITE(MGA_PRIMADDRESS, dev_priv->primary->offset | MGA_DMA_GENERAL);
  748. #if 0
  749. MGA_WRITE(MGA_PRIMPTR, virt_to_bus((void *)dev_priv->prim.status) | MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */
  750. MGA_PRIMPTREN1); /* DWGSYNC */
  751. #endif
  752. dev_priv->prim.start = (u8 *) dev_priv->primary->handle;
  753. dev_priv->prim.end = ((u8 *) dev_priv->primary->handle
  754. + dev_priv->primary->size);
  755. dev_priv->prim.size = dev_priv->primary->size;
  756. dev_priv->prim.tail = 0;
  757. dev_priv->prim.space = dev_priv->prim.size;
  758. dev_priv->prim.wrapped = 0;
  759. dev_priv->prim.last_flush = 0;
  760. dev_priv->prim.last_wrap = 0;
  761. dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE;
  762. dev_priv->prim.status[0] = dev_priv->primary->offset;
  763. dev_priv->prim.status[1] = 0;
  764. dev_priv->sarea_priv->last_wrap = 0;
  765. dev_priv->sarea_priv->last_frame.head = 0;
  766. dev_priv->sarea_priv->last_frame.wrap = 0;
  767. if (mga_freelist_init(dev, dev_priv) < 0) {
  768. DRM_ERROR("could not initialize freelist\n");
  769. return -ENOMEM;
  770. }
  771. return 0;
  772. }
  773. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup)
  774. {
  775. int err = 0;
  776. DRM_DEBUG("\n");
  777. /* Make sure interrupts are disabled here because the uninstall ioctl
  778. * may not have been called from userspace and after dev_private
  779. * is freed, it's too late.
  780. */
  781. if (dev->irq_enabled)
  782. drm_irq_uninstall(dev);
  783. if (dev->dev_private) {
  784. drm_mga_private_t *dev_priv = dev->dev_private;
  785. if ((dev_priv->warp != NULL)
  786. && (dev_priv->warp->type != _DRM_CONSISTENT))
  787. drm_core_ioremapfree(dev_priv->warp, dev);
  788. if ((dev_priv->primary != NULL)
  789. && (dev_priv->primary->type != _DRM_CONSISTENT))
  790. drm_core_ioremapfree(dev_priv->primary, dev);
  791. if (dev->agp_buffer_map != NULL)
  792. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  793. if (dev_priv->used_new_dma_init) {
  794. #if __OS_HAS_AGP
  795. if (dev_priv->agp_handle != 0) {
  796. struct drm_agp_binding unbind_req;
  797. struct drm_agp_buffer free_req;
  798. unbind_req.handle = dev_priv->agp_handle;
  799. drm_agp_unbind(dev, &unbind_req);
  800. free_req.handle = dev_priv->agp_handle;
  801. drm_agp_free(dev, &free_req);
  802. dev_priv->agp_textures = NULL;
  803. dev_priv->agp_size = 0;
  804. dev_priv->agp_handle = 0;
  805. }
  806. if ((dev->agp != NULL) && dev->agp->acquired) {
  807. err = drm_agp_release(dev);
  808. }
  809. #endif
  810. }
  811. dev_priv->warp = NULL;
  812. dev_priv->primary = NULL;
  813. dev_priv->sarea = NULL;
  814. dev_priv->sarea_priv = NULL;
  815. dev->agp_buffer_map = NULL;
  816. if (full_cleanup) {
  817. dev_priv->mmio = NULL;
  818. dev_priv->status = NULL;
  819. dev_priv->used_new_dma_init = 0;
  820. }
  821. memset(&dev_priv->prim, 0, sizeof(dev_priv->prim));
  822. dev_priv->warp_pipe = 0;
  823. memset(dev_priv->warp_pipe_phys, 0,
  824. sizeof(dev_priv->warp_pipe_phys));
  825. if (dev_priv->head != NULL) {
  826. mga_freelist_cleanup(dev);
  827. }
  828. }
  829. return err;
  830. }
  831. int mga_dma_init(struct drm_device *dev, void *data,
  832. struct drm_file *file_priv)
  833. {
  834. drm_mga_init_t *init = data;
  835. int err;
  836. LOCK_TEST_WITH_RETURN(dev, file_priv);
  837. switch (init->func) {
  838. case MGA_INIT_DMA:
  839. err = mga_do_init_dma(dev, init);
  840. if (err) {
  841. (void)mga_do_cleanup_dma(dev, FULL_CLEANUP);
  842. }
  843. return err;
  844. case MGA_CLEANUP_DMA:
  845. return mga_do_cleanup_dma(dev, FULL_CLEANUP);
  846. }
  847. return -EINVAL;
  848. }
  849. /* ================================================================
  850. * Primary DMA stream management
  851. */
  852. int mga_dma_flush(struct drm_device *dev, void *data,
  853. struct drm_file *file_priv)
  854. {
  855. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  856. struct drm_lock *lock = data;
  857. LOCK_TEST_WITH_RETURN(dev, file_priv);
  858. DRM_DEBUG("%s%s%s\n",
  859. (lock->flags & _DRM_LOCK_FLUSH) ? "flush, " : "",
  860. (lock->flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "",
  861. (lock->flags & _DRM_LOCK_QUIESCENT) ? "idle, " : "");
  862. WRAP_WAIT_WITH_RETURN(dev_priv);
  863. if (lock->flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL)) {
  864. mga_do_dma_flush(dev_priv);
  865. }
  866. if (lock->flags & _DRM_LOCK_QUIESCENT) {
  867. #if MGA_DMA_DEBUG
  868. int ret = mga_do_wait_for_idle(dev_priv);
  869. if (ret < 0)
  870. DRM_INFO("-EBUSY\n");
  871. return ret;
  872. #else
  873. return mga_do_wait_for_idle(dev_priv);
  874. #endif
  875. } else {
  876. return 0;
  877. }
  878. }
  879. int mga_dma_reset(struct drm_device *dev, void *data,
  880. struct drm_file *file_priv)
  881. {
  882. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  883. LOCK_TEST_WITH_RETURN(dev, file_priv);
  884. return mga_do_dma_reset(dev_priv);
  885. }
  886. /* ================================================================
  887. * DMA buffer management
  888. */
  889. static int mga_dma_get_buffers(struct drm_device * dev,
  890. struct drm_file *file_priv, struct drm_dma * d)
  891. {
  892. struct drm_buf *buf;
  893. int i;
  894. for (i = d->granted_count; i < d->request_count; i++) {
  895. buf = mga_freelist_get(dev);
  896. if (!buf)
  897. return -EAGAIN;
  898. buf->file_priv = file_priv;
  899. if (DRM_COPY_TO_USER(&d->request_indices[i],
  900. &buf->idx, sizeof(buf->idx)))
  901. return -EFAULT;
  902. if (DRM_COPY_TO_USER(&d->request_sizes[i],
  903. &buf->total, sizeof(buf->total)))
  904. return -EFAULT;
  905. d->granted_count++;
  906. }
  907. return 0;
  908. }
  909. int mga_dma_buffers(struct drm_device *dev, void *data,
  910. struct drm_file *file_priv)
  911. {
  912. struct drm_device_dma *dma = dev->dma;
  913. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  914. struct drm_dma *d = data;
  915. int ret = 0;
  916. LOCK_TEST_WITH_RETURN(dev, file_priv);
  917. /* Please don't send us buffers.
  918. */
  919. if (d->send_count != 0) {
  920. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  921. DRM_CURRENTPID, d->send_count);
  922. return -EINVAL;
  923. }
  924. /* We'll send you buffers.
  925. */
  926. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  927. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  928. DRM_CURRENTPID, d->request_count, dma->buf_count);
  929. return -EINVAL;
  930. }
  931. WRAP_TEST_WITH_RETURN(dev_priv);
  932. d->granted_count = 0;
  933. if (d->request_count) {
  934. ret = mga_dma_get_buffers(dev, file_priv, d);
  935. }
  936. return ret;
  937. }
  938. /**
  939. * Called just before the module is unloaded.
  940. */
  941. int mga_driver_unload(struct drm_device * dev)
  942. {
  943. drm_free(dev->dev_private, sizeof(drm_mga_private_t), DRM_MEM_DRIVER);
  944. dev->dev_private = NULL;
  945. return 0;
  946. }
  947. /**
  948. * Called when the last opener of the device is closed.
  949. */
  950. void mga_driver_lastclose(struct drm_device * dev)
  951. {
  952. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  953. }
  954. int mga_driver_dma_quiescent(struct drm_device * dev)
  955. {
  956. drm_mga_private_t *dev_priv = dev->dev_private;
  957. return mga_do_wait_for_idle(dev_priv);
  958. }