i915_gem_tiling.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. /** @file i915_gem_tiling.c
  32. *
  33. * Support for managing tiling state of buffer objects.
  34. *
  35. * The idea behind tiling is to increase cache hit rates by rearranging
  36. * pixel data so that a group of pixel accesses are in the same cacheline.
  37. * Performance improvement from doing this on the back/depth buffer are on
  38. * the order of 30%.
  39. *
  40. * Intel architectures make this somewhat more complicated, though, by
  41. * adjustments made to addressing of data when the memory is in interleaved
  42. * mode (matched pairs of DIMMS) to improve memory bandwidth.
  43. * For interleaved memory, the CPU sends every sequential 64 bytes
  44. * to an alternate memory channel so it can get the bandwidth from both.
  45. *
  46. * The GPU also rearranges its accesses for increased bandwidth to interleaved
  47. * memory, and it matches what the CPU does for non-tiled. However, when tiled
  48. * it does it a little differently, since one walks addresses not just in the
  49. * X direction but also Y. So, along with alternating channels when bit
  50. * 6 of the address flips, it also alternates when other bits flip -- Bits 9
  51. * (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines)
  52. * are common to both the 915 and 965-class hardware.
  53. *
  54. * The CPU also sometimes XORs in higher bits as well, to improve
  55. * bandwidth doing strided access like we do so frequently in graphics. This
  56. * is called "Channel XOR Randomization" in the MCH documentation. The result
  57. * is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address
  58. * decode.
  59. *
  60. * All of this bit 6 XORing has an effect on our memory management,
  61. * as we need to make sure that the 3d driver can correctly address object
  62. * contents.
  63. *
  64. * If we don't have interleaved memory, all tiling is safe and no swizzling is
  65. * required.
  66. *
  67. * When bit 17 is XORed in, we simply refuse to tile at all. Bit
  68. * 17 is not just a page offset, so as we page an objet out and back in,
  69. * individual pages in it will have different bit 17 addresses, resulting in
  70. * each 64 bytes being swapped with its neighbor!
  71. *
  72. * Otherwise, if interleaved, we have to tell the 3d driver what the address
  73. * swizzling it needs to do is, since it's writing with the CPU to the pages
  74. * (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the
  75. * pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling
  76. * required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order
  77. * to match what the GPU expects.
  78. */
  79. /**
  80. * Detects bit 6 swizzling of address lookup between IGD access and CPU
  81. * access through main memory.
  82. */
  83. void
  84. i915_gem_detect_bit_6_swizzle(struct drm_device *dev)
  85. {
  86. drm_i915_private_t *dev_priv = dev->dev_private;
  87. uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  88. uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  89. if (!IS_I9XX(dev)) {
  90. /* As far as we know, the 865 doesn't have these bit 6
  91. * swizzling issues.
  92. */
  93. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  94. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  95. } else if (IS_MOBILE(dev)) {
  96. uint32_t dcc;
  97. /* On mobile 9xx chipsets, channel interleave by the CPU is
  98. * determined by DCC. For single-channel, neither the CPU
  99. * nor the GPU do swizzling. For dual channel interleaved,
  100. * the GPU's interleave is bit 9 and 10 for X tiled, and bit
  101. * 9 for Y tiled. The CPU's interleave is independent, and
  102. * can be based on either bit 11 (haven't seen this yet) or
  103. * bit 17 (common).
  104. */
  105. dcc = I915_READ(DCC);
  106. switch (dcc & DCC_ADDRESSING_MODE_MASK) {
  107. case DCC_ADDRESSING_MODE_SINGLE_CHANNEL:
  108. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC:
  109. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  110. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  111. break;
  112. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED:
  113. if (dcc & DCC_CHANNEL_XOR_DISABLE) {
  114. /* This is the base swizzling by the GPU for
  115. * tiled buffers.
  116. */
  117. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  118. swizzle_y = I915_BIT_6_SWIZZLE_9;
  119. } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) {
  120. /* Bit 11 swizzling by the CPU in addition. */
  121. swizzle_x = I915_BIT_6_SWIZZLE_9_10_11;
  122. swizzle_y = I915_BIT_6_SWIZZLE_9_11;
  123. } else {
  124. /* Bit 17 swizzling by the CPU in addition. */
  125. swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  126. swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  127. }
  128. break;
  129. }
  130. if (dcc == 0xffffffff) {
  131. DRM_ERROR("Couldn't read from MCHBAR. "
  132. "Disabling tiling.\n");
  133. swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  134. swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  135. }
  136. } else {
  137. /* The 965, G33, and newer, have a very flexible memory
  138. * configuration. It will enable dual-channel mode
  139. * (interleaving) on as much memory as it can, and the GPU
  140. * will additionally sometimes enable different bit 6
  141. * swizzling for tiled objects from the CPU.
  142. *
  143. * Here's what I found on the G965:
  144. * slot fill memory size swizzling
  145. * 0A 0B 1A 1B 1-ch 2-ch
  146. * 512 0 0 0 512 0 O
  147. * 512 0 512 0 16 1008 X
  148. * 512 0 0 512 16 1008 X
  149. * 0 512 0 512 16 1008 X
  150. * 1024 1024 1024 0 2048 1024 O
  151. *
  152. * We could probably detect this based on either the DRB
  153. * matching, which was the case for the swizzling required in
  154. * the table above, or from the 1-ch value being less than
  155. * the minimum size of a rank.
  156. */
  157. if (I915_READ16(C0DRB3) != I915_READ16(C1DRB3)) {
  158. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  159. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  160. } else {
  161. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  162. swizzle_y = I915_BIT_6_SWIZZLE_9;
  163. }
  164. }
  165. dev_priv->mm.bit_6_swizzle_x = swizzle_x;
  166. dev_priv->mm.bit_6_swizzle_y = swizzle_y;
  167. }
  168. /**
  169. * Returns the size of the fence for a tiled object of the given size.
  170. */
  171. static int
  172. i915_get_fence_size(struct drm_device *dev, int size)
  173. {
  174. int i;
  175. int start;
  176. if (IS_I965G(dev)) {
  177. /* The 965 can have fences at any page boundary. */
  178. return ALIGN(size, 4096);
  179. } else {
  180. /* Align the size to a power of two greater than the smallest
  181. * fence size.
  182. */
  183. if (IS_I9XX(dev))
  184. start = 1024 * 1024;
  185. else
  186. start = 512 * 1024;
  187. for (i = start; i < size; i <<= 1)
  188. ;
  189. return i;
  190. }
  191. }
  192. /* Check pitch constriants for all chips & tiling formats */
  193. static bool
  194. i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
  195. {
  196. int tile_width;
  197. /* Linear is always fine */
  198. if (tiling_mode == I915_TILING_NONE)
  199. return true;
  200. if (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  201. tile_width = 128;
  202. else
  203. tile_width = 512;
  204. /* check maximum stride & object size */
  205. if (IS_I965G(dev)) {
  206. /* i965 stores the end address of the gtt mapping in the fence
  207. * reg, so dont bother to check the size */
  208. if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
  209. return false;
  210. } else if (IS_I9XX(dev)) {
  211. if (stride / tile_width > I830_FENCE_MAX_PITCH_VAL ||
  212. size > (I830_FENCE_MAX_SIZE_VAL << 20))
  213. return false;
  214. } else {
  215. if (stride / 128 > I830_FENCE_MAX_PITCH_VAL ||
  216. size > (I830_FENCE_MAX_SIZE_VAL << 19))
  217. return false;
  218. }
  219. /* 965+ just needs multiples of tile width */
  220. if (IS_I965G(dev)) {
  221. if (stride & (tile_width - 1))
  222. return false;
  223. return true;
  224. }
  225. /* Pre-965 needs power of two tile widths */
  226. if (stride < tile_width)
  227. return false;
  228. if (stride & (stride - 1))
  229. return false;
  230. /* We don't handle the aperture area covered by the fence being bigger
  231. * than the object size.
  232. */
  233. if (i915_get_fence_size(dev, size) != size)
  234. return false;
  235. return true;
  236. }
  237. /**
  238. * Sets the tiling mode of an object, returning the required swizzling of
  239. * bit 6 of addresses in the object.
  240. */
  241. int
  242. i915_gem_set_tiling(struct drm_device *dev, void *data,
  243. struct drm_file *file_priv)
  244. {
  245. struct drm_i915_gem_set_tiling *args = data;
  246. drm_i915_private_t *dev_priv = dev->dev_private;
  247. struct drm_gem_object *obj;
  248. struct drm_i915_gem_object *obj_priv;
  249. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  250. if (obj == NULL)
  251. return -EINVAL;
  252. obj_priv = obj->driver_private;
  253. if (!i915_tiling_ok(dev, args->stride, obj->size, args->tiling_mode)) {
  254. drm_gem_object_unreference(obj);
  255. return -EINVAL;
  256. }
  257. mutex_lock(&dev->struct_mutex);
  258. if (args->tiling_mode == I915_TILING_NONE) {
  259. obj_priv->tiling_mode = I915_TILING_NONE;
  260. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  261. } else {
  262. if (args->tiling_mode == I915_TILING_X)
  263. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  264. else
  265. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  266. /* If we can't handle the swizzling, make it untiled. */
  267. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
  268. args->tiling_mode = I915_TILING_NONE;
  269. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  270. }
  271. }
  272. if (args->tiling_mode != obj_priv->tiling_mode) {
  273. int ret;
  274. /* Unbind the object, as switching tiling means we're
  275. * switching the cache organization due to fencing, probably.
  276. */
  277. ret = i915_gem_object_unbind(obj);
  278. if (ret != 0) {
  279. WARN(ret != -ERESTARTSYS,
  280. "failed to unbind object for tiling switch");
  281. args->tiling_mode = obj_priv->tiling_mode;
  282. mutex_unlock(&dev->struct_mutex);
  283. drm_gem_object_unreference(obj);
  284. return ret;
  285. }
  286. obj_priv->tiling_mode = args->tiling_mode;
  287. }
  288. obj_priv->stride = args->stride;
  289. drm_gem_object_unreference(obj);
  290. mutex_unlock(&dev->struct_mutex);
  291. return 0;
  292. }
  293. /**
  294. * Returns the current tiling mode and required bit 6 swizzling for the object.
  295. */
  296. int
  297. i915_gem_get_tiling(struct drm_device *dev, void *data,
  298. struct drm_file *file_priv)
  299. {
  300. struct drm_i915_gem_get_tiling *args = data;
  301. drm_i915_private_t *dev_priv = dev->dev_private;
  302. struct drm_gem_object *obj;
  303. struct drm_i915_gem_object *obj_priv;
  304. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  305. if (obj == NULL)
  306. return -EINVAL;
  307. obj_priv = obj->driver_private;
  308. mutex_lock(&dev->struct_mutex);
  309. args->tiling_mode = obj_priv->tiling_mode;
  310. switch (obj_priv->tiling_mode) {
  311. case I915_TILING_X:
  312. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  313. break;
  314. case I915_TILING_Y:
  315. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  316. break;
  317. case I915_TILING_NONE:
  318. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  319. break;
  320. default:
  321. DRM_ERROR("unknown tiling mode\n");
  322. }
  323. drm_gem_object_unreference(obj);
  324. mutex_unlock(&dev->struct_mutex);
  325. return 0;
  326. }