fw-ohci.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/gfp.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/kernel.h>
  27. #include <linux/mm.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/pci.h>
  31. #include <linux/spinlock.h>
  32. #include <asm/page.h>
  33. #include <asm/system.h>
  34. #ifdef CONFIG_PPC_PMAC
  35. #include <asm/pmac_feature.h>
  36. #endif
  37. #include "fw-ohci.h"
  38. #include "fw-transaction.h"
  39. #define DESCRIPTOR_OUTPUT_MORE 0
  40. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  41. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  42. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  43. #define DESCRIPTOR_STATUS (1 << 11)
  44. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  45. #define DESCRIPTOR_PING (1 << 7)
  46. #define DESCRIPTOR_YY (1 << 6)
  47. #define DESCRIPTOR_NO_IRQ (0 << 4)
  48. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  49. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  50. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  51. #define DESCRIPTOR_WAIT (3 << 0)
  52. struct descriptor {
  53. __le16 req_count;
  54. __le16 control;
  55. __le32 data_address;
  56. __le32 branch_address;
  57. __le16 res_count;
  58. __le16 transfer_status;
  59. } __attribute__((aligned(16)));
  60. struct db_descriptor {
  61. __le16 first_size;
  62. __le16 control;
  63. __le16 second_req_count;
  64. __le16 first_req_count;
  65. __le32 branch_address;
  66. __le16 second_res_count;
  67. __le16 first_res_count;
  68. __le32 reserved0;
  69. __le32 first_buffer;
  70. __le32 second_buffer;
  71. __le32 reserved1;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. struct ar_buffer {
  78. struct descriptor descriptor;
  79. struct ar_buffer *next;
  80. __le32 data[0];
  81. };
  82. struct ar_context {
  83. struct fw_ohci *ohci;
  84. struct ar_buffer *current_buffer;
  85. struct ar_buffer *last_buffer;
  86. void *pointer;
  87. u32 regs;
  88. struct tasklet_struct tasklet;
  89. };
  90. struct context;
  91. typedef int (*descriptor_callback_t)(struct context *ctx,
  92. struct descriptor *d,
  93. struct descriptor *last);
  94. /*
  95. * A buffer that contains a block of DMA-able coherent memory used for
  96. * storing a portion of a DMA descriptor program.
  97. */
  98. struct descriptor_buffer {
  99. struct list_head list;
  100. dma_addr_t buffer_bus;
  101. size_t buffer_size;
  102. size_t used;
  103. struct descriptor buffer[0];
  104. };
  105. struct context {
  106. struct fw_ohci *ohci;
  107. u32 regs;
  108. int total_allocation;
  109. /*
  110. * List of page-sized buffers for storing DMA descriptors.
  111. * Head of list contains buffers in use and tail of list contains
  112. * free buffers.
  113. */
  114. struct list_head buffer_list;
  115. /*
  116. * Pointer to a buffer inside buffer_list that contains the tail
  117. * end of the current DMA program.
  118. */
  119. struct descriptor_buffer *buffer_tail;
  120. /*
  121. * The descriptor containing the branch address of the first
  122. * descriptor that has not yet been filled by the device.
  123. */
  124. struct descriptor *last;
  125. /*
  126. * The last descriptor in the DMA program. It contains the branch
  127. * address that must be updated upon appending a new descriptor.
  128. */
  129. struct descriptor *prev;
  130. descriptor_callback_t callback;
  131. struct tasklet_struct tasklet;
  132. };
  133. #define IT_HEADER_SY(v) ((v) << 0)
  134. #define IT_HEADER_TCODE(v) ((v) << 4)
  135. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  136. #define IT_HEADER_TAG(v) ((v) << 14)
  137. #define IT_HEADER_SPEED(v) ((v) << 16)
  138. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  139. struct iso_context {
  140. struct fw_iso_context base;
  141. struct context context;
  142. int excess_bytes;
  143. void *header;
  144. size_t header_length;
  145. };
  146. #define CONFIG_ROM_SIZE 1024
  147. struct fw_ohci {
  148. struct fw_card card;
  149. __iomem char *registers;
  150. dma_addr_t self_id_bus;
  151. __le32 *self_id_cpu;
  152. struct tasklet_struct bus_reset_tasklet;
  153. int node_id;
  154. int generation;
  155. int request_generation; /* for timestamping incoming requests */
  156. u32 bus_seconds;
  157. bool use_dualbuffer;
  158. bool old_uninorth;
  159. bool bus_reset_packet_quirk;
  160. /*
  161. * Spinlock for accessing fw_ohci data. Never call out of
  162. * this driver with this lock held.
  163. */
  164. spinlock_t lock;
  165. u32 self_id_buffer[512];
  166. /* Config rom buffers */
  167. __be32 *config_rom;
  168. dma_addr_t config_rom_bus;
  169. __be32 *next_config_rom;
  170. dma_addr_t next_config_rom_bus;
  171. u32 next_header;
  172. struct ar_context ar_request_ctx;
  173. struct ar_context ar_response_ctx;
  174. struct context at_request_ctx;
  175. struct context at_response_ctx;
  176. u32 it_context_mask;
  177. struct iso_context *it_context_list;
  178. u64 ir_context_channels;
  179. u32 ir_context_mask;
  180. struct iso_context *ir_context_list;
  181. };
  182. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  183. {
  184. return container_of(card, struct fw_ohci, card);
  185. }
  186. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  187. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  188. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  189. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  190. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  191. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  192. #define CONTEXT_RUN 0x8000
  193. #define CONTEXT_WAKE 0x1000
  194. #define CONTEXT_DEAD 0x0800
  195. #define CONTEXT_ACTIVE 0x0400
  196. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  197. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  198. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  199. #define FW_OHCI_MAJOR 240
  200. #define OHCI1394_REGISTER_SIZE 0x800
  201. #define OHCI_LOOP_COUNT 500
  202. #define OHCI1394_PCI_HCI_Control 0x40
  203. #define SELF_ID_BUF_SIZE 0x800
  204. #define OHCI_TCODE_PHY_PACKET 0x0e
  205. #define OHCI_VERSION_1_1 0x010010
  206. static char ohci_driver_name[] = KBUILD_MODNAME;
  207. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  208. #define OHCI_PARAM_DEBUG_AT_AR 1
  209. #define OHCI_PARAM_DEBUG_SELFIDS 2
  210. #define OHCI_PARAM_DEBUG_IRQS 4
  211. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  212. static int param_debug;
  213. module_param_named(debug, param_debug, int, 0644);
  214. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  215. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  216. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  217. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  218. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  219. ", or a combination, or all = -1)");
  220. static void log_irqs(u32 evt)
  221. {
  222. if (likely(!(param_debug &
  223. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  224. return;
  225. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  226. !(evt & OHCI1394_busReset))
  227. return;
  228. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  229. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  230. evt & OHCI1394_RQPkt ? " AR_req" : "",
  231. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  232. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  233. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  234. evt & OHCI1394_isochRx ? " IR" : "",
  235. evt & OHCI1394_isochTx ? " IT" : "",
  236. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  237. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  238. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  239. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  240. evt & OHCI1394_busReset ? " busReset" : "",
  241. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  242. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  243. OHCI1394_respTxComplete | OHCI1394_isochRx |
  244. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  245. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  246. OHCI1394_regAccessFail | OHCI1394_busReset)
  247. ? " ?" : "");
  248. }
  249. static const char *speed[] = {
  250. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  251. };
  252. static const char *power[] = {
  253. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  254. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  255. };
  256. static const char port[] = { '.', '-', 'p', 'c', };
  257. static char _p(u32 *s, int shift)
  258. {
  259. return port[*s >> shift & 3];
  260. }
  261. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  262. {
  263. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  264. return;
  265. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  266. self_id_count, generation, node_id);
  267. for (; self_id_count--; ++s)
  268. if ((*s & 1 << 23) == 0)
  269. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  270. "%s gc=%d %s %s%s%s\n",
  271. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  272. speed[*s >> 14 & 3], *s >> 16 & 63,
  273. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  274. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  275. else
  276. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  277. *s, *s >> 24 & 63,
  278. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  279. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  280. }
  281. static const char *evts[] = {
  282. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  283. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  284. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  285. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  286. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  287. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  288. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  289. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  290. [0x10] = "-reserved-", [0x11] = "ack_complete",
  291. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  292. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  293. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  294. [0x18] = "-reserved-", [0x19] = "-reserved-",
  295. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  296. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  297. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  298. [0x20] = "pending/cancelled",
  299. };
  300. static const char *tcodes[] = {
  301. [0x0] = "QW req", [0x1] = "BW req",
  302. [0x2] = "W resp", [0x3] = "-reserved-",
  303. [0x4] = "QR req", [0x5] = "BR req",
  304. [0x6] = "QR resp", [0x7] = "BR resp",
  305. [0x8] = "cycle start", [0x9] = "Lk req",
  306. [0xa] = "async stream packet", [0xb] = "Lk resp",
  307. [0xc] = "-reserved-", [0xd] = "-reserved-",
  308. [0xe] = "link internal", [0xf] = "-reserved-",
  309. };
  310. static const char *phys[] = {
  311. [0x0] = "phy config packet", [0x1] = "link-on packet",
  312. [0x2] = "self-id packet", [0x3] = "-reserved-",
  313. };
  314. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  315. {
  316. int tcode = header[0] >> 4 & 0xf;
  317. char specific[12];
  318. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  319. return;
  320. if (unlikely(evt >= ARRAY_SIZE(evts)))
  321. evt = 0x1f;
  322. if (evt == OHCI1394_evt_bus_reset) {
  323. fw_notify("A%c evt_bus_reset, generation %d\n",
  324. dir, (header[2] >> 16) & 0xff);
  325. return;
  326. }
  327. if (header[0] == ~header[1]) {
  328. fw_notify("A%c %s, %s, %08x\n",
  329. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  330. return;
  331. }
  332. switch (tcode) {
  333. case 0x0: case 0x6: case 0x8:
  334. snprintf(specific, sizeof(specific), " = %08x",
  335. be32_to_cpu((__force __be32)header[3]));
  336. break;
  337. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  338. snprintf(specific, sizeof(specific), " %x,%x",
  339. header[3] >> 16, header[3] & 0xffff);
  340. break;
  341. default:
  342. specific[0] = '\0';
  343. }
  344. switch (tcode) {
  345. case 0xe: case 0xa:
  346. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  347. break;
  348. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  349. fw_notify("A%c spd %x tl %02x, "
  350. "%04x -> %04x, %s, "
  351. "%s, %04x%08x%s\n",
  352. dir, speed, header[0] >> 10 & 0x3f,
  353. header[1] >> 16, header[0] >> 16, evts[evt],
  354. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  355. break;
  356. default:
  357. fw_notify("A%c spd %x tl %02x, "
  358. "%04x -> %04x, %s, "
  359. "%s%s\n",
  360. dir, speed, header[0] >> 10 & 0x3f,
  361. header[1] >> 16, header[0] >> 16, evts[evt],
  362. tcodes[tcode], specific);
  363. }
  364. }
  365. #else
  366. #define log_irqs(evt)
  367. #define log_selfids(node_id, generation, self_id_count, sid)
  368. #define log_ar_at_event(dir, speed, header, evt)
  369. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  370. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  371. {
  372. writel(data, ohci->registers + offset);
  373. }
  374. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  375. {
  376. return readl(ohci->registers + offset);
  377. }
  378. static inline void flush_writes(const struct fw_ohci *ohci)
  379. {
  380. /* Do a dummy read to flush writes. */
  381. reg_read(ohci, OHCI1394_Version);
  382. }
  383. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  384. int clear_bits, int set_bits)
  385. {
  386. struct fw_ohci *ohci = fw_ohci(card);
  387. u32 val, old;
  388. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  389. flush_writes(ohci);
  390. msleep(2);
  391. val = reg_read(ohci, OHCI1394_PhyControl);
  392. if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
  393. fw_error("failed to set phy reg bits.\n");
  394. return -EBUSY;
  395. }
  396. old = OHCI1394_PhyControl_ReadData(val);
  397. old = (old & ~clear_bits) | set_bits;
  398. reg_write(ohci, OHCI1394_PhyControl,
  399. OHCI1394_PhyControl_Write(addr, old));
  400. return 0;
  401. }
  402. static int ar_context_add_page(struct ar_context *ctx)
  403. {
  404. struct device *dev = ctx->ohci->card.device;
  405. struct ar_buffer *ab;
  406. dma_addr_t uninitialized_var(ab_bus);
  407. size_t offset;
  408. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  409. if (ab == NULL)
  410. return -ENOMEM;
  411. ab->next = NULL;
  412. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  413. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  414. DESCRIPTOR_STATUS |
  415. DESCRIPTOR_BRANCH_ALWAYS);
  416. offset = offsetof(struct ar_buffer, data);
  417. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  418. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  419. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  420. ab->descriptor.branch_address = 0;
  421. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  422. ctx->last_buffer->next = ab;
  423. ctx->last_buffer = ab;
  424. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  425. flush_writes(ctx->ohci);
  426. return 0;
  427. }
  428. static void ar_context_release(struct ar_context *ctx)
  429. {
  430. struct ar_buffer *ab, *ab_next;
  431. size_t offset;
  432. dma_addr_t ab_bus;
  433. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  434. ab_next = ab->next;
  435. offset = offsetof(struct ar_buffer, data);
  436. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  437. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  438. ab, ab_bus);
  439. }
  440. }
  441. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  442. #define cond_le32_to_cpu(v) \
  443. (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
  444. #else
  445. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  446. #endif
  447. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  448. {
  449. struct fw_ohci *ohci = ctx->ohci;
  450. struct fw_packet p;
  451. u32 status, length, tcode;
  452. int evt;
  453. p.header[0] = cond_le32_to_cpu(buffer[0]);
  454. p.header[1] = cond_le32_to_cpu(buffer[1]);
  455. p.header[2] = cond_le32_to_cpu(buffer[2]);
  456. tcode = (p.header[0] >> 4) & 0x0f;
  457. switch (tcode) {
  458. case TCODE_WRITE_QUADLET_REQUEST:
  459. case TCODE_READ_QUADLET_RESPONSE:
  460. p.header[3] = (__force __u32) buffer[3];
  461. p.header_length = 16;
  462. p.payload_length = 0;
  463. break;
  464. case TCODE_READ_BLOCK_REQUEST :
  465. p.header[3] = cond_le32_to_cpu(buffer[3]);
  466. p.header_length = 16;
  467. p.payload_length = 0;
  468. break;
  469. case TCODE_WRITE_BLOCK_REQUEST:
  470. case TCODE_READ_BLOCK_RESPONSE:
  471. case TCODE_LOCK_REQUEST:
  472. case TCODE_LOCK_RESPONSE:
  473. p.header[3] = cond_le32_to_cpu(buffer[3]);
  474. p.header_length = 16;
  475. p.payload_length = p.header[3] >> 16;
  476. break;
  477. case TCODE_WRITE_RESPONSE:
  478. case TCODE_READ_QUADLET_REQUEST:
  479. case OHCI_TCODE_PHY_PACKET:
  480. p.header_length = 12;
  481. p.payload_length = 0;
  482. break;
  483. default:
  484. /* FIXME: Stop context, discard everything, and restart? */
  485. p.header_length = 0;
  486. p.payload_length = 0;
  487. }
  488. p.payload = (void *) buffer + p.header_length;
  489. /* FIXME: What to do about evt_* errors? */
  490. length = (p.header_length + p.payload_length + 3) / 4;
  491. status = cond_le32_to_cpu(buffer[length]);
  492. evt = (status >> 16) & 0x1f;
  493. p.ack = evt - 16;
  494. p.speed = (status >> 21) & 0x7;
  495. p.timestamp = status & 0xffff;
  496. p.generation = ohci->request_generation;
  497. log_ar_at_event('R', p.speed, p.header, evt);
  498. /*
  499. * The OHCI bus reset handler synthesizes a phy packet with
  500. * the new generation number when a bus reset happens (see
  501. * section 8.4.2.3). This helps us determine when a request
  502. * was received and make sure we send the response in the same
  503. * generation. We only need this for requests; for responses
  504. * we use the unique tlabel for finding the matching
  505. * request.
  506. *
  507. * Alas some chips sometimes emit bus reset packets with a
  508. * wrong generation. We set the correct generation for these
  509. * at a slightly incorrect time (in bus_reset_tasklet).
  510. */
  511. if (evt == OHCI1394_evt_bus_reset) {
  512. if (!ohci->bus_reset_packet_quirk)
  513. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  514. } else if (ctx == &ohci->ar_request_ctx) {
  515. fw_core_handle_request(&ohci->card, &p);
  516. } else {
  517. fw_core_handle_response(&ohci->card, &p);
  518. }
  519. return buffer + length + 1;
  520. }
  521. static void ar_context_tasklet(unsigned long data)
  522. {
  523. struct ar_context *ctx = (struct ar_context *)data;
  524. struct fw_ohci *ohci = ctx->ohci;
  525. struct ar_buffer *ab;
  526. struct descriptor *d;
  527. void *buffer, *end;
  528. ab = ctx->current_buffer;
  529. d = &ab->descriptor;
  530. if (d->res_count == 0) {
  531. size_t size, rest, offset;
  532. dma_addr_t start_bus;
  533. void *start;
  534. /*
  535. * This descriptor is finished and we may have a
  536. * packet split across this and the next buffer. We
  537. * reuse the page for reassembling the split packet.
  538. */
  539. offset = offsetof(struct ar_buffer, data);
  540. start = buffer = ab;
  541. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  542. ab = ab->next;
  543. d = &ab->descriptor;
  544. size = buffer + PAGE_SIZE - ctx->pointer;
  545. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  546. memmove(buffer, ctx->pointer, size);
  547. memcpy(buffer + size, ab->data, rest);
  548. ctx->current_buffer = ab;
  549. ctx->pointer = (void *) ab->data + rest;
  550. end = buffer + size + rest;
  551. while (buffer < end)
  552. buffer = handle_ar_packet(ctx, buffer);
  553. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  554. start, start_bus);
  555. ar_context_add_page(ctx);
  556. } else {
  557. buffer = ctx->pointer;
  558. ctx->pointer = end =
  559. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  560. while (buffer < end)
  561. buffer = handle_ar_packet(ctx, buffer);
  562. }
  563. }
  564. static int ar_context_init(struct ar_context *ctx,
  565. struct fw_ohci *ohci, u32 regs)
  566. {
  567. struct ar_buffer ab;
  568. ctx->regs = regs;
  569. ctx->ohci = ohci;
  570. ctx->last_buffer = &ab;
  571. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  572. ar_context_add_page(ctx);
  573. ar_context_add_page(ctx);
  574. ctx->current_buffer = ab.next;
  575. ctx->pointer = ctx->current_buffer->data;
  576. return 0;
  577. }
  578. static void ar_context_run(struct ar_context *ctx)
  579. {
  580. struct ar_buffer *ab = ctx->current_buffer;
  581. dma_addr_t ab_bus;
  582. size_t offset;
  583. offset = offsetof(struct ar_buffer, data);
  584. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  585. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  586. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  587. flush_writes(ctx->ohci);
  588. }
  589. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  590. {
  591. int b, key;
  592. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  593. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  594. /* figure out which descriptor the branch address goes in */
  595. if (z == 2 && (b == 3 || key == 2))
  596. return d;
  597. else
  598. return d + z - 1;
  599. }
  600. static void context_tasklet(unsigned long data)
  601. {
  602. struct context *ctx = (struct context *) data;
  603. struct descriptor *d, *last;
  604. u32 address;
  605. int z;
  606. struct descriptor_buffer *desc;
  607. desc = list_entry(ctx->buffer_list.next,
  608. struct descriptor_buffer, list);
  609. last = ctx->last;
  610. while (last->branch_address != 0) {
  611. struct descriptor_buffer *old_desc = desc;
  612. address = le32_to_cpu(last->branch_address);
  613. z = address & 0xf;
  614. address &= ~0xf;
  615. /* If the branch address points to a buffer outside of the
  616. * current buffer, advance to the next buffer. */
  617. if (address < desc->buffer_bus ||
  618. address >= desc->buffer_bus + desc->used)
  619. desc = list_entry(desc->list.next,
  620. struct descriptor_buffer, list);
  621. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  622. last = find_branch_descriptor(d, z);
  623. if (!ctx->callback(ctx, d, last))
  624. break;
  625. if (old_desc != desc) {
  626. /* If we've advanced to the next buffer, move the
  627. * previous buffer to the free list. */
  628. unsigned long flags;
  629. old_desc->used = 0;
  630. spin_lock_irqsave(&ctx->ohci->lock, flags);
  631. list_move_tail(&old_desc->list, &ctx->buffer_list);
  632. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  633. }
  634. ctx->last = last;
  635. }
  636. }
  637. /*
  638. * Allocate a new buffer and add it to the list of free buffers for this
  639. * context. Must be called with ohci->lock held.
  640. */
  641. static int context_add_buffer(struct context *ctx)
  642. {
  643. struct descriptor_buffer *desc;
  644. dma_addr_t uninitialized_var(bus_addr);
  645. int offset;
  646. /*
  647. * 16MB of descriptors should be far more than enough for any DMA
  648. * program. This will catch run-away userspace or DoS attacks.
  649. */
  650. if (ctx->total_allocation >= 16*1024*1024)
  651. return -ENOMEM;
  652. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  653. &bus_addr, GFP_ATOMIC);
  654. if (!desc)
  655. return -ENOMEM;
  656. offset = (void *)&desc->buffer - (void *)desc;
  657. desc->buffer_size = PAGE_SIZE - offset;
  658. desc->buffer_bus = bus_addr + offset;
  659. desc->used = 0;
  660. list_add_tail(&desc->list, &ctx->buffer_list);
  661. ctx->total_allocation += PAGE_SIZE;
  662. return 0;
  663. }
  664. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  665. u32 regs, descriptor_callback_t callback)
  666. {
  667. ctx->ohci = ohci;
  668. ctx->regs = regs;
  669. ctx->total_allocation = 0;
  670. INIT_LIST_HEAD(&ctx->buffer_list);
  671. if (context_add_buffer(ctx) < 0)
  672. return -ENOMEM;
  673. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  674. struct descriptor_buffer, list);
  675. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  676. ctx->callback = callback;
  677. /*
  678. * We put a dummy descriptor in the buffer that has a NULL
  679. * branch address and looks like it's been sent. That way we
  680. * have a descriptor to append DMA programs to.
  681. */
  682. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  683. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  684. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  685. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  686. ctx->last = ctx->buffer_tail->buffer;
  687. ctx->prev = ctx->buffer_tail->buffer;
  688. return 0;
  689. }
  690. static void context_release(struct context *ctx)
  691. {
  692. struct fw_card *card = &ctx->ohci->card;
  693. struct descriptor_buffer *desc, *tmp;
  694. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  695. dma_free_coherent(card->device, PAGE_SIZE, desc,
  696. desc->buffer_bus -
  697. ((void *)&desc->buffer - (void *)desc));
  698. }
  699. /* Must be called with ohci->lock held */
  700. static struct descriptor *context_get_descriptors(struct context *ctx,
  701. int z, dma_addr_t *d_bus)
  702. {
  703. struct descriptor *d = NULL;
  704. struct descriptor_buffer *desc = ctx->buffer_tail;
  705. if (z * sizeof(*d) > desc->buffer_size)
  706. return NULL;
  707. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  708. /* No room for the descriptor in this buffer, so advance to the
  709. * next one. */
  710. if (desc->list.next == &ctx->buffer_list) {
  711. /* If there is no free buffer next in the list,
  712. * allocate one. */
  713. if (context_add_buffer(ctx) < 0)
  714. return NULL;
  715. }
  716. desc = list_entry(desc->list.next,
  717. struct descriptor_buffer, list);
  718. ctx->buffer_tail = desc;
  719. }
  720. d = desc->buffer + desc->used / sizeof(*d);
  721. memset(d, 0, z * sizeof(*d));
  722. *d_bus = desc->buffer_bus + desc->used;
  723. return d;
  724. }
  725. static void context_run(struct context *ctx, u32 extra)
  726. {
  727. struct fw_ohci *ohci = ctx->ohci;
  728. reg_write(ohci, COMMAND_PTR(ctx->regs),
  729. le32_to_cpu(ctx->last->branch_address));
  730. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  731. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  732. flush_writes(ohci);
  733. }
  734. static void context_append(struct context *ctx,
  735. struct descriptor *d, int z, int extra)
  736. {
  737. dma_addr_t d_bus;
  738. struct descriptor_buffer *desc = ctx->buffer_tail;
  739. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  740. desc->used += (z + extra) * sizeof(*d);
  741. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  742. ctx->prev = find_branch_descriptor(d, z);
  743. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  744. flush_writes(ctx->ohci);
  745. }
  746. static void context_stop(struct context *ctx)
  747. {
  748. u32 reg;
  749. int i;
  750. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  751. flush_writes(ctx->ohci);
  752. for (i = 0; i < 10; i++) {
  753. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  754. if ((reg & CONTEXT_ACTIVE) == 0)
  755. return;
  756. mdelay(1);
  757. }
  758. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  759. }
  760. struct driver_data {
  761. struct fw_packet *packet;
  762. };
  763. /*
  764. * This function apppends a packet to the DMA queue for transmission.
  765. * Must always be called with the ochi->lock held to ensure proper
  766. * generation handling and locking around packet queue manipulation.
  767. */
  768. static int at_context_queue_packet(struct context *ctx,
  769. struct fw_packet *packet)
  770. {
  771. struct fw_ohci *ohci = ctx->ohci;
  772. dma_addr_t d_bus, uninitialized_var(payload_bus);
  773. struct driver_data *driver_data;
  774. struct descriptor *d, *last;
  775. __le32 *header;
  776. int z, tcode;
  777. u32 reg;
  778. d = context_get_descriptors(ctx, 4, &d_bus);
  779. if (d == NULL) {
  780. packet->ack = RCODE_SEND_ERROR;
  781. return -1;
  782. }
  783. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  784. d[0].res_count = cpu_to_le16(packet->timestamp);
  785. /*
  786. * The DMA format for asyncronous link packets is different
  787. * from the IEEE1394 layout, so shift the fields around
  788. * accordingly. If header_length is 8, it's a PHY packet, to
  789. * which we need to prepend an extra quadlet.
  790. */
  791. header = (__le32 *) &d[1];
  792. switch (packet->header_length) {
  793. case 16:
  794. case 12:
  795. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  796. (packet->speed << 16));
  797. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  798. (packet->header[0] & 0xffff0000));
  799. header[2] = cpu_to_le32(packet->header[2]);
  800. tcode = (packet->header[0] >> 4) & 0x0f;
  801. if (TCODE_IS_BLOCK_PACKET(tcode))
  802. header[3] = cpu_to_le32(packet->header[3]);
  803. else
  804. header[3] = (__force __le32) packet->header[3];
  805. d[0].req_count = cpu_to_le16(packet->header_length);
  806. break;
  807. case 8:
  808. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  809. (packet->speed << 16));
  810. header[1] = cpu_to_le32(packet->header[0]);
  811. header[2] = cpu_to_le32(packet->header[1]);
  812. d[0].req_count = cpu_to_le16(12);
  813. break;
  814. case 4:
  815. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  816. (packet->speed << 16));
  817. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  818. d[0].req_count = cpu_to_le16(8);
  819. break;
  820. default:
  821. /* BUG(); */
  822. packet->ack = RCODE_SEND_ERROR;
  823. return -1;
  824. }
  825. driver_data = (struct driver_data *) &d[3];
  826. driver_data->packet = packet;
  827. packet->driver_data = driver_data;
  828. if (packet->payload_length > 0) {
  829. payload_bus =
  830. dma_map_single(ohci->card.device, packet->payload,
  831. packet->payload_length, DMA_TO_DEVICE);
  832. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  833. packet->ack = RCODE_SEND_ERROR;
  834. return -1;
  835. }
  836. packet->payload_bus = payload_bus;
  837. d[2].req_count = cpu_to_le16(packet->payload_length);
  838. d[2].data_address = cpu_to_le32(payload_bus);
  839. last = &d[2];
  840. z = 3;
  841. } else {
  842. last = &d[0];
  843. z = 2;
  844. }
  845. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  846. DESCRIPTOR_IRQ_ALWAYS |
  847. DESCRIPTOR_BRANCH_ALWAYS);
  848. /*
  849. * If the controller and packet generations don't match, we need to
  850. * bail out and try again. If IntEvent.busReset is set, the AT context
  851. * is halted, so appending to the context and trying to run it is
  852. * futile. Most controllers do the right thing and just flush the AT
  853. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  854. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  855. * up stalling out. So we just bail out in software and try again
  856. * later, and everyone is happy.
  857. * FIXME: Document how the locking works.
  858. */
  859. if (ohci->generation != packet->generation ||
  860. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  861. if (packet->payload_length > 0)
  862. dma_unmap_single(ohci->card.device, payload_bus,
  863. packet->payload_length, DMA_TO_DEVICE);
  864. packet->ack = RCODE_GENERATION;
  865. return -1;
  866. }
  867. context_append(ctx, d, z, 4 - z);
  868. /* If the context isn't already running, start it up. */
  869. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  870. if ((reg & CONTEXT_RUN) == 0)
  871. context_run(ctx, 0);
  872. return 0;
  873. }
  874. static int handle_at_packet(struct context *context,
  875. struct descriptor *d,
  876. struct descriptor *last)
  877. {
  878. struct driver_data *driver_data;
  879. struct fw_packet *packet;
  880. struct fw_ohci *ohci = context->ohci;
  881. int evt;
  882. if (last->transfer_status == 0)
  883. /* This descriptor isn't done yet, stop iteration. */
  884. return 0;
  885. driver_data = (struct driver_data *) &d[3];
  886. packet = driver_data->packet;
  887. if (packet == NULL)
  888. /* This packet was cancelled, just continue. */
  889. return 1;
  890. if (packet->payload_bus)
  891. dma_unmap_single(ohci->card.device, packet->payload_bus,
  892. packet->payload_length, DMA_TO_DEVICE);
  893. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  894. packet->timestamp = le16_to_cpu(last->res_count);
  895. log_ar_at_event('T', packet->speed, packet->header, evt);
  896. switch (evt) {
  897. case OHCI1394_evt_timeout:
  898. /* Async response transmit timed out. */
  899. packet->ack = RCODE_CANCELLED;
  900. break;
  901. case OHCI1394_evt_flushed:
  902. /*
  903. * The packet was flushed should give same error as
  904. * when we try to use a stale generation count.
  905. */
  906. packet->ack = RCODE_GENERATION;
  907. break;
  908. case OHCI1394_evt_missing_ack:
  909. /*
  910. * Using a valid (current) generation count, but the
  911. * node is not on the bus or not sending acks.
  912. */
  913. packet->ack = RCODE_NO_ACK;
  914. break;
  915. case ACK_COMPLETE + 0x10:
  916. case ACK_PENDING + 0x10:
  917. case ACK_BUSY_X + 0x10:
  918. case ACK_BUSY_A + 0x10:
  919. case ACK_BUSY_B + 0x10:
  920. case ACK_DATA_ERROR + 0x10:
  921. case ACK_TYPE_ERROR + 0x10:
  922. packet->ack = evt - 0x10;
  923. break;
  924. default:
  925. packet->ack = RCODE_SEND_ERROR;
  926. break;
  927. }
  928. packet->callback(packet, &ohci->card, packet->ack);
  929. return 1;
  930. }
  931. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  932. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  933. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  934. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  935. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  936. static void handle_local_rom(struct fw_ohci *ohci,
  937. struct fw_packet *packet, u32 csr)
  938. {
  939. struct fw_packet response;
  940. int tcode, length, i;
  941. tcode = HEADER_GET_TCODE(packet->header[0]);
  942. if (TCODE_IS_BLOCK_PACKET(tcode))
  943. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  944. else
  945. length = 4;
  946. i = csr - CSR_CONFIG_ROM;
  947. if (i + length > CONFIG_ROM_SIZE) {
  948. fw_fill_response(&response, packet->header,
  949. RCODE_ADDRESS_ERROR, NULL, 0);
  950. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  951. fw_fill_response(&response, packet->header,
  952. RCODE_TYPE_ERROR, NULL, 0);
  953. } else {
  954. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  955. (void *) ohci->config_rom + i, length);
  956. }
  957. fw_core_handle_response(&ohci->card, &response);
  958. }
  959. static void handle_local_lock(struct fw_ohci *ohci,
  960. struct fw_packet *packet, u32 csr)
  961. {
  962. struct fw_packet response;
  963. int tcode, length, ext_tcode, sel;
  964. __be32 *payload, lock_old;
  965. u32 lock_arg, lock_data;
  966. tcode = HEADER_GET_TCODE(packet->header[0]);
  967. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  968. payload = packet->payload;
  969. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  970. if (tcode == TCODE_LOCK_REQUEST &&
  971. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  972. lock_arg = be32_to_cpu(payload[0]);
  973. lock_data = be32_to_cpu(payload[1]);
  974. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  975. lock_arg = 0;
  976. lock_data = 0;
  977. } else {
  978. fw_fill_response(&response, packet->header,
  979. RCODE_TYPE_ERROR, NULL, 0);
  980. goto out;
  981. }
  982. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  983. reg_write(ohci, OHCI1394_CSRData, lock_data);
  984. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  985. reg_write(ohci, OHCI1394_CSRControl, sel);
  986. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  987. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  988. else
  989. fw_notify("swap not done yet\n");
  990. fw_fill_response(&response, packet->header,
  991. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  992. out:
  993. fw_core_handle_response(&ohci->card, &response);
  994. }
  995. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  996. {
  997. u64 offset;
  998. u32 csr;
  999. if (ctx == &ctx->ohci->at_request_ctx) {
  1000. packet->ack = ACK_PENDING;
  1001. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1002. }
  1003. offset =
  1004. ((unsigned long long)
  1005. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1006. packet->header[2];
  1007. csr = offset - CSR_REGISTER_BASE;
  1008. /* Handle config rom reads. */
  1009. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1010. handle_local_rom(ctx->ohci, packet, csr);
  1011. else switch (csr) {
  1012. case CSR_BUS_MANAGER_ID:
  1013. case CSR_BANDWIDTH_AVAILABLE:
  1014. case CSR_CHANNELS_AVAILABLE_HI:
  1015. case CSR_CHANNELS_AVAILABLE_LO:
  1016. handle_local_lock(ctx->ohci, packet, csr);
  1017. break;
  1018. default:
  1019. if (ctx == &ctx->ohci->at_request_ctx)
  1020. fw_core_handle_request(&ctx->ohci->card, packet);
  1021. else
  1022. fw_core_handle_response(&ctx->ohci->card, packet);
  1023. break;
  1024. }
  1025. if (ctx == &ctx->ohci->at_response_ctx) {
  1026. packet->ack = ACK_COMPLETE;
  1027. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1028. }
  1029. }
  1030. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1031. {
  1032. unsigned long flags;
  1033. int ret;
  1034. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1035. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1036. ctx->ohci->generation == packet->generation) {
  1037. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1038. handle_local_request(ctx, packet);
  1039. return;
  1040. }
  1041. ret = at_context_queue_packet(ctx, packet);
  1042. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1043. if (ret < 0)
  1044. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1045. }
  1046. static void bus_reset_tasklet(unsigned long data)
  1047. {
  1048. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1049. int self_id_count, i, j, reg;
  1050. int generation, new_generation;
  1051. unsigned long flags;
  1052. void *free_rom = NULL;
  1053. dma_addr_t free_rom_bus = 0;
  1054. reg = reg_read(ohci, OHCI1394_NodeID);
  1055. if (!(reg & OHCI1394_NodeID_idValid)) {
  1056. fw_notify("node ID not valid, new bus reset in progress\n");
  1057. return;
  1058. }
  1059. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1060. fw_notify("malconfigured bus\n");
  1061. return;
  1062. }
  1063. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1064. OHCI1394_NodeID_nodeNumber);
  1065. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1066. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1067. fw_notify("inconsistent self IDs\n");
  1068. return;
  1069. }
  1070. /*
  1071. * The count in the SelfIDCount register is the number of
  1072. * bytes in the self ID receive buffer. Since we also receive
  1073. * the inverted quadlets and a header quadlet, we shift one
  1074. * bit extra to get the actual number of self IDs.
  1075. */
  1076. self_id_count = (reg >> 3) & 0x3ff;
  1077. if (self_id_count == 0) {
  1078. fw_notify("inconsistent self IDs\n");
  1079. return;
  1080. }
  1081. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1082. rmb();
  1083. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1084. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1085. fw_notify("inconsistent self IDs\n");
  1086. return;
  1087. }
  1088. ohci->self_id_buffer[j] =
  1089. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1090. }
  1091. rmb();
  1092. /*
  1093. * Check the consistency of the self IDs we just read. The
  1094. * problem we face is that a new bus reset can start while we
  1095. * read out the self IDs from the DMA buffer. If this happens,
  1096. * the DMA buffer will be overwritten with new self IDs and we
  1097. * will read out inconsistent data. The OHCI specification
  1098. * (section 11.2) recommends a technique similar to
  1099. * linux/seqlock.h, where we remember the generation of the
  1100. * self IDs in the buffer before reading them out and compare
  1101. * it to the current generation after reading them out. If
  1102. * the two generations match we know we have a consistent set
  1103. * of self IDs.
  1104. */
  1105. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1106. if (new_generation != generation) {
  1107. fw_notify("recursive bus reset detected, "
  1108. "discarding self ids\n");
  1109. return;
  1110. }
  1111. /* FIXME: Document how the locking works. */
  1112. spin_lock_irqsave(&ohci->lock, flags);
  1113. ohci->generation = generation;
  1114. context_stop(&ohci->at_request_ctx);
  1115. context_stop(&ohci->at_response_ctx);
  1116. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1117. if (ohci->bus_reset_packet_quirk)
  1118. ohci->request_generation = generation;
  1119. /*
  1120. * This next bit is unrelated to the AT context stuff but we
  1121. * have to do it under the spinlock also. If a new config rom
  1122. * was set up before this reset, the old one is now no longer
  1123. * in use and we can free it. Update the config rom pointers
  1124. * to point to the current config rom and clear the
  1125. * next_config_rom pointer so a new udpate can take place.
  1126. */
  1127. if (ohci->next_config_rom != NULL) {
  1128. if (ohci->next_config_rom != ohci->config_rom) {
  1129. free_rom = ohci->config_rom;
  1130. free_rom_bus = ohci->config_rom_bus;
  1131. }
  1132. ohci->config_rom = ohci->next_config_rom;
  1133. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1134. ohci->next_config_rom = NULL;
  1135. /*
  1136. * Restore config_rom image and manually update
  1137. * config_rom registers. Writing the header quadlet
  1138. * will indicate that the config rom is ready, so we
  1139. * do that last.
  1140. */
  1141. reg_write(ohci, OHCI1394_BusOptions,
  1142. be32_to_cpu(ohci->config_rom[2]));
  1143. ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
  1144. reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
  1145. }
  1146. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1147. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1148. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1149. #endif
  1150. spin_unlock_irqrestore(&ohci->lock, flags);
  1151. if (free_rom)
  1152. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1153. free_rom, free_rom_bus);
  1154. log_selfids(ohci->node_id, generation,
  1155. self_id_count, ohci->self_id_buffer);
  1156. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1157. self_id_count, ohci->self_id_buffer);
  1158. }
  1159. static irqreturn_t irq_handler(int irq, void *data)
  1160. {
  1161. struct fw_ohci *ohci = data;
  1162. u32 event, iso_event, cycle_time;
  1163. int i;
  1164. event = reg_read(ohci, OHCI1394_IntEventClear);
  1165. if (!event || !~event)
  1166. return IRQ_NONE;
  1167. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1168. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1169. log_irqs(event);
  1170. if (event & OHCI1394_selfIDComplete)
  1171. tasklet_schedule(&ohci->bus_reset_tasklet);
  1172. if (event & OHCI1394_RQPkt)
  1173. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1174. if (event & OHCI1394_RSPkt)
  1175. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1176. if (event & OHCI1394_reqTxComplete)
  1177. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1178. if (event & OHCI1394_respTxComplete)
  1179. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1180. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1181. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1182. while (iso_event) {
  1183. i = ffs(iso_event) - 1;
  1184. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1185. iso_event &= ~(1 << i);
  1186. }
  1187. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1188. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1189. while (iso_event) {
  1190. i = ffs(iso_event) - 1;
  1191. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1192. iso_event &= ~(1 << i);
  1193. }
  1194. if (unlikely(event & OHCI1394_regAccessFail))
  1195. fw_error("Register access failure - "
  1196. "please notify linux1394-devel@lists.sf.net\n");
  1197. if (unlikely(event & OHCI1394_postedWriteErr))
  1198. fw_error("PCI posted write error\n");
  1199. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1200. if (printk_ratelimit())
  1201. fw_notify("isochronous cycle too long\n");
  1202. reg_write(ohci, OHCI1394_LinkControlSet,
  1203. OHCI1394_LinkControl_cycleMaster);
  1204. }
  1205. if (event & OHCI1394_cycle64Seconds) {
  1206. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1207. if ((cycle_time & 0x80000000) == 0)
  1208. ohci->bus_seconds++;
  1209. }
  1210. return IRQ_HANDLED;
  1211. }
  1212. static int software_reset(struct fw_ohci *ohci)
  1213. {
  1214. int i;
  1215. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1216. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1217. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1218. OHCI1394_HCControl_softReset) == 0)
  1219. return 0;
  1220. msleep(1);
  1221. }
  1222. return -EBUSY;
  1223. }
  1224. static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
  1225. {
  1226. struct fw_ohci *ohci = fw_ohci(card);
  1227. struct pci_dev *dev = to_pci_dev(card->device);
  1228. u32 lps;
  1229. int i;
  1230. if (software_reset(ohci)) {
  1231. fw_error("Failed to reset ohci card.\n");
  1232. return -EBUSY;
  1233. }
  1234. /*
  1235. * Now enable LPS, which we need in order to start accessing
  1236. * most of the registers. In fact, on some cards (ALI M5251),
  1237. * accessing registers in the SClk domain without LPS enabled
  1238. * will lock up the machine. Wait 50msec to make sure we have
  1239. * full link enabled. However, with some cards (well, at least
  1240. * a JMicron PCIe card), we have to try again sometimes.
  1241. */
  1242. reg_write(ohci, OHCI1394_HCControlSet,
  1243. OHCI1394_HCControl_LPS |
  1244. OHCI1394_HCControl_postedWriteEnable);
  1245. flush_writes(ohci);
  1246. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1247. msleep(50);
  1248. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1249. OHCI1394_HCControl_LPS;
  1250. }
  1251. if (!lps) {
  1252. fw_error("Failed to set Link Power Status\n");
  1253. return -EIO;
  1254. }
  1255. reg_write(ohci, OHCI1394_HCControlClear,
  1256. OHCI1394_HCControl_noByteSwapData);
  1257. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1258. reg_write(ohci, OHCI1394_LinkControlClear,
  1259. OHCI1394_LinkControl_rcvPhyPkt);
  1260. reg_write(ohci, OHCI1394_LinkControlSet,
  1261. OHCI1394_LinkControl_rcvSelfID |
  1262. OHCI1394_LinkControl_cycleTimerEnable |
  1263. OHCI1394_LinkControl_cycleMaster);
  1264. reg_write(ohci, OHCI1394_ATRetries,
  1265. OHCI1394_MAX_AT_REQ_RETRIES |
  1266. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1267. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
  1268. ar_context_run(&ohci->ar_request_ctx);
  1269. ar_context_run(&ohci->ar_response_ctx);
  1270. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1271. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1272. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1273. reg_write(ohci, OHCI1394_IntMaskSet,
  1274. OHCI1394_selfIDComplete |
  1275. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1276. OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1277. OHCI1394_isochRx | OHCI1394_isochTx |
  1278. OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
  1279. OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
  1280. OHCI1394_masterIntEnable);
  1281. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1282. reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
  1283. /* Activate link_on bit and contender bit in our self ID packets.*/
  1284. if (ohci_update_phy_reg(card, 4, 0,
  1285. PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
  1286. return -EIO;
  1287. /*
  1288. * When the link is not yet enabled, the atomic config rom
  1289. * update mechanism described below in ohci_set_config_rom()
  1290. * is not active. We have to update ConfigRomHeader and
  1291. * BusOptions manually, and the write to ConfigROMmap takes
  1292. * effect immediately. We tie this to the enabling of the
  1293. * link, so we have a valid config rom before enabling - the
  1294. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1295. * values before enabling.
  1296. *
  1297. * However, when the ConfigROMmap is written, some controllers
  1298. * always read back quadlets 0 and 2 from the config rom to
  1299. * the ConfigRomHeader and BusOptions registers on bus reset.
  1300. * They shouldn't do that in this initial case where the link
  1301. * isn't enabled. This means we have to use the same
  1302. * workaround here, setting the bus header to 0 and then write
  1303. * the right values in the bus reset tasklet.
  1304. */
  1305. if (config_rom) {
  1306. ohci->next_config_rom =
  1307. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1308. &ohci->next_config_rom_bus,
  1309. GFP_KERNEL);
  1310. if (ohci->next_config_rom == NULL)
  1311. return -ENOMEM;
  1312. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1313. fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
  1314. } else {
  1315. /*
  1316. * In the suspend case, config_rom is NULL, which
  1317. * means that we just reuse the old config rom.
  1318. */
  1319. ohci->next_config_rom = ohci->config_rom;
  1320. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1321. }
  1322. ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
  1323. ohci->next_config_rom[0] = 0;
  1324. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1325. reg_write(ohci, OHCI1394_BusOptions,
  1326. be32_to_cpu(ohci->next_config_rom[2]));
  1327. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1328. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1329. if (request_irq(dev->irq, irq_handler,
  1330. IRQF_SHARED, ohci_driver_name, ohci)) {
  1331. fw_error("Failed to allocate shared interrupt %d.\n",
  1332. dev->irq);
  1333. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1334. ohci->config_rom, ohci->config_rom_bus);
  1335. return -EIO;
  1336. }
  1337. reg_write(ohci, OHCI1394_HCControlSet,
  1338. OHCI1394_HCControl_linkEnable |
  1339. OHCI1394_HCControl_BIBimageValid);
  1340. flush_writes(ohci);
  1341. /*
  1342. * We are ready to go, initiate bus reset to finish the
  1343. * initialization.
  1344. */
  1345. fw_core_initiate_bus_reset(&ohci->card, 1);
  1346. return 0;
  1347. }
  1348. static int ohci_set_config_rom(struct fw_card *card,
  1349. u32 *config_rom, size_t length)
  1350. {
  1351. struct fw_ohci *ohci;
  1352. unsigned long flags;
  1353. int ret = -EBUSY;
  1354. __be32 *next_config_rom;
  1355. dma_addr_t uninitialized_var(next_config_rom_bus);
  1356. ohci = fw_ohci(card);
  1357. /*
  1358. * When the OHCI controller is enabled, the config rom update
  1359. * mechanism is a bit tricky, but easy enough to use. See
  1360. * section 5.5.6 in the OHCI specification.
  1361. *
  1362. * The OHCI controller caches the new config rom address in a
  1363. * shadow register (ConfigROMmapNext) and needs a bus reset
  1364. * for the changes to take place. When the bus reset is
  1365. * detected, the controller loads the new values for the
  1366. * ConfigRomHeader and BusOptions registers from the specified
  1367. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1368. * shadow register. All automatically and atomically.
  1369. *
  1370. * Now, there's a twist to this story. The automatic load of
  1371. * ConfigRomHeader and BusOptions doesn't honor the
  1372. * noByteSwapData bit, so with a be32 config rom, the
  1373. * controller will load be32 values in to these registers
  1374. * during the atomic update, even on litte endian
  1375. * architectures. The workaround we use is to put a 0 in the
  1376. * header quadlet; 0 is endian agnostic and means that the
  1377. * config rom isn't ready yet. In the bus reset tasklet we
  1378. * then set up the real values for the two registers.
  1379. *
  1380. * We use ohci->lock to avoid racing with the code that sets
  1381. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1382. */
  1383. next_config_rom =
  1384. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1385. &next_config_rom_bus, GFP_KERNEL);
  1386. if (next_config_rom == NULL)
  1387. return -ENOMEM;
  1388. spin_lock_irqsave(&ohci->lock, flags);
  1389. if (ohci->next_config_rom == NULL) {
  1390. ohci->next_config_rom = next_config_rom;
  1391. ohci->next_config_rom_bus = next_config_rom_bus;
  1392. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1393. fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
  1394. length * 4);
  1395. ohci->next_header = config_rom[0];
  1396. ohci->next_config_rom[0] = 0;
  1397. reg_write(ohci, OHCI1394_ConfigROMmap,
  1398. ohci->next_config_rom_bus);
  1399. ret = 0;
  1400. }
  1401. spin_unlock_irqrestore(&ohci->lock, flags);
  1402. /*
  1403. * Now initiate a bus reset to have the changes take
  1404. * effect. We clean up the old config rom memory and DMA
  1405. * mappings in the bus reset tasklet, since the OHCI
  1406. * controller could need to access it before the bus reset
  1407. * takes effect.
  1408. */
  1409. if (ret == 0)
  1410. fw_core_initiate_bus_reset(&ohci->card, 1);
  1411. else
  1412. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1413. next_config_rom, next_config_rom_bus);
  1414. return ret;
  1415. }
  1416. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1417. {
  1418. struct fw_ohci *ohci = fw_ohci(card);
  1419. at_context_transmit(&ohci->at_request_ctx, packet);
  1420. }
  1421. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1422. {
  1423. struct fw_ohci *ohci = fw_ohci(card);
  1424. at_context_transmit(&ohci->at_response_ctx, packet);
  1425. }
  1426. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1427. {
  1428. struct fw_ohci *ohci = fw_ohci(card);
  1429. struct context *ctx = &ohci->at_request_ctx;
  1430. struct driver_data *driver_data = packet->driver_data;
  1431. int ret = -ENOENT;
  1432. tasklet_disable(&ctx->tasklet);
  1433. if (packet->ack != 0)
  1434. goto out;
  1435. if (packet->payload_bus)
  1436. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1437. packet->payload_length, DMA_TO_DEVICE);
  1438. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1439. driver_data->packet = NULL;
  1440. packet->ack = RCODE_CANCELLED;
  1441. packet->callback(packet, &ohci->card, packet->ack);
  1442. ret = 0;
  1443. out:
  1444. tasklet_enable(&ctx->tasklet);
  1445. return ret;
  1446. }
  1447. static int ohci_enable_phys_dma(struct fw_card *card,
  1448. int node_id, int generation)
  1449. {
  1450. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1451. return 0;
  1452. #else
  1453. struct fw_ohci *ohci = fw_ohci(card);
  1454. unsigned long flags;
  1455. int n, ret = 0;
  1456. /*
  1457. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1458. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1459. */
  1460. spin_lock_irqsave(&ohci->lock, flags);
  1461. if (ohci->generation != generation) {
  1462. ret = -ESTALE;
  1463. goto out;
  1464. }
  1465. /*
  1466. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1467. * enabled for _all_ nodes on remote buses.
  1468. */
  1469. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1470. if (n < 32)
  1471. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1472. else
  1473. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1474. flush_writes(ohci);
  1475. out:
  1476. spin_unlock_irqrestore(&ohci->lock, flags);
  1477. return ret;
  1478. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1479. }
  1480. static u64 ohci_get_bus_time(struct fw_card *card)
  1481. {
  1482. struct fw_ohci *ohci = fw_ohci(card);
  1483. u32 cycle_time;
  1484. u64 bus_time;
  1485. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1486. bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
  1487. return bus_time;
  1488. }
  1489. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1490. {
  1491. int i = ctx->header_length;
  1492. if (i + ctx->base.header_size > PAGE_SIZE)
  1493. return;
  1494. /*
  1495. * The iso header is byteswapped to little endian by
  1496. * the controller, but the remaining header quadlets
  1497. * are big endian. We want to present all the headers
  1498. * as big endian, so we have to swap the first quadlet.
  1499. */
  1500. if (ctx->base.header_size > 0)
  1501. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1502. if (ctx->base.header_size > 4)
  1503. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1504. if (ctx->base.header_size > 8)
  1505. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1506. ctx->header_length += ctx->base.header_size;
  1507. }
  1508. static int handle_ir_dualbuffer_packet(struct context *context,
  1509. struct descriptor *d,
  1510. struct descriptor *last)
  1511. {
  1512. struct iso_context *ctx =
  1513. container_of(context, struct iso_context, context);
  1514. struct db_descriptor *db = (struct db_descriptor *) d;
  1515. __le32 *ir_header;
  1516. size_t header_length;
  1517. void *p, *end;
  1518. if (db->first_res_count != 0 && db->second_res_count != 0) {
  1519. if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
  1520. /* This descriptor isn't done yet, stop iteration. */
  1521. return 0;
  1522. }
  1523. ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
  1524. }
  1525. header_length = le16_to_cpu(db->first_req_count) -
  1526. le16_to_cpu(db->first_res_count);
  1527. p = db + 1;
  1528. end = p + header_length;
  1529. while (p < end) {
  1530. copy_iso_headers(ctx, p);
  1531. ctx->excess_bytes +=
  1532. (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
  1533. p += max(ctx->base.header_size, (size_t)8);
  1534. }
  1535. ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
  1536. le16_to_cpu(db->second_res_count);
  1537. if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1538. ir_header = (__le32 *) (db + 1);
  1539. ctx->base.callback(&ctx->base,
  1540. le32_to_cpu(ir_header[0]) & 0xffff,
  1541. ctx->header_length, ctx->header,
  1542. ctx->base.callback_data);
  1543. ctx->header_length = 0;
  1544. }
  1545. return 1;
  1546. }
  1547. static int handle_ir_packet_per_buffer(struct context *context,
  1548. struct descriptor *d,
  1549. struct descriptor *last)
  1550. {
  1551. struct iso_context *ctx =
  1552. container_of(context, struct iso_context, context);
  1553. struct descriptor *pd;
  1554. __le32 *ir_header;
  1555. void *p;
  1556. for (pd = d; pd <= last; pd++) {
  1557. if (pd->transfer_status)
  1558. break;
  1559. }
  1560. if (pd > last)
  1561. /* Descriptor(s) not done yet, stop iteration */
  1562. return 0;
  1563. p = last + 1;
  1564. copy_iso_headers(ctx, p);
  1565. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1566. ir_header = (__le32 *) p;
  1567. ctx->base.callback(&ctx->base,
  1568. le32_to_cpu(ir_header[0]) & 0xffff,
  1569. ctx->header_length, ctx->header,
  1570. ctx->base.callback_data);
  1571. ctx->header_length = 0;
  1572. }
  1573. return 1;
  1574. }
  1575. static int handle_it_packet(struct context *context,
  1576. struct descriptor *d,
  1577. struct descriptor *last)
  1578. {
  1579. struct iso_context *ctx =
  1580. container_of(context, struct iso_context, context);
  1581. if (last->transfer_status == 0)
  1582. /* This descriptor isn't done yet, stop iteration. */
  1583. return 0;
  1584. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  1585. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1586. 0, NULL, ctx->base.callback_data);
  1587. return 1;
  1588. }
  1589. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1590. int type, int channel, size_t header_size)
  1591. {
  1592. struct fw_ohci *ohci = fw_ohci(card);
  1593. struct iso_context *ctx, *list;
  1594. descriptor_callback_t callback;
  1595. u64 *channels, dont_care = ~0ULL;
  1596. u32 *mask, regs;
  1597. unsigned long flags;
  1598. int index, ret = -ENOMEM;
  1599. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1600. channels = &dont_care;
  1601. mask = &ohci->it_context_mask;
  1602. list = ohci->it_context_list;
  1603. callback = handle_it_packet;
  1604. } else {
  1605. channels = &ohci->ir_context_channels;
  1606. mask = &ohci->ir_context_mask;
  1607. list = ohci->ir_context_list;
  1608. if (ohci->use_dualbuffer)
  1609. callback = handle_ir_dualbuffer_packet;
  1610. else
  1611. callback = handle_ir_packet_per_buffer;
  1612. }
  1613. spin_lock_irqsave(&ohci->lock, flags);
  1614. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1615. if (index >= 0) {
  1616. *channels &= ~(1ULL << channel);
  1617. *mask &= ~(1 << index);
  1618. }
  1619. spin_unlock_irqrestore(&ohci->lock, flags);
  1620. if (index < 0)
  1621. return ERR_PTR(-EBUSY);
  1622. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1623. regs = OHCI1394_IsoXmitContextBase(index);
  1624. else
  1625. regs = OHCI1394_IsoRcvContextBase(index);
  1626. ctx = &list[index];
  1627. memset(ctx, 0, sizeof(*ctx));
  1628. ctx->header_length = 0;
  1629. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1630. if (ctx->header == NULL)
  1631. goto out;
  1632. ret = context_init(&ctx->context, ohci, regs, callback);
  1633. if (ret < 0)
  1634. goto out_with_header;
  1635. return &ctx->base;
  1636. out_with_header:
  1637. free_page((unsigned long)ctx->header);
  1638. out:
  1639. spin_lock_irqsave(&ohci->lock, flags);
  1640. *mask |= 1 << index;
  1641. spin_unlock_irqrestore(&ohci->lock, flags);
  1642. return ERR_PTR(ret);
  1643. }
  1644. static int ohci_start_iso(struct fw_iso_context *base,
  1645. s32 cycle, u32 sync, u32 tags)
  1646. {
  1647. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1648. struct fw_ohci *ohci = ctx->context.ohci;
  1649. u32 control, match;
  1650. int index;
  1651. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1652. index = ctx - ohci->it_context_list;
  1653. match = 0;
  1654. if (cycle >= 0)
  1655. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1656. (cycle & 0x7fff) << 16;
  1657. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1658. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1659. context_run(&ctx->context, match);
  1660. } else {
  1661. index = ctx - ohci->ir_context_list;
  1662. control = IR_CONTEXT_ISOCH_HEADER;
  1663. if (ohci->use_dualbuffer)
  1664. control |= IR_CONTEXT_DUAL_BUFFER_MODE;
  1665. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1666. if (cycle >= 0) {
  1667. match |= (cycle & 0x07fff) << 12;
  1668. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1669. }
  1670. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1671. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1672. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1673. context_run(&ctx->context, control);
  1674. }
  1675. return 0;
  1676. }
  1677. static int ohci_stop_iso(struct fw_iso_context *base)
  1678. {
  1679. struct fw_ohci *ohci = fw_ohci(base->card);
  1680. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1681. int index;
  1682. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1683. index = ctx - ohci->it_context_list;
  1684. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1685. } else {
  1686. index = ctx - ohci->ir_context_list;
  1687. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1688. }
  1689. flush_writes(ohci);
  1690. context_stop(&ctx->context);
  1691. return 0;
  1692. }
  1693. static void ohci_free_iso_context(struct fw_iso_context *base)
  1694. {
  1695. struct fw_ohci *ohci = fw_ohci(base->card);
  1696. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1697. unsigned long flags;
  1698. int index;
  1699. ohci_stop_iso(base);
  1700. context_release(&ctx->context);
  1701. free_page((unsigned long)ctx->header);
  1702. spin_lock_irqsave(&ohci->lock, flags);
  1703. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1704. index = ctx - ohci->it_context_list;
  1705. ohci->it_context_mask |= 1 << index;
  1706. } else {
  1707. index = ctx - ohci->ir_context_list;
  1708. ohci->ir_context_mask |= 1 << index;
  1709. ohci->ir_context_channels |= 1ULL << base->channel;
  1710. }
  1711. spin_unlock_irqrestore(&ohci->lock, flags);
  1712. }
  1713. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1714. struct fw_iso_packet *packet,
  1715. struct fw_iso_buffer *buffer,
  1716. unsigned long payload)
  1717. {
  1718. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1719. struct descriptor *d, *last, *pd;
  1720. struct fw_iso_packet *p;
  1721. __le32 *header;
  1722. dma_addr_t d_bus, page_bus;
  1723. u32 z, header_z, payload_z, irq;
  1724. u32 payload_index, payload_end_index, next_page_index;
  1725. int page, end_page, i, length, offset;
  1726. /*
  1727. * FIXME: Cycle lost behavior should be configurable: lose
  1728. * packet, retransmit or terminate..
  1729. */
  1730. p = packet;
  1731. payload_index = payload;
  1732. if (p->skip)
  1733. z = 1;
  1734. else
  1735. z = 2;
  1736. if (p->header_length > 0)
  1737. z++;
  1738. /* Determine the first page the payload isn't contained in. */
  1739. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1740. if (p->payload_length > 0)
  1741. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1742. else
  1743. payload_z = 0;
  1744. z += payload_z;
  1745. /* Get header size in number of descriptors. */
  1746. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1747. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1748. if (d == NULL)
  1749. return -ENOMEM;
  1750. if (!p->skip) {
  1751. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1752. d[0].req_count = cpu_to_le16(8);
  1753. header = (__le32 *) &d[1];
  1754. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1755. IT_HEADER_TAG(p->tag) |
  1756. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1757. IT_HEADER_CHANNEL(ctx->base.channel) |
  1758. IT_HEADER_SPEED(ctx->base.speed));
  1759. header[1] =
  1760. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1761. p->payload_length));
  1762. }
  1763. if (p->header_length > 0) {
  1764. d[2].req_count = cpu_to_le16(p->header_length);
  1765. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1766. memcpy(&d[z], p->header, p->header_length);
  1767. }
  1768. pd = d + z - payload_z;
  1769. payload_end_index = payload_index + p->payload_length;
  1770. for (i = 0; i < payload_z; i++) {
  1771. page = payload_index >> PAGE_SHIFT;
  1772. offset = payload_index & ~PAGE_MASK;
  1773. next_page_index = (page + 1) << PAGE_SHIFT;
  1774. length =
  1775. min(next_page_index, payload_end_index) - payload_index;
  1776. pd[i].req_count = cpu_to_le16(length);
  1777. page_bus = page_private(buffer->pages[page]);
  1778. pd[i].data_address = cpu_to_le32(page_bus + offset);
  1779. payload_index += length;
  1780. }
  1781. if (p->interrupt)
  1782. irq = DESCRIPTOR_IRQ_ALWAYS;
  1783. else
  1784. irq = DESCRIPTOR_NO_IRQ;
  1785. last = z == 2 ? d : d + z - 1;
  1786. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1787. DESCRIPTOR_STATUS |
  1788. DESCRIPTOR_BRANCH_ALWAYS |
  1789. irq);
  1790. context_append(&ctx->context, d, z, header_z);
  1791. return 0;
  1792. }
  1793. static int ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
  1794. struct fw_iso_packet *packet,
  1795. struct fw_iso_buffer *buffer,
  1796. unsigned long payload)
  1797. {
  1798. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1799. struct db_descriptor *db = NULL;
  1800. struct descriptor *d;
  1801. struct fw_iso_packet *p;
  1802. dma_addr_t d_bus, page_bus;
  1803. u32 z, header_z, length, rest;
  1804. int page, offset, packet_count, header_size;
  1805. /*
  1806. * FIXME: Cycle lost behavior should be configurable: lose
  1807. * packet, retransmit or terminate..
  1808. */
  1809. p = packet;
  1810. z = 2;
  1811. /*
  1812. * The OHCI controller puts the isochronous header and trailer in the
  1813. * buffer, so we need at least 8 bytes.
  1814. */
  1815. packet_count = p->header_length / ctx->base.header_size;
  1816. header_size = packet_count * max(ctx->base.header_size, (size_t)8);
  1817. /* Get header size in number of descriptors. */
  1818. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1819. page = payload >> PAGE_SHIFT;
  1820. offset = payload & ~PAGE_MASK;
  1821. rest = p->payload_length;
  1822. /* FIXME: make packet-per-buffer/dual-buffer a context option */
  1823. while (rest > 0) {
  1824. d = context_get_descriptors(&ctx->context,
  1825. z + header_z, &d_bus);
  1826. if (d == NULL)
  1827. return -ENOMEM;
  1828. db = (struct db_descriptor *) d;
  1829. db->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1830. DESCRIPTOR_BRANCH_ALWAYS);
  1831. db->first_size =
  1832. cpu_to_le16(max(ctx->base.header_size, (size_t)8));
  1833. if (p->skip && rest == p->payload_length) {
  1834. db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1835. db->first_req_count = db->first_size;
  1836. } else {
  1837. db->first_req_count = cpu_to_le16(header_size);
  1838. }
  1839. db->first_res_count = db->first_req_count;
  1840. db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
  1841. if (p->skip && rest == p->payload_length)
  1842. length = 4;
  1843. else if (offset + rest < PAGE_SIZE)
  1844. length = rest;
  1845. else
  1846. length = PAGE_SIZE - offset;
  1847. db->second_req_count = cpu_to_le16(length);
  1848. db->second_res_count = db->second_req_count;
  1849. page_bus = page_private(buffer->pages[page]);
  1850. db->second_buffer = cpu_to_le32(page_bus + offset);
  1851. if (p->interrupt && length == rest)
  1852. db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1853. context_append(&ctx->context, d, z, header_z);
  1854. offset = (offset + length) & ~PAGE_MASK;
  1855. rest -= length;
  1856. if (offset == 0)
  1857. page++;
  1858. }
  1859. return 0;
  1860. }
  1861. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  1862. struct fw_iso_packet *packet,
  1863. struct fw_iso_buffer *buffer,
  1864. unsigned long payload)
  1865. {
  1866. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1867. struct descriptor *d = NULL, *pd = NULL;
  1868. struct fw_iso_packet *p = packet;
  1869. dma_addr_t d_bus, page_bus;
  1870. u32 z, header_z, rest;
  1871. int i, j, length;
  1872. int page, offset, packet_count, header_size, payload_per_buffer;
  1873. /*
  1874. * The OHCI controller puts the isochronous header and trailer in the
  1875. * buffer, so we need at least 8 bytes.
  1876. */
  1877. packet_count = p->header_length / ctx->base.header_size;
  1878. header_size = max(ctx->base.header_size, (size_t)8);
  1879. /* Get header size in number of descriptors. */
  1880. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1881. page = payload >> PAGE_SHIFT;
  1882. offset = payload & ~PAGE_MASK;
  1883. payload_per_buffer = p->payload_length / packet_count;
  1884. for (i = 0; i < packet_count; i++) {
  1885. /* d points to the header descriptor */
  1886. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  1887. d = context_get_descriptors(&ctx->context,
  1888. z + header_z, &d_bus);
  1889. if (d == NULL)
  1890. return -ENOMEM;
  1891. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1892. DESCRIPTOR_INPUT_MORE);
  1893. if (p->skip && i == 0)
  1894. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1895. d->req_count = cpu_to_le16(header_size);
  1896. d->res_count = d->req_count;
  1897. d->transfer_status = 0;
  1898. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  1899. rest = payload_per_buffer;
  1900. for (j = 1; j < z; j++) {
  1901. pd = d + j;
  1902. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1903. DESCRIPTOR_INPUT_MORE);
  1904. if (offset + rest < PAGE_SIZE)
  1905. length = rest;
  1906. else
  1907. length = PAGE_SIZE - offset;
  1908. pd->req_count = cpu_to_le16(length);
  1909. pd->res_count = pd->req_count;
  1910. pd->transfer_status = 0;
  1911. page_bus = page_private(buffer->pages[page]);
  1912. pd->data_address = cpu_to_le32(page_bus + offset);
  1913. offset = (offset + length) & ~PAGE_MASK;
  1914. rest -= length;
  1915. if (offset == 0)
  1916. page++;
  1917. }
  1918. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1919. DESCRIPTOR_INPUT_LAST |
  1920. DESCRIPTOR_BRANCH_ALWAYS);
  1921. if (p->interrupt && i == packet_count - 1)
  1922. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1923. context_append(&ctx->context, d, z, header_z);
  1924. }
  1925. return 0;
  1926. }
  1927. static int ohci_queue_iso(struct fw_iso_context *base,
  1928. struct fw_iso_packet *packet,
  1929. struct fw_iso_buffer *buffer,
  1930. unsigned long payload)
  1931. {
  1932. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1933. unsigned long flags;
  1934. int ret;
  1935. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  1936. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  1937. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  1938. else if (ctx->context.ohci->use_dualbuffer)
  1939. ret = ohci_queue_iso_receive_dualbuffer(base, packet,
  1940. buffer, payload);
  1941. else
  1942. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  1943. buffer, payload);
  1944. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  1945. return ret;
  1946. }
  1947. static const struct fw_card_driver ohci_driver = {
  1948. .enable = ohci_enable,
  1949. .update_phy_reg = ohci_update_phy_reg,
  1950. .set_config_rom = ohci_set_config_rom,
  1951. .send_request = ohci_send_request,
  1952. .send_response = ohci_send_response,
  1953. .cancel_packet = ohci_cancel_packet,
  1954. .enable_phys_dma = ohci_enable_phys_dma,
  1955. .get_bus_time = ohci_get_bus_time,
  1956. .allocate_iso_context = ohci_allocate_iso_context,
  1957. .free_iso_context = ohci_free_iso_context,
  1958. .queue_iso = ohci_queue_iso,
  1959. .start_iso = ohci_start_iso,
  1960. .stop_iso = ohci_stop_iso,
  1961. };
  1962. #ifdef CONFIG_PPC_PMAC
  1963. static void ohci_pmac_on(struct pci_dev *dev)
  1964. {
  1965. if (machine_is(powermac)) {
  1966. struct device_node *ofn = pci_device_to_OF_node(dev);
  1967. if (ofn) {
  1968. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  1969. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  1970. }
  1971. }
  1972. }
  1973. static void ohci_pmac_off(struct pci_dev *dev)
  1974. {
  1975. if (machine_is(powermac)) {
  1976. struct device_node *ofn = pci_device_to_OF_node(dev);
  1977. if (ofn) {
  1978. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  1979. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  1980. }
  1981. }
  1982. }
  1983. #else
  1984. #define ohci_pmac_on(dev)
  1985. #define ohci_pmac_off(dev)
  1986. #endif /* CONFIG_PPC_PMAC */
  1987. static int __devinit pci_probe(struct pci_dev *dev,
  1988. const struct pci_device_id *ent)
  1989. {
  1990. struct fw_ohci *ohci;
  1991. u32 bus_options, max_receive, link_speed, version;
  1992. u64 guid;
  1993. int err;
  1994. size_t size;
  1995. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  1996. if (ohci == NULL) {
  1997. err = -ENOMEM;
  1998. goto fail;
  1999. }
  2000. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2001. ohci_pmac_on(dev);
  2002. err = pci_enable_device(dev);
  2003. if (err) {
  2004. fw_error("Failed to enable OHCI hardware\n");
  2005. goto fail_free;
  2006. }
  2007. pci_set_master(dev);
  2008. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2009. pci_set_drvdata(dev, ohci);
  2010. spin_lock_init(&ohci->lock);
  2011. tasklet_init(&ohci->bus_reset_tasklet,
  2012. bus_reset_tasklet, (unsigned long)ohci);
  2013. err = pci_request_region(dev, 0, ohci_driver_name);
  2014. if (err) {
  2015. fw_error("MMIO resource unavailable\n");
  2016. goto fail_disable;
  2017. }
  2018. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2019. if (ohci->registers == NULL) {
  2020. fw_error("Failed to remap registers\n");
  2021. err = -ENXIO;
  2022. goto fail_iomem;
  2023. }
  2024. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2025. ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
  2026. /* x86-32 currently doesn't use highmem for dma_alloc_coherent */
  2027. #if !defined(CONFIG_X86_32)
  2028. /* dual-buffer mode is broken with descriptor addresses above 2G */
  2029. if (dev->vendor == PCI_VENDOR_ID_TI &&
  2030. dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
  2031. ohci->use_dualbuffer = false;
  2032. #endif
  2033. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  2034. ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
  2035. dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
  2036. #endif
  2037. ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
  2038. ar_context_init(&ohci->ar_request_ctx, ohci,
  2039. OHCI1394_AsReqRcvContextControlSet);
  2040. ar_context_init(&ohci->ar_response_ctx, ohci,
  2041. OHCI1394_AsRspRcvContextControlSet);
  2042. context_init(&ohci->at_request_ctx, ohci,
  2043. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2044. context_init(&ohci->at_response_ctx, ohci,
  2045. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2046. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2047. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2048. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2049. size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
  2050. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2051. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2052. ohci->ir_context_channels = ~0ULL;
  2053. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2054. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2055. size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
  2056. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2057. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2058. err = -ENOMEM;
  2059. goto fail_contexts;
  2060. }
  2061. /* self-id dma buffer allocation */
  2062. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2063. SELF_ID_BUF_SIZE,
  2064. &ohci->self_id_bus,
  2065. GFP_KERNEL);
  2066. if (ohci->self_id_cpu == NULL) {
  2067. err = -ENOMEM;
  2068. goto fail_contexts;
  2069. }
  2070. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2071. max_receive = (bus_options >> 12) & 0xf;
  2072. link_speed = bus_options & 0x7;
  2073. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2074. reg_read(ohci, OHCI1394_GUIDLo);
  2075. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2076. if (err)
  2077. goto fail_self_id;
  2078. fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
  2079. dev_name(&dev->dev), version >> 16, version & 0xff);
  2080. return 0;
  2081. fail_self_id:
  2082. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2083. ohci->self_id_cpu, ohci->self_id_bus);
  2084. fail_contexts:
  2085. kfree(ohci->ir_context_list);
  2086. kfree(ohci->it_context_list);
  2087. context_release(&ohci->at_response_ctx);
  2088. context_release(&ohci->at_request_ctx);
  2089. ar_context_release(&ohci->ar_response_ctx);
  2090. ar_context_release(&ohci->ar_request_ctx);
  2091. pci_iounmap(dev, ohci->registers);
  2092. fail_iomem:
  2093. pci_release_region(dev, 0);
  2094. fail_disable:
  2095. pci_disable_device(dev);
  2096. fail_free:
  2097. kfree(&ohci->card);
  2098. ohci_pmac_off(dev);
  2099. fail:
  2100. if (err == -ENOMEM)
  2101. fw_error("Out of memory\n");
  2102. return err;
  2103. }
  2104. static void pci_remove(struct pci_dev *dev)
  2105. {
  2106. struct fw_ohci *ohci;
  2107. ohci = pci_get_drvdata(dev);
  2108. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2109. flush_writes(ohci);
  2110. fw_core_remove_card(&ohci->card);
  2111. /*
  2112. * FIXME: Fail all pending packets here, now that the upper
  2113. * layers can't queue any more.
  2114. */
  2115. software_reset(ohci);
  2116. free_irq(dev->irq, ohci);
  2117. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2118. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2119. ohci->next_config_rom, ohci->next_config_rom_bus);
  2120. if (ohci->config_rom)
  2121. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2122. ohci->config_rom, ohci->config_rom_bus);
  2123. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2124. ohci->self_id_cpu, ohci->self_id_bus);
  2125. ar_context_release(&ohci->ar_request_ctx);
  2126. ar_context_release(&ohci->ar_response_ctx);
  2127. context_release(&ohci->at_request_ctx);
  2128. context_release(&ohci->at_response_ctx);
  2129. kfree(ohci->it_context_list);
  2130. kfree(ohci->ir_context_list);
  2131. pci_iounmap(dev, ohci->registers);
  2132. pci_release_region(dev, 0);
  2133. pci_disable_device(dev);
  2134. kfree(&ohci->card);
  2135. ohci_pmac_off(dev);
  2136. fw_notify("Removed fw-ohci device.\n");
  2137. }
  2138. #ifdef CONFIG_PM
  2139. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2140. {
  2141. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2142. int err;
  2143. software_reset(ohci);
  2144. free_irq(dev->irq, ohci);
  2145. err = pci_save_state(dev);
  2146. if (err) {
  2147. fw_error("pci_save_state failed\n");
  2148. return err;
  2149. }
  2150. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2151. if (err)
  2152. fw_error("pci_set_power_state failed with %d\n", err);
  2153. ohci_pmac_off(dev);
  2154. return 0;
  2155. }
  2156. static int pci_resume(struct pci_dev *dev)
  2157. {
  2158. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2159. int err;
  2160. ohci_pmac_on(dev);
  2161. pci_set_power_state(dev, PCI_D0);
  2162. pci_restore_state(dev);
  2163. err = pci_enable_device(dev);
  2164. if (err) {
  2165. fw_error("pci_enable_device failed\n");
  2166. return err;
  2167. }
  2168. return ohci_enable(&ohci->card, NULL, 0);
  2169. }
  2170. #endif
  2171. static struct pci_device_id pci_table[] = {
  2172. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2173. { }
  2174. };
  2175. MODULE_DEVICE_TABLE(pci, pci_table);
  2176. static struct pci_driver fw_ohci_pci_driver = {
  2177. .name = ohci_driver_name,
  2178. .id_table = pci_table,
  2179. .probe = pci_probe,
  2180. .remove = pci_remove,
  2181. #ifdef CONFIG_PM
  2182. .resume = pci_resume,
  2183. .suspend = pci_suspend,
  2184. #endif
  2185. };
  2186. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2187. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2188. MODULE_LICENSE("GPL");
  2189. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2190. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2191. MODULE_ALIAS("ohci1394");
  2192. #endif
  2193. static int __init fw_ohci_init(void)
  2194. {
  2195. return pci_register_driver(&fw_ohci_pci_driver);
  2196. }
  2197. static void __exit fw_ohci_cleanup(void)
  2198. {
  2199. pci_unregister_driver(&fw_ohci_pci_driver);
  2200. }
  2201. module_init(fw_ohci_init);
  2202. module_exit(fw_ohci_cleanup);