mmconfig_32.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /*
  2. * Copyright (C) 2004 Matthew Wilcox <matthew@wil.cx>
  3. * Copyright (C) 2004 Intel Corp.
  4. *
  5. * This code is released under the GNU General Public License version 2.
  6. */
  7. /*
  8. * mmconfig.c - Low-level direct PCI config space access via MMCONFIG
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/init.h>
  12. #include <linux/acpi.h>
  13. #include <asm/e820.h>
  14. #include <asm/pci_x86.h>
  15. /* Assume systems with more busses have correct MCFG */
  16. #define mmcfg_virt_addr ((void __iomem *) fix_to_virt(FIX_PCIE_MCFG))
  17. /* The base address of the last MMCONFIG device accessed */
  18. static u32 mmcfg_last_accessed_device;
  19. static int mmcfg_last_accessed_cpu;
  20. /*
  21. * Functions for accessing PCI configuration space with MMCONFIG accesses
  22. */
  23. static u32 get_base_addr(unsigned int seg, int bus, unsigned devfn)
  24. {
  25. struct acpi_mcfg_allocation *cfg;
  26. int cfg_num;
  27. for (cfg_num = 0; cfg_num < pci_mmcfg_config_num; cfg_num++) {
  28. cfg = &pci_mmcfg_config[cfg_num];
  29. if (cfg->pci_segment == seg &&
  30. (cfg->start_bus_number <= bus) &&
  31. (cfg->end_bus_number >= bus))
  32. return cfg->address;
  33. }
  34. /* Fall back to type 0 */
  35. return 0;
  36. }
  37. /*
  38. * This is always called under pci_config_lock
  39. */
  40. static void pci_exp_set_dev_base(unsigned int base, int bus, int devfn)
  41. {
  42. u32 dev_base = base | (bus << 20) | (devfn << 12);
  43. int cpu = smp_processor_id();
  44. if (dev_base != mmcfg_last_accessed_device ||
  45. cpu != mmcfg_last_accessed_cpu) {
  46. mmcfg_last_accessed_device = dev_base;
  47. mmcfg_last_accessed_cpu = cpu;
  48. set_fixmap_nocache(FIX_PCIE_MCFG, dev_base);
  49. }
  50. }
  51. static int pci_mmcfg_read(unsigned int seg, unsigned int bus,
  52. unsigned int devfn, int reg, int len, u32 *value)
  53. {
  54. unsigned long flags;
  55. u32 base;
  56. if ((bus > 255) || (devfn > 255) || (reg > 4095)) {
  57. err: *value = -1;
  58. return -EINVAL;
  59. }
  60. base = get_base_addr(seg, bus, devfn);
  61. if (!base)
  62. goto err;
  63. spin_lock_irqsave(&pci_config_lock, flags);
  64. pci_exp_set_dev_base(base, bus, devfn);
  65. switch (len) {
  66. case 1:
  67. *value = mmio_config_readb(mmcfg_virt_addr + reg);
  68. break;
  69. case 2:
  70. *value = mmio_config_readw(mmcfg_virt_addr + reg);
  71. break;
  72. case 4:
  73. *value = mmio_config_readl(mmcfg_virt_addr + reg);
  74. break;
  75. }
  76. spin_unlock_irqrestore(&pci_config_lock, flags);
  77. return 0;
  78. }
  79. static int pci_mmcfg_write(unsigned int seg, unsigned int bus,
  80. unsigned int devfn, int reg, int len, u32 value)
  81. {
  82. unsigned long flags;
  83. u32 base;
  84. if ((bus > 255) || (devfn > 255) || (reg > 4095))
  85. return -EINVAL;
  86. base = get_base_addr(seg, bus, devfn);
  87. if (!base)
  88. return -EINVAL;
  89. spin_lock_irqsave(&pci_config_lock, flags);
  90. pci_exp_set_dev_base(base, bus, devfn);
  91. switch (len) {
  92. case 1:
  93. mmio_config_writeb(mmcfg_virt_addr + reg, value);
  94. break;
  95. case 2:
  96. mmio_config_writew(mmcfg_virt_addr + reg, value);
  97. break;
  98. case 4:
  99. mmio_config_writel(mmcfg_virt_addr + reg, value);
  100. break;
  101. }
  102. spin_unlock_irqrestore(&pci_config_lock, flags);
  103. return 0;
  104. }
  105. static struct pci_raw_ops pci_mmcfg = {
  106. .read = pci_mmcfg_read,
  107. .write = pci_mmcfg_write,
  108. };
  109. int __init pci_mmcfg_arch_init(void)
  110. {
  111. printk(KERN_INFO "PCI: Using MMCONFIG for extended config space\n");
  112. raw_pci_ext_ops = &pci_mmcfg;
  113. return 1;
  114. }
  115. void __init pci_mmcfg_arch_free(void)
  116. {
  117. }