common.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * Low-Level PCI Support for PC
  3. *
  4. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  5. */
  6. #include <linux/sched.h>
  7. #include <linux/pci.h>
  8. #include <linux/ioport.h>
  9. #include <linux/init.h>
  10. #include <linux/dmi.h>
  11. #include <asm/acpi.h>
  12. #include <asm/segment.h>
  13. #include <asm/io.h>
  14. #include <asm/smp.h>
  15. #include <asm/pci_x86.h>
  16. unsigned int pci_probe = PCI_PROBE_BIOS | PCI_PROBE_CONF1 | PCI_PROBE_CONF2 |
  17. PCI_PROBE_MMCONF;
  18. unsigned int pci_early_dump_regs;
  19. static int pci_bf_sort;
  20. int pci_routeirq;
  21. int noioapicquirk;
  22. #ifdef CONFIG_X86_REROUTE_FOR_BROKEN_BOOT_IRQS
  23. int noioapicreroute = 0;
  24. #else
  25. int noioapicreroute = 1;
  26. #endif
  27. int pcibios_last_bus = -1;
  28. unsigned long pirq_table_addr;
  29. struct pci_bus *pci_root_bus;
  30. struct pci_raw_ops *raw_pci_ops;
  31. struct pci_raw_ops *raw_pci_ext_ops;
  32. int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
  33. int reg, int len, u32 *val)
  34. {
  35. if (domain == 0 && reg < 256 && raw_pci_ops)
  36. return raw_pci_ops->read(domain, bus, devfn, reg, len, val);
  37. if (raw_pci_ext_ops)
  38. return raw_pci_ext_ops->read(domain, bus, devfn, reg, len, val);
  39. return -EINVAL;
  40. }
  41. int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
  42. int reg, int len, u32 val)
  43. {
  44. if (domain == 0 && reg < 256 && raw_pci_ops)
  45. return raw_pci_ops->write(domain, bus, devfn, reg, len, val);
  46. if (raw_pci_ext_ops)
  47. return raw_pci_ext_ops->write(domain, bus, devfn, reg, len, val);
  48. return -EINVAL;
  49. }
  50. static int pci_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
  51. {
  52. return raw_pci_read(pci_domain_nr(bus), bus->number,
  53. devfn, where, size, value);
  54. }
  55. static int pci_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
  56. {
  57. return raw_pci_write(pci_domain_nr(bus), bus->number,
  58. devfn, where, size, value);
  59. }
  60. struct pci_ops pci_root_ops = {
  61. .read = pci_read,
  62. .write = pci_write,
  63. };
  64. /*
  65. * legacy, numa, and acpi all want to call pcibios_scan_root
  66. * from their initcalls. This flag prevents that.
  67. */
  68. int pcibios_scanned;
  69. /*
  70. * This interrupt-safe spinlock protects all accesses to PCI
  71. * configuration space.
  72. */
  73. DEFINE_SPINLOCK(pci_config_lock);
  74. static int __devinit can_skip_ioresource_align(const struct dmi_system_id *d)
  75. {
  76. pci_probe |= PCI_CAN_SKIP_ISA_ALIGN;
  77. printk(KERN_INFO "PCI: %s detected, can skip ISA alignment\n", d->ident);
  78. return 0;
  79. }
  80. static const struct dmi_system_id can_skip_pciprobe_dmi_table[] __devinitconst = {
  81. /*
  82. * Systems where PCI IO resource ISA alignment can be skipped
  83. * when the ISA enable bit in the bridge control is not set
  84. */
  85. {
  86. .callback = can_skip_ioresource_align,
  87. .ident = "IBM System x3800",
  88. .matches = {
  89. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  90. DMI_MATCH(DMI_PRODUCT_NAME, "x3800"),
  91. },
  92. },
  93. {
  94. .callback = can_skip_ioresource_align,
  95. .ident = "IBM System x3850",
  96. .matches = {
  97. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  98. DMI_MATCH(DMI_PRODUCT_NAME, "x3850"),
  99. },
  100. },
  101. {
  102. .callback = can_skip_ioresource_align,
  103. .ident = "IBM System x3950",
  104. .matches = {
  105. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  106. DMI_MATCH(DMI_PRODUCT_NAME, "x3950"),
  107. },
  108. },
  109. {}
  110. };
  111. void __init dmi_check_skip_isa_align(void)
  112. {
  113. dmi_check_system(can_skip_pciprobe_dmi_table);
  114. }
  115. static void __devinit pcibios_fixup_device_resources(struct pci_dev *dev)
  116. {
  117. struct resource *rom_r = &dev->resource[PCI_ROM_RESOURCE];
  118. if (pci_probe & PCI_NOASSIGN_ROMS) {
  119. if (rom_r->parent)
  120. return;
  121. if (rom_r->start) {
  122. /* we deal with BIOS assigned ROM later */
  123. return;
  124. }
  125. rom_r->start = rom_r->end = rom_r->flags = 0;
  126. }
  127. }
  128. /*
  129. * Called after each bus is probed, but before its children
  130. * are examined.
  131. */
  132. void __devinit pcibios_fixup_bus(struct pci_bus *b)
  133. {
  134. struct pci_dev *dev;
  135. pci_read_bridge_bases(b);
  136. list_for_each_entry(dev, &b->devices, bus_list)
  137. pcibios_fixup_device_resources(dev);
  138. }
  139. /*
  140. * Only use DMI information to set this if nothing was passed
  141. * on the kernel command line (which was parsed earlier).
  142. */
  143. static int __devinit set_bf_sort(const struct dmi_system_id *d)
  144. {
  145. if (pci_bf_sort == pci_bf_sort_default) {
  146. pci_bf_sort = pci_dmi_bf;
  147. printk(KERN_INFO "PCI: %s detected, enabling pci=bfsort.\n", d->ident);
  148. }
  149. return 0;
  150. }
  151. /*
  152. * Enable renumbering of PCI bus# ranges to reach all PCI busses (Cardbus)
  153. */
  154. #ifdef __i386__
  155. static int __devinit assign_all_busses(const struct dmi_system_id *d)
  156. {
  157. pci_probe |= PCI_ASSIGN_ALL_BUSSES;
  158. printk(KERN_INFO "%s detected: enabling PCI bus# renumbering"
  159. " (pci=assign-busses)\n", d->ident);
  160. return 0;
  161. }
  162. #endif
  163. static const struct dmi_system_id __devinitconst pciprobe_dmi_table[] = {
  164. #ifdef __i386__
  165. /*
  166. * Laptops which need pci=assign-busses to see Cardbus cards
  167. */
  168. {
  169. .callback = assign_all_busses,
  170. .ident = "Samsung X20 Laptop",
  171. .matches = {
  172. DMI_MATCH(DMI_SYS_VENDOR, "Samsung Electronics"),
  173. DMI_MATCH(DMI_PRODUCT_NAME, "SX20S"),
  174. },
  175. },
  176. #endif /* __i386__ */
  177. {
  178. .callback = set_bf_sort,
  179. .ident = "Dell PowerEdge 1950",
  180. .matches = {
  181. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  182. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 1950"),
  183. },
  184. },
  185. {
  186. .callback = set_bf_sort,
  187. .ident = "Dell PowerEdge 1955",
  188. .matches = {
  189. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  190. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 1955"),
  191. },
  192. },
  193. {
  194. .callback = set_bf_sort,
  195. .ident = "Dell PowerEdge 2900",
  196. .matches = {
  197. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  198. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 2900"),
  199. },
  200. },
  201. {
  202. .callback = set_bf_sort,
  203. .ident = "Dell PowerEdge 2950",
  204. .matches = {
  205. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  206. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge 2950"),
  207. },
  208. },
  209. {
  210. .callback = set_bf_sort,
  211. .ident = "Dell PowerEdge R900",
  212. .matches = {
  213. DMI_MATCH(DMI_SYS_VENDOR, "Dell"),
  214. DMI_MATCH(DMI_PRODUCT_NAME, "PowerEdge R900"),
  215. },
  216. },
  217. {
  218. .callback = set_bf_sort,
  219. .ident = "HP ProLiant BL20p G3",
  220. .matches = {
  221. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  222. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL20p G3"),
  223. },
  224. },
  225. {
  226. .callback = set_bf_sort,
  227. .ident = "HP ProLiant BL20p G4",
  228. .matches = {
  229. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  230. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL20p G4"),
  231. },
  232. },
  233. {
  234. .callback = set_bf_sort,
  235. .ident = "HP ProLiant BL30p G1",
  236. .matches = {
  237. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  238. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL30p G1"),
  239. },
  240. },
  241. {
  242. .callback = set_bf_sort,
  243. .ident = "HP ProLiant BL25p G1",
  244. .matches = {
  245. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  246. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL25p G1"),
  247. },
  248. },
  249. {
  250. .callback = set_bf_sort,
  251. .ident = "HP ProLiant BL35p G1",
  252. .matches = {
  253. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  254. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL35p G1"),
  255. },
  256. },
  257. {
  258. .callback = set_bf_sort,
  259. .ident = "HP ProLiant BL45p G1",
  260. .matches = {
  261. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  262. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL45p G1"),
  263. },
  264. },
  265. {
  266. .callback = set_bf_sort,
  267. .ident = "HP ProLiant BL45p G2",
  268. .matches = {
  269. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  270. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL45p G2"),
  271. },
  272. },
  273. {
  274. .callback = set_bf_sort,
  275. .ident = "HP ProLiant BL460c G1",
  276. .matches = {
  277. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  278. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL460c G1"),
  279. },
  280. },
  281. {
  282. .callback = set_bf_sort,
  283. .ident = "HP ProLiant BL465c G1",
  284. .matches = {
  285. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  286. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL465c G1"),
  287. },
  288. },
  289. {
  290. .callback = set_bf_sort,
  291. .ident = "HP ProLiant BL480c G1",
  292. .matches = {
  293. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  294. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL480c G1"),
  295. },
  296. },
  297. {
  298. .callback = set_bf_sort,
  299. .ident = "HP ProLiant BL685c G1",
  300. .matches = {
  301. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  302. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant BL685c G1"),
  303. },
  304. },
  305. {
  306. .callback = set_bf_sort,
  307. .ident = "HP ProLiant DL360",
  308. .matches = {
  309. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  310. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL360"),
  311. },
  312. },
  313. {
  314. .callback = set_bf_sort,
  315. .ident = "HP ProLiant DL380",
  316. .matches = {
  317. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  318. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL380"),
  319. },
  320. },
  321. #ifdef __i386__
  322. {
  323. .callback = assign_all_busses,
  324. .ident = "Compaq EVO N800c",
  325. .matches = {
  326. DMI_MATCH(DMI_SYS_VENDOR, "Compaq"),
  327. DMI_MATCH(DMI_PRODUCT_NAME, "EVO N800c"),
  328. },
  329. },
  330. #endif
  331. {
  332. .callback = set_bf_sort,
  333. .ident = "HP ProLiant DL385 G2",
  334. .matches = {
  335. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  336. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL385 G2"),
  337. },
  338. },
  339. {
  340. .callback = set_bf_sort,
  341. .ident = "HP ProLiant DL585 G2",
  342. .matches = {
  343. DMI_MATCH(DMI_SYS_VENDOR, "HP"),
  344. DMI_MATCH(DMI_PRODUCT_NAME, "ProLiant DL585 G2"),
  345. },
  346. },
  347. {}
  348. };
  349. void __init dmi_check_pciprobe(void)
  350. {
  351. dmi_check_system(pciprobe_dmi_table);
  352. }
  353. struct pci_bus * __devinit pcibios_scan_root(int busnum)
  354. {
  355. struct pci_bus *bus = NULL;
  356. struct pci_sysdata *sd;
  357. while ((bus = pci_find_next_bus(bus)) != NULL) {
  358. if (bus->number == busnum) {
  359. /* Already scanned */
  360. return bus;
  361. }
  362. }
  363. /* Allocate per-root-bus (not per bus) arch-specific data.
  364. * TODO: leak; this memory is never freed.
  365. * It's arguable whether it's worth the trouble to care.
  366. */
  367. sd = kzalloc(sizeof(*sd), GFP_KERNEL);
  368. if (!sd) {
  369. printk(KERN_ERR "PCI: OOM, not probing PCI bus %02x\n", busnum);
  370. return NULL;
  371. }
  372. sd->node = get_mp_bus_to_node(busnum);
  373. printk(KERN_DEBUG "PCI: Probing PCI hardware (bus %02x)\n", busnum);
  374. bus = pci_scan_bus_parented(NULL, busnum, &pci_root_ops, sd);
  375. if (!bus)
  376. kfree(sd);
  377. return bus;
  378. }
  379. extern u8 pci_cache_line_size;
  380. int __init pcibios_init(void)
  381. {
  382. struct cpuinfo_x86 *c = &boot_cpu_data;
  383. if (!raw_pci_ops) {
  384. printk(KERN_WARNING "PCI: System does not support PCI\n");
  385. return 0;
  386. }
  387. /*
  388. * Assume PCI cacheline size of 32 bytes for all x86s except K7/K8
  389. * and P4. It's also good for 386/486s (which actually have 16)
  390. * as quite a few PCI devices do not support smaller values.
  391. */
  392. pci_cache_line_size = 32 >> 2;
  393. if (c->x86 >= 6 && c->x86_vendor == X86_VENDOR_AMD)
  394. pci_cache_line_size = 64 >> 2; /* K7 & K8 */
  395. else if (c->x86 > 6 && c->x86_vendor == X86_VENDOR_INTEL)
  396. pci_cache_line_size = 128 >> 2; /* P4 */
  397. pcibios_resource_survey();
  398. if (pci_bf_sort >= pci_force_bf)
  399. pci_sort_breadthfirst();
  400. return 0;
  401. }
  402. char * __devinit pcibios_setup(char *str)
  403. {
  404. if (!strcmp(str, "off")) {
  405. pci_probe = 0;
  406. return NULL;
  407. } else if (!strcmp(str, "bfsort")) {
  408. pci_bf_sort = pci_force_bf;
  409. return NULL;
  410. } else if (!strcmp(str, "nobfsort")) {
  411. pci_bf_sort = pci_force_nobf;
  412. return NULL;
  413. }
  414. #ifdef CONFIG_PCI_BIOS
  415. else if (!strcmp(str, "bios")) {
  416. pci_probe = PCI_PROBE_BIOS;
  417. return NULL;
  418. } else if (!strcmp(str, "nobios")) {
  419. pci_probe &= ~PCI_PROBE_BIOS;
  420. return NULL;
  421. } else if (!strcmp(str, "biosirq")) {
  422. pci_probe |= PCI_BIOS_IRQ_SCAN;
  423. return NULL;
  424. } else if (!strncmp(str, "pirqaddr=", 9)) {
  425. pirq_table_addr = simple_strtoul(str+9, NULL, 0);
  426. return NULL;
  427. }
  428. #endif
  429. #ifdef CONFIG_PCI_DIRECT
  430. else if (!strcmp(str, "conf1")) {
  431. pci_probe = PCI_PROBE_CONF1 | PCI_NO_CHECKS;
  432. return NULL;
  433. }
  434. else if (!strcmp(str, "conf2")) {
  435. pci_probe = PCI_PROBE_CONF2 | PCI_NO_CHECKS;
  436. return NULL;
  437. }
  438. #endif
  439. #ifdef CONFIG_PCI_MMCONFIG
  440. else if (!strcmp(str, "nommconf")) {
  441. pci_probe &= ~PCI_PROBE_MMCONF;
  442. return NULL;
  443. }
  444. else if (!strcmp(str, "check_enable_amd_mmconf")) {
  445. pci_probe |= PCI_CHECK_ENABLE_AMD_MMCONF;
  446. return NULL;
  447. }
  448. #endif
  449. else if (!strcmp(str, "noacpi")) {
  450. acpi_noirq_set();
  451. return NULL;
  452. }
  453. else if (!strcmp(str, "noearly")) {
  454. pci_probe |= PCI_PROBE_NOEARLY;
  455. return NULL;
  456. }
  457. #ifndef CONFIG_X86_VISWS
  458. else if (!strcmp(str, "usepirqmask")) {
  459. pci_probe |= PCI_USE_PIRQ_MASK;
  460. return NULL;
  461. } else if (!strncmp(str, "irqmask=", 8)) {
  462. pcibios_irq_mask = simple_strtol(str+8, NULL, 0);
  463. return NULL;
  464. } else if (!strncmp(str, "lastbus=", 8)) {
  465. pcibios_last_bus = simple_strtol(str+8, NULL, 0);
  466. return NULL;
  467. }
  468. #endif
  469. else if (!strcmp(str, "rom")) {
  470. pci_probe |= PCI_ASSIGN_ROMS;
  471. return NULL;
  472. } else if (!strcmp(str, "norom")) {
  473. pci_probe |= PCI_NOASSIGN_ROMS;
  474. return NULL;
  475. } else if (!strcmp(str, "assign-busses")) {
  476. pci_probe |= PCI_ASSIGN_ALL_BUSSES;
  477. return NULL;
  478. } else if (!strcmp(str, "use_crs")) {
  479. pci_probe |= PCI_USE__CRS;
  480. return NULL;
  481. } else if (!strcmp(str, "earlydump")) {
  482. pci_early_dump_regs = 1;
  483. return NULL;
  484. } else if (!strcmp(str, "routeirq")) {
  485. pci_routeirq = 1;
  486. return NULL;
  487. } else if (!strcmp(str, "skip_isa_align")) {
  488. pci_probe |= PCI_CAN_SKIP_ISA_ALIGN;
  489. return NULL;
  490. } else if (!strcmp(str, "noioapicquirk")) {
  491. noioapicquirk = 1;
  492. return NULL;
  493. } else if (!strcmp(str, "ioapicreroute")) {
  494. if (noioapicreroute != -1)
  495. noioapicreroute = 0;
  496. return NULL;
  497. } else if (!strcmp(str, "noioapicreroute")) {
  498. if (noioapicreroute != -1)
  499. noioapicreroute = 1;
  500. return NULL;
  501. }
  502. return str;
  503. }
  504. unsigned int pcibios_assign_all_busses(void)
  505. {
  506. return (pci_probe & PCI_ASSIGN_ALL_BUSSES) ? 1 : 0;
  507. }
  508. int pcibios_enable_device(struct pci_dev *dev, int mask)
  509. {
  510. int err;
  511. if ((err = pci_enable_resources(dev, mask)) < 0)
  512. return err;
  513. if (!pci_dev_msi_enabled(dev))
  514. return pcibios_enable_irq(dev);
  515. return 0;
  516. }
  517. void pcibios_disable_device (struct pci_dev *dev)
  518. {
  519. if (!pci_dev_msi_enabled(dev) && pcibios_disable_irq)
  520. pcibios_disable_irq(dev);
  521. }
  522. int pci_ext_cfg_avail(struct pci_dev *dev)
  523. {
  524. if (raw_pci_ext_ops)
  525. return 1;
  526. else
  527. return 0;
  528. }
  529. struct pci_bus * __devinit pci_scan_bus_on_node(int busno, struct pci_ops *ops, int node)
  530. {
  531. struct pci_bus *bus = NULL;
  532. struct pci_sysdata *sd;
  533. /*
  534. * Allocate per-root-bus (not per bus) arch-specific data.
  535. * TODO: leak; this memory is never freed.
  536. * It's arguable whether it's worth the trouble to care.
  537. */
  538. sd = kzalloc(sizeof(*sd), GFP_KERNEL);
  539. if (!sd) {
  540. printk(KERN_ERR "PCI: OOM, skipping PCI bus %02x\n", busno);
  541. return NULL;
  542. }
  543. sd->node = node;
  544. bus = pci_scan_bus(busno, ops, sd);
  545. if (!bus)
  546. kfree(sd);
  547. return bus;
  548. }
  549. struct pci_bus * __devinit pci_scan_bus_with_sysdata(int busno)
  550. {
  551. return pci_scan_bus_on_node(busno, &pci_root_ops, -1);
  552. }