x86_emulate.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_x86_emulate.h>
  33. /*
  34. * Opcode effective-address decode tables.
  35. * Note that we only emulate instructions that have at least one memory
  36. * operand (excluding implicit stack references). We assume that stack
  37. * references and instruction fetches will never occur in special memory
  38. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  39. * not be handled.
  40. */
  41. /* Operand sizes: 8-bit operands or specified/overridden size. */
  42. #define ByteOp (1<<0) /* 8-bit operands. */
  43. /* Destination operand type. */
  44. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  45. #define DstReg (2<<1) /* Register operand. */
  46. #define DstMem (3<<1) /* Memory operand. */
  47. #define DstAcc (4<<1) /* Destination Accumulator */
  48. #define DstMask (7<<1)
  49. /* Source operand type. */
  50. #define SrcNone (0<<4) /* No source operand. */
  51. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  52. #define SrcReg (1<<4) /* Register operand. */
  53. #define SrcMem (2<<4) /* Memory operand. */
  54. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  55. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  56. #define SrcImm (5<<4) /* Immediate operand. */
  57. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  58. #define SrcOne (7<<4) /* Implied '1' */
  59. #define SrcMask (7<<4)
  60. /* Generic ModRM decode. */
  61. #define ModRM (1<<7)
  62. /* Destination is only written; never read. */
  63. #define Mov (1<<8)
  64. #define BitOp (1<<9)
  65. #define MemAbs (1<<10) /* Memory operand is absolute displacement */
  66. #define String (1<<12) /* String instruction (rep capable) */
  67. #define Stack (1<<13) /* Stack instruction (push/pop) */
  68. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  69. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  70. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  71. /* Source 2 operand type */
  72. #define Src2None (0<<29)
  73. #define Src2CL (1<<29)
  74. #define Src2ImmByte (2<<29)
  75. #define Src2One (3<<29)
  76. #define Src2Mask (7<<29)
  77. enum {
  78. Group1_80, Group1_81, Group1_82, Group1_83,
  79. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  80. };
  81. static u32 opcode_table[256] = {
  82. /* 0x00 - 0x07 */
  83. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  84. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  85. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  86. /* 0x08 - 0x0F */
  87. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  88. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  89. 0, 0, 0, 0,
  90. /* 0x10 - 0x17 */
  91. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  92. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  93. 0, 0, 0, 0,
  94. /* 0x18 - 0x1F */
  95. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  96. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  97. 0, 0, 0, 0,
  98. /* 0x20 - 0x27 */
  99. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  100. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  101. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  102. /* 0x28 - 0x2F */
  103. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  104. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  105. 0, 0, 0, 0,
  106. /* 0x30 - 0x37 */
  107. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  108. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  109. 0, 0, 0, 0,
  110. /* 0x38 - 0x3F */
  111. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  112. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  113. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  114. 0, 0,
  115. /* 0x40 - 0x47 */
  116. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  117. /* 0x48 - 0x4F */
  118. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  119. /* 0x50 - 0x57 */
  120. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  121. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  122. /* 0x58 - 0x5F */
  123. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  124. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  125. /* 0x60 - 0x67 */
  126. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  127. 0, 0, 0, 0,
  128. /* 0x68 - 0x6F */
  129. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  130. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  131. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  132. /* 0x70 - 0x77 */
  133. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  134. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  135. /* 0x78 - 0x7F */
  136. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  137. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  138. /* 0x80 - 0x87 */
  139. Group | Group1_80, Group | Group1_81,
  140. Group | Group1_82, Group | Group1_83,
  141. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  142. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  143. /* 0x88 - 0x8F */
  144. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  145. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  146. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  147. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  148. /* 0x90 - 0x97 */
  149. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  150. /* 0x98 - 0x9F */
  151. 0, 0, 0, 0, ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  152. /* 0xA0 - 0xA7 */
  153. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  154. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  155. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  156. ByteOp | ImplicitOps | String, ImplicitOps | String,
  157. /* 0xA8 - 0xAF */
  158. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  159. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  160. ByteOp | ImplicitOps | String, ImplicitOps | String,
  161. /* 0xB0 - 0xB7 */
  162. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  163. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  164. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  165. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  166. /* 0xB8 - 0xBF */
  167. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  168. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  169. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  170. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  171. /* 0xC0 - 0xC7 */
  172. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  173. 0, ImplicitOps | Stack, 0, 0,
  174. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  175. /* 0xC8 - 0xCF */
  176. 0, 0, 0, ImplicitOps | Stack, 0, 0, 0, 0,
  177. /* 0xD0 - 0xD7 */
  178. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  179. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  180. 0, 0, 0, 0,
  181. /* 0xD8 - 0xDF */
  182. 0, 0, 0, 0, 0, 0, 0, 0,
  183. /* 0xE0 - 0xE7 */
  184. 0, 0, 0, 0,
  185. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  186. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  187. /* 0xE8 - 0xEF */
  188. ImplicitOps | Stack, SrcImm | ImplicitOps,
  189. ImplicitOps, SrcImmByte | ImplicitOps,
  190. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  191. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  192. /* 0xF0 - 0xF7 */
  193. 0, 0, 0, 0,
  194. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  195. /* 0xF8 - 0xFF */
  196. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  197. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  198. };
  199. static u32 twobyte_table[256] = {
  200. /* 0x00 - 0x0F */
  201. 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
  202. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  203. /* 0x10 - 0x1F */
  204. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  205. /* 0x20 - 0x2F */
  206. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  207. 0, 0, 0, 0, 0, 0, 0, 0,
  208. /* 0x30 - 0x3F */
  209. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  210. /* 0x40 - 0x47 */
  211. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  212. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  213. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  214. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  215. /* 0x48 - 0x4F */
  216. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  217. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  218. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  219. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  220. /* 0x50 - 0x5F */
  221. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  222. /* 0x60 - 0x6F */
  223. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  224. /* 0x70 - 0x7F */
  225. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  226. /* 0x80 - 0x8F */
  227. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  228. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  229. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  230. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  231. /* 0x90 - 0x9F */
  232. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  233. /* 0xA0 - 0xA7 */
  234. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  235. DstMem | SrcReg | Src2ImmByte | ModRM,
  236. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  237. /* 0xA8 - 0xAF */
  238. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  239. DstMem | SrcReg | Src2ImmByte | ModRM,
  240. DstMem | SrcReg | Src2CL | ModRM,
  241. ModRM, 0,
  242. /* 0xB0 - 0xB7 */
  243. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  244. DstMem | SrcReg | ModRM | BitOp,
  245. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  246. DstReg | SrcMem16 | ModRM | Mov,
  247. /* 0xB8 - 0xBF */
  248. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  249. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  250. DstReg | SrcMem16 | ModRM | Mov,
  251. /* 0xC0 - 0xCF */
  252. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  253. 0, 0, 0, 0, 0, 0, 0, 0,
  254. /* 0xD0 - 0xDF */
  255. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  256. /* 0xE0 - 0xEF */
  257. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  258. /* 0xF0 - 0xFF */
  259. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  260. };
  261. static u32 group_table[] = {
  262. [Group1_80*8] =
  263. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  264. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  265. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  266. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  267. [Group1_81*8] =
  268. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  269. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  270. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  271. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  272. [Group1_82*8] =
  273. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  274. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  275. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  276. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  277. [Group1_83*8] =
  278. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  279. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  280. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  281. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  282. [Group1A*8] =
  283. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  284. [Group3_Byte*8] =
  285. ByteOp | SrcImm | DstMem | ModRM, 0,
  286. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  287. 0, 0, 0, 0,
  288. [Group3*8] =
  289. DstMem | SrcImm | ModRM, 0,
  290. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  291. 0, 0, 0, 0,
  292. [Group4*8] =
  293. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  294. 0, 0, 0, 0, 0, 0,
  295. [Group5*8] =
  296. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  297. SrcMem | ModRM | Stack, 0,
  298. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  299. [Group7*8] =
  300. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  301. SrcNone | ModRM | DstMem | Mov, 0,
  302. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  303. };
  304. static u32 group2_table[] = {
  305. [Group7*8] =
  306. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  307. SrcNone | ModRM | DstMem | Mov, 0,
  308. SrcMem16 | ModRM | Mov, 0,
  309. };
  310. /* EFLAGS bit definitions. */
  311. #define EFLG_OF (1<<11)
  312. #define EFLG_DF (1<<10)
  313. #define EFLG_SF (1<<7)
  314. #define EFLG_ZF (1<<6)
  315. #define EFLG_AF (1<<4)
  316. #define EFLG_PF (1<<2)
  317. #define EFLG_CF (1<<0)
  318. /*
  319. * Instruction emulation:
  320. * Most instructions are emulated directly via a fragment of inline assembly
  321. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  322. * any modified flags.
  323. */
  324. #if defined(CONFIG_X86_64)
  325. #define _LO32 "k" /* force 32-bit operand */
  326. #define _STK "%%rsp" /* stack pointer */
  327. #elif defined(__i386__)
  328. #define _LO32 "" /* force 32-bit operand */
  329. #define _STK "%%esp" /* stack pointer */
  330. #endif
  331. /*
  332. * These EFLAGS bits are restored from saved value during emulation, and
  333. * any changes are written back to the saved value after emulation.
  334. */
  335. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  336. /* Before executing instruction: restore necessary bits in EFLAGS. */
  337. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  338. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  339. "movl %"_sav",%"_LO32 _tmp"; " \
  340. "push %"_tmp"; " \
  341. "push %"_tmp"; " \
  342. "movl %"_msk",%"_LO32 _tmp"; " \
  343. "andl %"_LO32 _tmp",("_STK"); " \
  344. "pushf; " \
  345. "notl %"_LO32 _tmp"; " \
  346. "andl %"_LO32 _tmp",("_STK"); " \
  347. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  348. "pop %"_tmp"; " \
  349. "orl %"_LO32 _tmp",("_STK"); " \
  350. "popf; " \
  351. "pop %"_sav"; "
  352. /* After executing instruction: write-back necessary bits in EFLAGS. */
  353. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  354. /* _sav |= EFLAGS & _msk; */ \
  355. "pushf; " \
  356. "pop %"_tmp"; " \
  357. "andl %"_msk",%"_LO32 _tmp"; " \
  358. "orl %"_LO32 _tmp",%"_sav"; "
  359. #ifdef CONFIG_X86_64
  360. #define ON64(x) x
  361. #else
  362. #define ON64(x)
  363. #endif
  364. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  365. do { \
  366. __asm__ __volatile__ ( \
  367. _PRE_EFLAGS("0", "4", "2") \
  368. _op _suffix " %"_x"3,%1; " \
  369. _POST_EFLAGS("0", "4", "2") \
  370. : "=m" (_eflags), "=m" ((_dst).val), \
  371. "=&r" (_tmp) \
  372. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  373. } while (0)
  374. /* Raw emulation: instruction has two explicit operands. */
  375. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  376. do { \
  377. unsigned long _tmp; \
  378. \
  379. switch ((_dst).bytes) { \
  380. case 2: \
  381. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  382. break; \
  383. case 4: \
  384. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  385. break; \
  386. case 8: \
  387. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  388. break; \
  389. } \
  390. } while (0)
  391. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  392. do { \
  393. unsigned long _tmp; \
  394. switch ((_dst).bytes) { \
  395. case 1: \
  396. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  397. break; \
  398. default: \
  399. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  400. _wx, _wy, _lx, _ly, _qx, _qy); \
  401. break; \
  402. } \
  403. } while (0)
  404. /* Source operand is byte-sized and may be restricted to just %cl. */
  405. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  406. __emulate_2op(_op, _src, _dst, _eflags, \
  407. "b", "c", "b", "c", "b", "c", "b", "c")
  408. /* Source operand is byte, word, long or quad sized. */
  409. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  410. __emulate_2op(_op, _src, _dst, _eflags, \
  411. "b", "q", "w", "r", _LO32, "r", "", "r")
  412. /* Source operand is word, long or quad sized. */
  413. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  414. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  415. "w", "r", _LO32, "r", "", "r")
  416. /* Instruction has three operands and one operand is stored in ECX register */
  417. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  418. do { \
  419. unsigned long _tmp; \
  420. _type _clv = (_cl).val; \
  421. _type _srcv = (_src).val; \
  422. _type _dstv = (_dst).val; \
  423. \
  424. __asm__ __volatile__ ( \
  425. _PRE_EFLAGS("0", "5", "2") \
  426. _op _suffix " %4,%1 \n" \
  427. _POST_EFLAGS("0", "5", "2") \
  428. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  429. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  430. ); \
  431. \
  432. (_cl).val = (unsigned long) _clv; \
  433. (_src).val = (unsigned long) _srcv; \
  434. (_dst).val = (unsigned long) _dstv; \
  435. } while (0)
  436. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  437. do { \
  438. switch ((_dst).bytes) { \
  439. case 2: \
  440. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  441. "w", unsigned short); \
  442. break; \
  443. case 4: \
  444. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  445. "l", unsigned int); \
  446. break; \
  447. case 8: \
  448. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  449. "q", unsigned long)); \
  450. break; \
  451. } \
  452. } while (0)
  453. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  454. do { \
  455. unsigned long _tmp; \
  456. \
  457. __asm__ __volatile__ ( \
  458. _PRE_EFLAGS("0", "3", "2") \
  459. _op _suffix " %1; " \
  460. _POST_EFLAGS("0", "3", "2") \
  461. : "=m" (_eflags), "+m" ((_dst).val), \
  462. "=&r" (_tmp) \
  463. : "i" (EFLAGS_MASK)); \
  464. } while (0)
  465. /* Instruction has only one explicit operand (no source operand). */
  466. #define emulate_1op(_op, _dst, _eflags) \
  467. do { \
  468. switch ((_dst).bytes) { \
  469. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  470. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  471. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  472. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  473. } \
  474. } while (0)
  475. /* Fetch next part of the instruction being emulated. */
  476. #define insn_fetch(_type, _size, _eip) \
  477. ({ unsigned long _x; \
  478. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  479. if (rc != 0) \
  480. goto done; \
  481. (_eip) += (_size); \
  482. (_type)_x; \
  483. })
  484. static inline unsigned long ad_mask(struct decode_cache *c)
  485. {
  486. return (1UL << (c->ad_bytes << 3)) - 1;
  487. }
  488. /* Access/update address held in a register, based on addressing mode. */
  489. static inline unsigned long
  490. address_mask(struct decode_cache *c, unsigned long reg)
  491. {
  492. if (c->ad_bytes == sizeof(unsigned long))
  493. return reg;
  494. else
  495. return reg & ad_mask(c);
  496. }
  497. static inline unsigned long
  498. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  499. {
  500. return base + address_mask(c, reg);
  501. }
  502. static inline void
  503. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  504. {
  505. if (c->ad_bytes == sizeof(unsigned long))
  506. *reg += inc;
  507. else
  508. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  509. }
  510. static inline void jmp_rel(struct decode_cache *c, int rel)
  511. {
  512. register_address_increment(c, &c->eip, rel);
  513. }
  514. static void set_seg_override(struct decode_cache *c, int seg)
  515. {
  516. c->has_seg_override = true;
  517. c->seg_override = seg;
  518. }
  519. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  520. {
  521. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  522. return 0;
  523. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  524. }
  525. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  526. struct decode_cache *c)
  527. {
  528. if (!c->has_seg_override)
  529. return 0;
  530. return seg_base(ctxt, c->seg_override);
  531. }
  532. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  533. {
  534. return seg_base(ctxt, VCPU_SREG_ES);
  535. }
  536. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  537. {
  538. return seg_base(ctxt, VCPU_SREG_SS);
  539. }
  540. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  541. struct x86_emulate_ops *ops,
  542. unsigned long linear, u8 *dest)
  543. {
  544. struct fetch_cache *fc = &ctxt->decode.fetch;
  545. int rc;
  546. int size;
  547. if (linear < fc->start || linear >= fc->end) {
  548. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  549. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  550. if (rc)
  551. return rc;
  552. fc->start = linear;
  553. fc->end = linear + size;
  554. }
  555. *dest = fc->data[linear - fc->start];
  556. return 0;
  557. }
  558. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  559. struct x86_emulate_ops *ops,
  560. unsigned long eip, void *dest, unsigned size)
  561. {
  562. int rc = 0;
  563. eip += ctxt->cs_base;
  564. while (size--) {
  565. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  566. if (rc)
  567. return rc;
  568. }
  569. return 0;
  570. }
  571. /*
  572. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  573. * pointer into the block that addresses the relevant register.
  574. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  575. */
  576. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  577. int highbyte_regs)
  578. {
  579. void *p;
  580. p = &regs[modrm_reg];
  581. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  582. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  583. return p;
  584. }
  585. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  586. struct x86_emulate_ops *ops,
  587. void *ptr,
  588. u16 *size, unsigned long *address, int op_bytes)
  589. {
  590. int rc;
  591. if (op_bytes == 2)
  592. op_bytes = 3;
  593. *address = 0;
  594. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  595. ctxt->vcpu);
  596. if (rc)
  597. return rc;
  598. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  599. ctxt->vcpu);
  600. return rc;
  601. }
  602. static int test_cc(unsigned int condition, unsigned int flags)
  603. {
  604. int rc = 0;
  605. switch ((condition & 15) >> 1) {
  606. case 0: /* o */
  607. rc |= (flags & EFLG_OF);
  608. break;
  609. case 1: /* b/c/nae */
  610. rc |= (flags & EFLG_CF);
  611. break;
  612. case 2: /* z/e */
  613. rc |= (flags & EFLG_ZF);
  614. break;
  615. case 3: /* be/na */
  616. rc |= (flags & (EFLG_CF|EFLG_ZF));
  617. break;
  618. case 4: /* s */
  619. rc |= (flags & EFLG_SF);
  620. break;
  621. case 5: /* p/pe */
  622. rc |= (flags & EFLG_PF);
  623. break;
  624. case 7: /* le/ng */
  625. rc |= (flags & EFLG_ZF);
  626. /* fall through */
  627. case 6: /* l/nge */
  628. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  629. break;
  630. }
  631. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  632. return (!!rc ^ (condition & 1));
  633. }
  634. static void decode_register_operand(struct operand *op,
  635. struct decode_cache *c,
  636. int inhibit_bytereg)
  637. {
  638. unsigned reg = c->modrm_reg;
  639. int highbyte_regs = c->rex_prefix == 0;
  640. if (!(c->d & ModRM))
  641. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  642. op->type = OP_REG;
  643. if ((c->d & ByteOp) && !inhibit_bytereg) {
  644. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  645. op->val = *(u8 *)op->ptr;
  646. op->bytes = 1;
  647. } else {
  648. op->ptr = decode_register(reg, c->regs, 0);
  649. op->bytes = c->op_bytes;
  650. switch (op->bytes) {
  651. case 2:
  652. op->val = *(u16 *)op->ptr;
  653. break;
  654. case 4:
  655. op->val = *(u32 *)op->ptr;
  656. break;
  657. case 8:
  658. op->val = *(u64 *) op->ptr;
  659. break;
  660. }
  661. }
  662. op->orig_val = op->val;
  663. }
  664. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  665. struct x86_emulate_ops *ops)
  666. {
  667. struct decode_cache *c = &ctxt->decode;
  668. u8 sib;
  669. int index_reg = 0, base_reg = 0, scale;
  670. int rc = 0;
  671. if (c->rex_prefix) {
  672. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  673. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  674. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  675. }
  676. c->modrm = insn_fetch(u8, 1, c->eip);
  677. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  678. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  679. c->modrm_rm |= (c->modrm & 0x07);
  680. c->modrm_ea = 0;
  681. c->use_modrm_ea = 1;
  682. if (c->modrm_mod == 3) {
  683. c->modrm_ptr = decode_register(c->modrm_rm,
  684. c->regs, c->d & ByteOp);
  685. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  686. return rc;
  687. }
  688. if (c->ad_bytes == 2) {
  689. unsigned bx = c->regs[VCPU_REGS_RBX];
  690. unsigned bp = c->regs[VCPU_REGS_RBP];
  691. unsigned si = c->regs[VCPU_REGS_RSI];
  692. unsigned di = c->regs[VCPU_REGS_RDI];
  693. /* 16-bit ModR/M decode. */
  694. switch (c->modrm_mod) {
  695. case 0:
  696. if (c->modrm_rm == 6)
  697. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  698. break;
  699. case 1:
  700. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  701. break;
  702. case 2:
  703. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  704. break;
  705. }
  706. switch (c->modrm_rm) {
  707. case 0:
  708. c->modrm_ea += bx + si;
  709. break;
  710. case 1:
  711. c->modrm_ea += bx + di;
  712. break;
  713. case 2:
  714. c->modrm_ea += bp + si;
  715. break;
  716. case 3:
  717. c->modrm_ea += bp + di;
  718. break;
  719. case 4:
  720. c->modrm_ea += si;
  721. break;
  722. case 5:
  723. c->modrm_ea += di;
  724. break;
  725. case 6:
  726. if (c->modrm_mod != 0)
  727. c->modrm_ea += bp;
  728. break;
  729. case 7:
  730. c->modrm_ea += bx;
  731. break;
  732. }
  733. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  734. (c->modrm_rm == 6 && c->modrm_mod != 0))
  735. if (!c->has_seg_override)
  736. set_seg_override(c, VCPU_SREG_SS);
  737. c->modrm_ea = (u16)c->modrm_ea;
  738. } else {
  739. /* 32/64-bit ModR/M decode. */
  740. if ((c->modrm_rm & 7) == 4) {
  741. sib = insn_fetch(u8, 1, c->eip);
  742. index_reg |= (sib >> 3) & 7;
  743. base_reg |= sib & 7;
  744. scale = sib >> 6;
  745. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  746. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  747. else
  748. c->modrm_ea += c->regs[base_reg];
  749. if (index_reg != 4)
  750. c->modrm_ea += c->regs[index_reg] << scale;
  751. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  752. if (ctxt->mode == X86EMUL_MODE_PROT64)
  753. c->rip_relative = 1;
  754. } else
  755. c->modrm_ea += c->regs[c->modrm_rm];
  756. switch (c->modrm_mod) {
  757. case 0:
  758. if (c->modrm_rm == 5)
  759. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  760. break;
  761. case 1:
  762. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  763. break;
  764. case 2:
  765. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  766. break;
  767. }
  768. }
  769. done:
  770. return rc;
  771. }
  772. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  773. struct x86_emulate_ops *ops)
  774. {
  775. struct decode_cache *c = &ctxt->decode;
  776. int rc = 0;
  777. switch (c->ad_bytes) {
  778. case 2:
  779. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  780. break;
  781. case 4:
  782. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  783. break;
  784. case 8:
  785. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  786. break;
  787. }
  788. done:
  789. return rc;
  790. }
  791. int
  792. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  793. {
  794. struct decode_cache *c = &ctxt->decode;
  795. int rc = 0;
  796. int mode = ctxt->mode;
  797. int def_op_bytes, def_ad_bytes, group;
  798. /* Shadow copy of register state. Committed on successful emulation. */
  799. memset(c, 0, sizeof(struct decode_cache));
  800. c->eip = kvm_rip_read(ctxt->vcpu);
  801. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  802. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  803. switch (mode) {
  804. case X86EMUL_MODE_REAL:
  805. case X86EMUL_MODE_PROT16:
  806. def_op_bytes = def_ad_bytes = 2;
  807. break;
  808. case X86EMUL_MODE_PROT32:
  809. def_op_bytes = def_ad_bytes = 4;
  810. break;
  811. #ifdef CONFIG_X86_64
  812. case X86EMUL_MODE_PROT64:
  813. def_op_bytes = 4;
  814. def_ad_bytes = 8;
  815. break;
  816. #endif
  817. default:
  818. return -1;
  819. }
  820. c->op_bytes = def_op_bytes;
  821. c->ad_bytes = def_ad_bytes;
  822. /* Legacy prefixes. */
  823. for (;;) {
  824. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  825. case 0x66: /* operand-size override */
  826. /* switch between 2/4 bytes */
  827. c->op_bytes = def_op_bytes ^ 6;
  828. break;
  829. case 0x67: /* address-size override */
  830. if (mode == X86EMUL_MODE_PROT64)
  831. /* switch between 4/8 bytes */
  832. c->ad_bytes = def_ad_bytes ^ 12;
  833. else
  834. /* switch between 2/4 bytes */
  835. c->ad_bytes = def_ad_bytes ^ 6;
  836. break;
  837. case 0x26: /* ES override */
  838. case 0x2e: /* CS override */
  839. case 0x36: /* SS override */
  840. case 0x3e: /* DS override */
  841. set_seg_override(c, (c->b >> 3) & 3);
  842. break;
  843. case 0x64: /* FS override */
  844. case 0x65: /* GS override */
  845. set_seg_override(c, c->b & 7);
  846. break;
  847. case 0x40 ... 0x4f: /* REX */
  848. if (mode != X86EMUL_MODE_PROT64)
  849. goto done_prefixes;
  850. c->rex_prefix = c->b;
  851. continue;
  852. case 0xf0: /* LOCK */
  853. c->lock_prefix = 1;
  854. break;
  855. case 0xf2: /* REPNE/REPNZ */
  856. c->rep_prefix = REPNE_PREFIX;
  857. break;
  858. case 0xf3: /* REP/REPE/REPZ */
  859. c->rep_prefix = REPE_PREFIX;
  860. break;
  861. default:
  862. goto done_prefixes;
  863. }
  864. /* Any legacy prefix after a REX prefix nullifies its effect. */
  865. c->rex_prefix = 0;
  866. }
  867. done_prefixes:
  868. /* REX prefix. */
  869. if (c->rex_prefix)
  870. if (c->rex_prefix & 8)
  871. c->op_bytes = 8; /* REX.W */
  872. /* Opcode byte(s). */
  873. c->d = opcode_table[c->b];
  874. if (c->d == 0) {
  875. /* Two-byte opcode? */
  876. if (c->b == 0x0f) {
  877. c->twobyte = 1;
  878. c->b = insn_fetch(u8, 1, c->eip);
  879. c->d = twobyte_table[c->b];
  880. }
  881. }
  882. if (c->d & Group) {
  883. group = c->d & GroupMask;
  884. c->modrm = insn_fetch(u8, 1, c->eip);
  885. --c->eip;
  886. group = (group << 3) + ((c->modrm >> 3) & 7);
  887. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  888. c->d = group2_table[group];
  889. else
  890. c->d = group_table[group];
  891. }
  892. /* Unrecognised? */
  893. if (c->d == 0) {
  894. DPRINTF("Cannot emulate %02x\n", c->b);
  895. return -1;
  896. }
  897. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  898. c->op_bytes = 8;
  899. /* ModRM and SIB bytes. */
  900. if (c->d & ModRM)
  901. rc = decode_modrm(ctxt, ops);
  902. else if (c->d & MemAbs)
  903. rc = decode_abs(ctxt, ops);
  904. if (rc)
  905. goto done;
  906. if (!c->has_seg_override)
  907. set_seg_override(c, VCPU_SREG_DS);
  908. if (!(!c->twobyte && c->b == 0x8d))
  909. c->modrm_ea += seg_override_base(ctxt, c);
  910. if (c->ad_bytes != 8)
  911. c->modrm_ea = (u32)c->modrm_ea;
  912. /*
  913. * Decode and fetch the source operand: register, memory
  914. * or immediate.
  915. */
  916. switch (c->d & SrcMask) {
  917. case SrcNone:
  918. break;
  919. case SrcReg:
  920. decode_register_operand(&c->src, c, 0);
  921. break;
  922. case SrcMem16:
  923. c->src.bytes = 2;
  924. goto srcmem_common;
  925. case SrcMem32:
  926. c->src.bytes = 4;
  927. goto srcmem_common;
  928. case SrcMem:
  929. c->src.bytes = (c->d & ByteOp) ? 1 :
  930. c->op_bytes;
  931. /* Don't fetch the address for invlpg: it could be unmapped. */
  932. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  933. break;
  934. srcmem_common:
  935. /*
  936. * For instructions with a ModR/M byte, switch to register
  937. * access if Mod = 3.
  938. */
  939. if ((c->d & ModRM) && c->modrm_mod == 3) {
  940. c->src.type = OP_REG;
  941. c->src.val = c->modrm_val;
  942. c->src.ptr = c->modrm_ptr;
  943. break;
  944. }
  945. c->src.type = OP_MEM;
  946. break;
  947. case SrcImm:
  948. c->src.type = OP_IMM;
  949. c->src.ptr = (unsigned long *)c->eip;
  950. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  951. if (c->src.bytes == 8)
  952. c->src.bytes = 4;
  953. /* NB. Immediates are sign-extended as necessary. */
  954. switch (c->src.bytes) {
  955. case 1:
  956. c->src.val = insn_fetch(s8, 1, c->eip);
  957. break;
  958. case 2:
  959. c->src.val = insn_fetch(s16, 2, c->eip);
  960. break;
  961. case 4:
  962. c->src.val = insn_fetch(s32, 4, c->eip);
  963. break;
  964. }
  965. break;
  966. case SrcImmByte:
  967. c->src.type = OP_IMM;
  968. c->src.ptr = (unsigned long *)c->eip;
  969. c->src.bytes = 1;
  970. c->src.val = insn_fetch(s8, 1, c->eip);
  971. break;
  972. case SrcOne:
  973. c->src.bytes = 1;
  974. c->src.val = 1;
  975. break;
  976. }
  977. /*
  978. * Decode and fetch the second source operand: register, memory
  979. * or immediate.
  980. */
  981. switch (c->d & Src2Mask) {
  982. case Src2None:
  983. break;
  984. case Src2CL:
  985. c->src2.bytes = 1;
  986. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  987. break;
  988. case Src2ImmByte:
  989. c->src2.type = OP_IMM;
  990. c->src2.ptr = (unsigned long *)c->eip;
  991. c->src2.bytes = 1;
  992. c->src2.val = insn_fetch(u8, 1, c->eip);
  993. break;
  994. case Src2One:
  995. c->src2.bytes = 1;
  996. c->src2.val = 1;
  997. break;
  998. }
  999. /* Decode and fetch the destination operand: register or memory. */
  1000. switch (c->d & DstMask) {
  1001. case ImplicitOps:
  1002. /* Special instructions do their own operand decoding. */
  1003. return 0;
  1004. case DstReg:
  1005. decode_register_operand(&c->dst, c,
  1006. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1007. break;
  1008. case DstMem:
  1009. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1010. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1011. c->dst.type = OP_REG;
  1012. c->dst.val = c->dst.orig_val = c->modrm_val;
  1013. c->dst.ptr = c->modrm_ptr;
  1014. break;
  1015. }
  1016. c->dst.type = OP_MEM;
  1017. break;
  1018. case DstAcc:
  1019. c->dst.type = OP_REG;
  1020. c->dst.bytes = c->op_bytes;
  1021. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1022. switch (c->op_bytes) {
  1023. case 1:
  1024. c->dst.val = *(u8 *)c->dst.ptr;
  1025. break;
  1026. case 2:
  1027. c->dst.val = *(u16 *)c->dst.ptr;
  1028. break;
  1029. case 4:
  1030. c->dst.val = *(u32 *)c->dst.ptr;
  1031. break;
  1032. }
  1033. c->dst.orig_val = c->dst.val;
  1034. break;
  1035. }
  1036. if (c->rip_relative)
  1037. c->modrm_ea += c->eip;
  1038. done:
  1039. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1040. }
  1041. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1042. {
  1043. struct decode_cache *c = &ctxt->decode;
  1044. c->dst.type = OP_MEM;
  1045. c->dst.bytes = c->op_bytes;
  1046. c->dst.val = c->src.val;
  1047. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1048. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1049. c->regs[VCPU_REGS_RSP]);
  1050. }
  1051. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1052. struct x86_emulate_ops *ops,
  1053. void *dest, int len)
  1054. {
  1055. struct decode_cache *c = &ctxt->decode;
  1056. int rc;
  1057. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1058. c->regs[VCPU_REGS_RSP]),
  1059. dest, len, ctxt->vcpu);
  1060. if (rc != 0)
  1061. return rc;
  1062. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1063. return rc;
  1064. }
  1065. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1066. struct x86_emulate_ops *ops)
  1067. {
  1068. struct decode_cache *c = &ctxt->decode;
  1069. int rc;
  1070. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1071. if (rc != 0)
  1072. return rc;
  1073. return 0;
  1074. }
  1075. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1076. {
  1077. struct decode_cache *c = &ctxt->decode;
  1078. switch (c->modrm_reg) {
  1079. case 0: /* rol */
  1080. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1081. break;
  1082. case 1: /* ror */
  1083. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1084. break;
  1085. case 2: /* rcl */
  1086. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1087. break;
  1088. case 3: /* rcr */
  1089. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1090. break;
  1091. case 4: /* sal/shl */
  1092. case 6: /* sal/shl */
  1093. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1094. break;
  1095. case 5: /* shr */
  1096. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1097. break;
  1098. case 7: /* sar */
  1099. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1100. break;
  1101. }
  1102. }
  1103. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1104. struct x86_emulate_ops *ops)
  1105. {
  1106. struct decode_cache *c = &ctxt->decode;
  1107. int rc = 0;
  1108. switch (c->modrm_reg) {
  1109. case 0 ... 1: /* test */
  1110. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1111. break;
  1112. case 2: /* not */
  1113. c->dst.val = ~c->dst.val;
  1114. break;
  1115. case 3: /* neg */
  1116. emulate_1op("neg", c->dst, ctxt->eflags);
  1117. break;
  1118. default:
  1119. DPRINTF("Cannot emulate %02x\n", c->b);
  1120. rc = X86EMUL_UNHANDLEABLE;
  1121. break;
  1122. }
  1123. return rc;
  1124. }
  1125. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1126. struct x86_emulate_ops *ops)
  1127. {
  1128. struct decode_cache *c = &ctxt->decode;
  1129. switch (c->modrm_reg) {
  1130. case 0: /* inc */
  1131. emulate_1op("inc", c->dst, ctxt->eflags);
  1132. break;
  1133. case 1: /* dec */
  1134. emulate_1op("dec", c->dst, ctxt->eflags);
  1135. break;
  1136. case 2: /* call near abs */ {
  1137. long int old_eip;
  1138. old_eip = c->eip;
  1139. c->eip = c->src.val;
  1140. c->src.val = old_eip;
  1141. emulate_push(ctxt);
  1142. break;
  1143. }
  1144. case 4: /* jmp abs */
  1145. c->eip = c->src.val;
  1146. break;
  1147. case 6: /* push */
  1148. emulate_push(ctxt);
  1149. break;
  1150. }
  1151. return 0;
  1152. }
  1153. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1154. struct x86_emulate_ops *ops,
  1155. unsigned long memop)
  1156. {
  1157. struct decode_cache *c = &ctxt->decode;
  1158. u64 old, new;
  1159. int rc;
  1160. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1161. if (rc != 0)
  1162. return rc;
  1163. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1164. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1165. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1166. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1167. ctxt->eflags &= ~EFLG_ZF;
  1168. } else {
  1169. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1170. (u32) c->regs[VCPU_REGS_RBX];
  1171. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1172. if (rc != 0)
  1173. return rc;
  1174. ctxt->eflags |= EFLG_ZF;
  1175. }
  1176. return 0;
  1177. }
  1178. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1179. struct x86_emulate_ops *ops)
  1180. {
  1181. struct decode_cache *c = &ctxt->decode;
  1182. int rc;
  1183. unsigned long cs;
  1184. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1185. if (rc)
  1186. return rc;
  1187. if (c->op_bytes == 4)
  1188. c->eip = (u32)c->eip;
  1189. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1190. if (rc)
  1191. return rc;
  1192. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1193. return rc;
  1194. }
  1195. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1196. struct x86_emulate_ops *ops)
  1197. {
  1198. int rc;
  1199. struct decode_cache *c = &ctxt->decode;
  1200. switch (c->dst.type) {
  1201. case OP_REG:
  1202. /* The 4-byte case *is* correct:
  1203. * in 64-bit mode we zero-extend.
  1204. */
  1205. switch (c->dst.bytes) {
  1206. case 1:
  1207. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1208. break;
  1209. case 2:
  1210. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1211. break;
  1212. case 4:
  1213. *c->dst.ptr = (u32)c->dst.val;
  1214. break; /* 64b: zero-ext */
  1215. case 8:
  1216. *c->dst.ptr = c->dst.val;
  1217. break;
  1218. }
  1219. break;
  1220. case OP_MEM:
  1221. if (c->lock_prefix)
  1222. rc = ops->cmpxchg_emulated(
  1223. (unsigned long)c->dst.ptr,
  1224. &c->dst.orig_val,
  1225. &c->dst.val,
  1226. c->dst.bytes,
  1227. ctxt->vcpu);
  1228. else
  1229. rc = ops->write_emulated(
  1230. (unsigned long)c->dst.ptr,
  1231. &c->dst.val,
  1232. c->dst.bytes,
  1233. ctxt->vcpu);
  1234. if (rc != 0)
  1235. return rc;
  1236. break;
  1237. case OP_NONE:
  1238. /* no writeback */
  1239. break;
  1240. default:
  1241. break;
  1242. }
  1243. return 0;
  1244. }
  1245. int
  1246. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1247. {
  1248. unsigned long memop = 0;
  1249. u64 msr_data;
  1250. unsigned long saved_eip = 0;
  1251. struct decode_cache *c = &ctxt->decode;
  1252. unsigned int port;
  1253. int io_dir_in;
  1254. int rc = 0;
  1255. /* Shadow copy of register state. Committed on successful emulation.
  1256. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1257. * modify them.
  1258. */
  1259. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1260. saved_eip = c->eip;
  1261. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1262. memop = c->modrm_ea;
  1263. if (c->rep_prefix && (c->d & String)) {
  1264. /* All REP prefixes have the same first termination condition */
  1265. if (c->regs[VCPU_REGS_RCX] == 0) {
  1266. kvm_rip_write(ctxt->vcpu, c->eip);
  1267. goto done;
  1268. }
  1269. /* The second termination condition only applies for REPE
  1270. * and REPNE. Test if the repeat string operation prefix is
  1271. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1272. * corresponding termination condition according to:
  1273. * - if REPE/REPZ and ZF = 0 then done
  1274. * - if REPNE/REPNZ and ZF = 1 then done
  1275. */
  1276. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1277. (c->b == 0xae) || (c->b == 0xaf)) {
  1278. if ((c->rep_prefix == REPE_PREFIX) &&
  1279. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1280. kvm_rip_write(ctxt->vcpu, c->eip);
  1281. goto done;
  1282. }
  1283. if ((c->rep_prefix == REPNE_PREFIX) &&
  1284. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1285. kvm_rip_write(ctxt->vcpu, c->eip);
  1286. goto done;
  1287. }
  1288. }
  1289. c->regs[VCPU_REGS_RCX]--;
  1290. c->eip = kvm_rip_read(ctxt->vcpu);
  1291. }
  1292. if (c->src.type == OP_MEM) {
  1293. c->src.ptr = (unsigned long *)memop;
  1294. c->src.val = 0;
  1295. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1296. &c->src.val,
  1297. c->src.bytes,
  1298. ctxt->vcpu);
  1299. if (rc != 0)
  1300. goto done;
  1301. c->src.orig_val = c->src.val;
  1302. }
  1303. if ((c->d & DstMask) == ImplicitOps)
  1304. goto special_insn;
  1305. if (c->dst.type == OP_MEM) {
  1306. c->dst.ptr = (unsigned long *)memop;
  1307. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1308. c->dst.val = 0;
  1309. if (c->d & BitOp) {
  1310. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1311. c->dst.ptr = (void *)c->dst.ptr +
  1312. (c->src.val & mask) / 8;
  1313. }
  1314. if (!(c->d & Mov) &&
  1315. /* optimisation - avoid slow emulated read */
  1316. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1317. &c->dst.val,
  1318. c->dst.bytes, ctxt->vcpu)) != 0))
  1319. goto done;
  1320. }
  1321. c->dst.orig_val = c->dst.val;
  1322. special_insn:
  1323. if (c->twobyte)
  1324. goto twobyte_insn;
  1325. switch (c->b) {
  1326. case 0x00 ... 0x05:
  1327. add: /* add */
  1328. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1329. break;
  1330. case 0x08 ... 0x0d:
  1331. or: /* or */
  1332. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1333. break;
  1334. case 0x10 ... 0x15:
  1335. adc: /* adc */
  1336. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1337. break;
  1338. case 0x18 ... 0x1d:
  1339. sbb: /* sbb */
  1340. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1341. break;
  1342. case 0x20 ... 0x25:
  1343. and: /* and */
  1344. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1345. break;
  1346. case 0x28 ... 0x2d:
  1347. sub: /* sub */
  1348. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1349. break;
  1350. case 0x30 ... 0x35:
  1351. xor: /* xor */
  1352. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1353. break;
  1354. case 0x38 ... 0x3d:
  1355. cmp: /* cmp */
  1356. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1357. break;
  1358. case 0x40 ... 0x47: /* inc r16/r32 */
  1359. emulate_1op("inc", c->dst, ctxt->eflags);
  1360. break;
  1361. case 0x48 ... 0x4f: /* dec r16/r32 */
  1362. emulate_1op("dec", c->dst, ctxt->eflags);
  1363. break;
  1364. case 0x50 ... 0x57: /* push reg */
  1365. emulate_push(ctxt);
  1366. break;
  1367. case 0x58 ... 0x5f: /* pop reg */
  1368. pop_instruction:
  1369. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1370. if (rc != 0)
  1371. goto done;
  1372. break;
  1373. case 0x63: /* movsxd */
  1374. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1375. goto cannot_emulate;
  1376. c->dst.val = (s32) c->src.val;
  1377. break;
  1378. case 0x68: /* push imm */
  1379. case 0x6a: /* push imm8 */
  1380. emulate_push(ctxt);
  1381. break;
  1382. case 0x6c: /* insb */
  1383. case 0x6d: /* insw/insd */
  1384. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1385. 1,
  1386. (c->d & ByteOp) ? 1 : c->op_bytes,
  1387. c->rep_prefix ?
  1388. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1389. (ctxt->eflags & EFLG_DF),
  1390. register_address(c, es_base(ctxt),
  1391. c->regs[VCPU_REGS_RDI]),
  1392. c->rep_prefix,
  1393. c->regs[VCPU_REGS_RDX]) == 0) {
  1394. c->eip = saved_eip;
  1395. return -1;
  1396. }
  1397. return 0;
  1398. case 0x6e: /* outsb */
  1399. case 0x6f: /* outsw/outsd */
  1400. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1401. 0,
  1402. (c->d & ByteOp) ? 1 : c->op_bytes,
  1403. c->rep_prefix ?
  1404. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1405. (ctxt->eflags & EFLG_DF),
  1406. register_address(c,
  1407. seg_override_base(ctxt, c),
  1408. c->regs[VCPU_REGS_RSI]),
  1409. c->rep_prefix,
  1410. c->regs[VCPU_REGS_RDX]) == 0) {
  1411. c->eip = saved_eip;
  1412. return -1;
  1413. }
  1414. return 0;
  1415. case 0x70 ... 0x7f: /* jcc (short) */ {
  1416. int rel = insn_fetch(s8, 1, c->eip);
  1417. if (test_cc(c->b, ctxt->eflags))
  1418. jmp_rel(c, rel);
  1419. break;
  1420. }
  1421. case 0x80 ... 0x83: /* Grp1 */
  1422. switch (c->modrm_reg) {
  1423. case 0:
  1424. goto add;
  1425. case 1:
  1426. goto or;
  1427. case 2:
  1428. goto adc;
  1429. case 3:
  1430. goto sbb;
  1431. case 4:
  1432. goto and;
  1433. case 5:
  1434. goto sub;
  1435. case 6:
  1436. goto xor;
  1437. case 7:
  1438. goto cmp;
  1439. }
  1440. break;
  1441. case 0x84 ... 0x85:
  1442. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1443. break;
  1444. case 0x86 ... 0x87: /* xchg */
  1445. xchg:
  1446. /* Write back the register source. */
  1447. switch (c->dst.bytes) {
  1448. case 1:
  1449. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1450. break;
  1451. case 2:
  1452. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1453. break;
  1454. case 4:
  1455. *c->src.ptr = (u32) c->dst.val;
  1456. break; /* 64b reg: zero-extend */
  1457. case 8:
  1458. *c->src.ptr = c->dst.val;
  1459. break;
  1460. }
  1461. /*
  1462. * Write back the memory destination with implicit LOCK
  1463. * prefix.
  1464. */
  1465. c->dst.val = c->src.val;
  1466. c->lock_prefix = 1;
  1467. break;
  1468. case 0x88 ... 0x8b: /* mov */
  1469. goto mov;
  1470. case 0x8c: { /* mov r/m, sreg */
  1471. struct kvm_segment segreg;
  1472. if (c->modrm_reg <= 5)
  1473. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1474. else {
  1475. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1476. c->modrm);
  1477. goto cannot_emulate;
  1478. }
  1479. c->dst.val = segreg.selector;
  1480. break;
  1481. }
  1482. case 0x8d: /* lea r16/r32, m */
  1483. c->dst.val = c->modrm_ea;
  1484. break;
  1485. case 0x8e: { /* mov seg, r/m16 */
  1486. uint16_t sel;
  1487. int type_bits;
  1488. int err;
  1489. sel = c->src.val;
  1490. if (c->modrm_reg <= 5) {
  1491. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1492. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1493. type_bits, c->modrm_reg);
  1494. } else {
  1495. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1496. c->modrm);
  1497. goto cannot_emulate;
  1498. }
  1499. if (err < 0)
  1500. goto cannot_emulate;
  1501. c->dst.type = OP_NONE; /* Disable writeback. */
  1502. break;
  1503. }
  1504. case 0x8f: /* pop (sole member of Grp1a) */
  1505. rc = emulate_grp1a(ctxt, ops);
  1506. if (rc != 0)
  1507. goto done;
  1508. break;
  1509. case 0x90: /* nop / xchg r8,rax */
  1510. if (!(c->rex_prefix & 1)) { /* nop */
  1511. c->dst.type = OP_NONE;
  1512. break;
  1513. }
  1514. case 0x91 ... 0x97: /* xchg reg,rax */
  1515. c->src.type = c->dst.type = OP_REG;
  1516. c->src.bytes = c->dst.bytes = c->op_bytes;
  1517. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1518. c->src.val = *(c->src.ptr);
  1519. goto xchg;
  1520. case 0x9c: /* pushf */
  1521. c->src.val = (unsigned long) ctxt->eflags;
  1522. emulate_push(ctxt);
  1523. break;
  1524. case 0x9d: /* popf */
  1525. c->dst.type = OP_REG;
  1526. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1527. c->dst.bytes = c->op_bytes;
  1528. goto pop_instruction;
  1529. case 0xa0 ... 0xa1: /* mov */
  1530. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1531. c->dst.val = c->src.val;
  1532. break;
  1533. case 0xa2 ... 0xa3: /* mov */
  1534. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1535. break;
  1536. case 0xa4 ... 0xa5: /* movs */
  1537. c->dst.type = OP_MEM;
  1538. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1539. c->dst.ptr = (unsigned long *)register_address(c,
  1540. es_base(ctxt),
  1541. c->regs[VCPU_REGS_RDI]);
  1542. if ((rc = ops->read_emulated(register_address(c,
  1543. seg_override_base(ctxt, c),
  1544. c->regs[VCPU_REGS_RSI]),
  1545. &c->dst.val,
  1546. c->dst.bytes, ctxt->vcpu)) != 0)
  1547. goto done;
  1548. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1549. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1550. : c->dst.bytes);
  1551. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1552. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1553. : c->dst.bytes);
  1554. break;
  1555. case 0xa6 ... 0xa7: /* cmps */
  1556. c->src.type = OP_NONE; /* Disable writeback. */
  1557. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1558. c->src.ptr = (unsigned long *)register_address(c,
  1559. seg_override_base(ctxt, c),
  1560. c->regs[VCPU_REGS_RSI]);
  1561. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1562. &c->src.val,
  1563. c->src.bytes,
  1564. ctxt->vcpu)) != 0)
  1565. goto done;
  1566. c->dst.type = OP_NONE; /* Disable writeback. */
  1567. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1568. c->dst.ptr = (unsigned long *)register_address(c,
  1569. es_base(ctxt),
  1570. c->regs[VCPU_REGS_RDI]);
  1571. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1572. &c->dst.val,
  1573. c->dst.bytes,
  1574. ctxt->vcpu)) != 0)
  1575. goto done;
  1576. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1577. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1578. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1579. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1580. : c->src.bytes);
  1581. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1582. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1583. : c->dst.bytes);
  1584. break;
  1585. case 0xaa ... 0xab: /* stos */
  1586. c->dst.type = OP_MEM;
  1587. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1588. c->dst.ptr = (unsigned long *)register_address(c,
  1589. es_base(ctxt),
  1590. c->regs[VCPU_REGS_RDI]);
  1591. c->dst.val = c->regs[VCPU_REGS_RAX];
  1592. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1593. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1594. : c->dst.bytes);
  1595. break;
  1596. case 0xac ... 0xad: /* lods */
  1597. c->dst.type = OP_REG;
  1598. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1599. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1600. if ((rc = ops->read_emulated(register_address(c,
  1601. seg_override_base(ctxt, c),
  1602. c->regs[VCPU_REGS_RSI]),
  1603. &c->dst.val,
  1604. c->dst.bytes,
  1605. ctxt->vcpu)) != 0)
  1606. goto done;
  1607. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1608. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1609. : c->dst.bytes);
  1610. break;
  1611. case 0xae ... 0xaf: /* scas */
  1612. DPRINTF("Urk! I don't handle SCAS.\n");
  1613. goto cannot_emulate;
  1614. case 0xb0 ... 0xbf: /* mov r, imm */
  1615. goto mov;
  1616. case 0xc0 ... 0xc1:
  1617. emulate_grp2(ctxt);
  1618. break;
  1619. case 0xc3: /* ret */
  1620. c->dst.type = OP_REG;
  1621. c->dst.ptr = &c->eip;
  1622. c->dst.bytes = c->op_bytes;
  1623. goto pop_instruction;
  1624. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1625. mov:
  1626. c->dst.val = c->src.val;
  1627. break;
  1628. case 0xcb: /* ret far */
  1629. rc = emulate_ret_far(ctxt, ops);
  1630. if (rc)
  1631. goto done;
  1632. break;
  1633. case 0xd0 ... 0xd1: /* Grp2 */
  1634. c->src.val = 1;
  1635. emulate_grp2(ctxt);
  1636. break;
  1637. case 0xd2 ... 0xd3: /* Grp2 */
  1638. c->src.val = c->regs[VCPU_REGS_RCX];
  1639. emulate_grp2(ctxt);
  1640. break;
  1641. case 0xe4: /* inb */
  1642. case 0xe5: /* in */
  1643. port = insn_fetch(u8, 1, c->eip);
  1644. io_dir_in = 1;
  1645. goto do_io;
  1646. case 0xe6: /* outb */
  1647. case 0xe7: /* out */
  1648. port = insn_fetch(u8, 1, c->eip);
  1649. io_dir_in = 0;
  1650. goto do_io;
  1651. case 0xe8: /* call (near) */ {
  1652. long int rel;
  1653. switch (c->op_bytes) {
  1654. case 2:
  1655. rel = insn_fetch(s16, 2, c->eip);
  1656. break;
  1657. case 4:
  1658. rel = insn_fetch(s32, 4, c->eip);
  1659. break;
  1660. default:
  1661. DPRINTF("Call: Invalid op_bytes\n");
  1662. goto cannot_emulate;
  1663. }
  1664. c->src.val = (unsigned long) c->eip;
  1665. jmp_rel(c, rel);
  1666. c->op_bytes = c->ad_bytes;
  1667. emulate_push(ctxt);
  1668. break;
  1669. }
  1670. case 0xe9: /* jmp rel */
  1671. goto jmp;
  1672. case 0xea: /* jmp far */ {
  1673. uint32_t eip;
  1674. uint16_t sel;
  1675. switch (c->op_bytes) {
  1676. case 2:
  1677. eip = insn_fetch(u16, 2, c->eip);
  1678. break;
  1679. case 4:
  1680. eip = insn_fetch(u32, 4, c->eip);
  1681. break;
  1682. default:
  1683. DPRINTF("jmp far: Invalid op_bytes\n");
  1684. goto cannot_emulate;
  1685. }
  1686. sel = insn_fetch(u16, 2, c->eip);
  1687. if (kvm_load_segment_descriptor(ctxt->vcpu, sel, 9, VCPU_SREG_CS) < 0) {
  1688. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1689. goto cannot_emulate;
  1690. }
  1691. c->eip = eip;
  1692. break;
  1693. }
  1694. case 0xeb:
  1695. jmp: /* jmp rel short */
  1696. jmp_rel(c, c->src.val);
  1697. c->dst.type = OP_NONE; /* Disable writeback. */
  1698. break;
  1699. case 0xec: /* in al,dx */
  1700. case 0xed: /* in (e/r)ax,dx */
  1701. port = c->regs[VCPU_REGS_RDX];
  1702. io_dir_in = 1;
  1703. goto do_io;
  1704. case 0xee: /* out al,dx */
  1705. case 0xef: /* out (e/r)ax,dx */
  1706. port = c->regs[VCPU_REGS_RDX];
  1707. io_dir_in = 0;
  1708. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1709. (c->d & ByteOp) ? 1 : c->op_bytes,
  1710. port) != 0) {
  1711. c->eip = saved_eip;
  1712. goto cannot_emulate;
  1713. }
  1714. break;
  1715. case 0xf4: /* hlt */
  1716. ctxt->vcpu->arch.halt_request = 1;
  1717. break;
  1718. case 0xf5: /* cmc */
  1719. /* complement carry flag from eflags reg */
  1720. ctxt->eflags ^= EFLG_CF;
  1721. c->dst.type = OP_NONE; /* Disable writeback. */
  1722. break;
  1723. case 0xf6 ... 0xf7: /* Grp3 */
  1724. rc = emulate_grp3(ctxt, ops);
  1725. if (rc != 0)
  1726. goto done;
  1727. break;
  1728. case 0xf8: /* clc */
  1729. ctxt->eflags &= ~EFLG_CF;
  1730. c->dst.type = OP_NONE; /* Disable writeback. */
  1731. break;
  1732. case 0xfa: /* cli */
  1733. ctxt->eflags &= ~X86_EFLAGS_IF;
  1734. c->dst.type = OP_NONE; /* Disable writeback. */
  1735. break;
  1736. case 0xfb: /* sti */
  1737. ctxt->eflags |= X86_EFLAGS_IF;
  1738. c->dst.type = OP_NONE; /* Disable writeback. */
  1739. break;
  1740. case 0xfc: /* cld */
  1741. ctxt->eflags &= ~EFLG_DF;
  1742. c->dst.type = OP_NONE; /* Disable writeback. */
  1743. break;
  1744. case 0xfd: /* std */
  1745. ctxt->eflags |= EFLG_DF;
  1746. c->dst.type = OP_NONE; /* Disable writeback. */
  1747. break;
  1748. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1749. rc = emulate_grp45(ctxt, ops);
  1750. if (rc != 0)
  1751. goto done;
  1752. break;
  1753. }
  1754. writeback:
  1755. rc = writeback(ctxt, ops);
  1756. if (rc != 0)
  1757. goto done;
  1758. /* Commit shadow register state. */
  1759. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  1760. kvm_rip_write(ctxt->vcpu, c->eip);
  1761. done:
  1762. if (rc == X86EMUL_UNHANDLEABLE) {
  1763. c->eip = saved_eip;
  1764. return -1;
  1765. }
  1766. return 0;
  1767. twobyte_insn:
  1768. switch (c->b) {
  1769. case 0x01: /* lgdt, lidt, lmsw */
  1770. switch (c->modrm_reg) {
  1771. u16 size;
  1772. unsigned long address;
  1773. case 0: /* vmcall */
  1774. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1775. goto cannot_emulate;
  1776. rc = kvm_fix_hypercall(ctxt->vcpu);
  1777. if (rc)
  1778. goto done;
  1779. /* Let the processor re-execute the fixed hypercall */
  1780. c->eip = kvm_rip_read(ctxt->vcpu);
  1781. /* Disable writeback. */
  1782. c->dst.type = OP_NONE;
  1783. break;
  1784. case 2: /* lgdt */
  1785. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1786. &size, &address, c->op_bytes);
  1787. if (rc)
  1788. goto done;
  1789. realmode_lgdt(ctxt->vcpu, size, address);
  1790. /* Disable writeback. */
  1791. c->dst.type = OP_NONE;
  1792. break;
  1793. case 3: /* lidt/vmmcall */
  1794. if (c->modrm_mod == 3) {
  1795. switch (c->modrm_rm) {
  1796. case 1:
  1797. rc = kvm_fix_hypercall(ctxt->vcpu);
  1798. if (rc)
  1799. goto done;
  1800. break;
  1801. default:
  1802. goto cannot_emulate;
  1803. }
  1804. } else {
  1805. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1806. &size, &address,
  1807. c->op_bytes);
  1808. if (rc)
  1809. goto done;
  1810. realmode_lidt(ctxt->vcpu, size, address);
  1811. }
  1812. /* Disable writeback. */
  1813. c->dst.type = OP_NONE;
  1814. break;
  1815. case 4: /* smsw */
  1816. c->dst.bytes = 2;
  1817. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  1818. break;
  1819. case 6: /* lmsw */
  1820. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  1821. &ctxt->eflags);
  1822. c->dst.type = OP_NONE;
  1823. break;
  1824. case 7: /* invlpg*/
  1825. emulate_invlpg(ctxt->vcpu, memop);
  1826. /* Disable writeback. */
  1827. c->dst.type = OP_NONE;
  1828. break;
  1829. default:
  1830. goto cannot_emulate;
  1831. }
  1832. break;
  1833. case 0x06:
  1834. emulate_clts(ctxt->vcpu);
  1835. c->dst.type = OP_NONE;
  1836. break;
  1837. case 0x08: /* invd */
  1838. case 0x09: /* wbinvd */
  1839. case 0x0d: /* GrpP (prefetch) */
  1840. case 0x18: /* Grp16 (prefetch/nop) */
  1841. c->dst.type = OP_NONE;
  1842. break;
  1843. case 0x20: /* mov cr, reg */
  1844. if (c->modrm_mod != 3)
  1845. goto cannot_emulate;
  1846. c->regs[c->modrm_rm] =
  1847. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1848. c->dst.type = OP_NONE; /* no writeback */
  1849. break;
  1850. case 0x21: /* mov from dr to reg */
  1851. if (c->modrm_mod != 3)
  1852. goto cannot_emulate;
  1853. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1854. if (rc)
  1855. goto cannot_emulate;
  1856. c->dst.type = OP_NONE; /* no writeback */
  1857. break;
  1858. case 0x22: /* mov reg, cr */
  1859. if (c->modrm_mod != 3)
  1860. goto cannot_emulate;
  1861. realmode_set_cr(ctxt->vcpu,
  1862. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1863. c->dst.type = OP_NONE;
  1864. break;
  1865. case 0x23: /* mov from reg to dr */
  1866. if (c->modrm_mod != 3)
  1867. goto cannot_emulate;
  1868. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1869. c->regs[c->modrm_rm]);
  1870. if (rc)
  1871. goto cannot_emulate;
  1872. c->dst.type = OP_NONE; /* no writeback */
  1873. break;
  1874. case 0x30:
  1875. /* wrmsr */
  1876. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1877. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1878. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1879. if (rc) {
  1880. kvm_inject_gp(ctxt->vcpu, 0);
  1881. c->eip = kvm_rip_read(ctxt->vcpu);
  1882. }
  1883. rc = X86EMUL_CONTINUE;
  1884. c->dst.type = OP_NONE;
  1885. break;
  1886. case 0x32:
  1887. /* rdmsr */
  1888. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1889. if (rc) {
  1890. kvm_inject_gp(ctxt->vcpu, 0);
  1891. c->eip = kvm_rip_read(ctxt->vcpu);
  1892. } else {
  1893. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1894. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1895. }
  1896. rc = X86EMUL_CONTINUE;
  1897. c->dst.type = OP_NONE;
  1898. break;
  1899. case 0x40 ... 0x4f: /* cmov */
  1900. c->dst.val = c->dst.orig_val = c->src.val;
  1901. if (!test_cc(c->b, ctxt->eflags))
  1902. c->dst.type = OP_NONE; /* no writeback */
  1903. break;
  1904. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1905. long int rel;
  1906. switch (c->op_bytes) {
  1907. case 2:
  1908. rel = insn_fetch(s16, 2, c->eip);
  1909. break;
  1910. case 4:
  1911. rel = insn_fetch(s32, 4, c->eip);
  1912. break;
  1913. case 8:
  1914. rel = insn_fetch(s64, 8, c->eip);
  1915. break;
  1916. default:
  1917. DPRINTF("jnz: Invalid op_bytes\n");
  1918. goto cannot_emulate;
  1919. }
  1920. if (test_cc(c->b, ctxt->eflags))
  1921. jmp_rel(c, rel);
  1922. c->dst.type = OP_NONE;
  1923. break;
  1924. }
  1925. case 0xa3:
  1926. bt: /* bt */
  1927. c->dst.type = OP_NONE;
  1928. /* only subword offset */
  1929. c->src.val &= (c->dst.bytes << 3) - 1;
  1930. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1931. break;
  1932. case 0xa4: /* shld imm8, r, r/m */
  1933. case 0xa5: /* shld cl, r, r/m */
  1934. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  1935. break;
  1936. case 0xab:
  1937. bts: /* bts */
  1938. /* only subword offset */
  1939. c->src.val &= (c->dst.bytes << 3) - 1;
  1940. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1941. break;
  1942. case 0xac: /* shrd imm8, r, r/m */
  1943. case 0xad: /* shrd cl, r, r/m */
  1944. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  1945. break;
  1946. case 0xae: /* clflush */
  1947. break;
  1948. case 0xb0 ... 0xb1: /* cmpxchg */
  1949. /*
  1950. * Save real source value, then compare EAX against
  1951. * destination.
  1952. */
  1953. c->src.orig_val = c->src.val;
  1954. c->src.val = c->regs[VCPU_REGS_RAX];
  1955. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1956. if (ctxt->eflags & EFLG_ZF) {
  1957. /* Success: write back to memory. */
  1958. c->dst.val = c->src.orig_val;
  1959. } else {
  1960. /* Failure: write the value we saw to EAX. */
  1961. c->dst.type = OP_REG;
  1962. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1963. }
  1964. break;
  1965. case 0xb3:
  1966. btr: /* btr */
  1967. /* only subword offset */
  1968. c->src.val &= (c->dst.bytes << 3) - 1;
  1969. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1970. break;
  1971. case 0xb6 ... 0xb7: /* movzx */
  1972. c->dst.bytes = c->op_bytes;
  1973. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1974. : (u16) c->src.val;
  1975. break;
  1976. case 0xba: /* Grp8 */
  1977. switch (c->modrm_reg & 3) {
  1978. case 0:
  1979. goto bt;
  1980. case 1:
  1981. goto bts;
  1982. case 2:
  1983. goto btr;
  1984. case 3:
  1985. goto btc;
  1986. }
  1987. break;
  1988. case 0xbb:
  1989. btc: /* btc */
  1990. /* only subword offset */
  1991. c->src.val &= (c->dst.bytes << 3) - 1;
  1992. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1993. break;
  1994. case 0xbe ... 0xbf: /* movsx */
  1995. c->dst.bytes = c->op_bytes;
  1996. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  1997. (s16) c->src.val;
  1998. break;
  1999. case 0xc3: /* movnti */
  2000. c->dst.bytes = c->op_bytes;
  2001. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2002. (u64) c->src.val;
  2003. break;
  2004. case 0xc7: /* Grp9 (cmpxchg8b) */
  2005. rc = emulate_grp9(ctxt, ops, memop);
  2006. if (rc != 0)
  2007. goto done;
  2008. c->dst.type = OP_NONE;
  2009. break;
  2010. }
  2011. goto writeback;
  2012. cannot_emulate:
  2013. DPRINTF("Cannot emulate %02x\n", c->b);
  2014. c->eip = saved_eip;
  2015. return -1;
  2016. }