x86.c 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * derived from drivers/kvm/kvm_main.c
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright (C) 2008 Qumranet, Inc.
  8. * Copyright IBM Corporation, 2008
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Amit Shah <amit.shah@qumranet.com>
  14. * Ben-Ami Yassour <benami@il.ibm.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include <linux/kvm_host.h>
  21. #include "irq.h"
  22. #include "mmu.h"
  23. #include "i8254.h"
  24. #include "tss.h"
  25. #include "kvm_cache_regs.h"
  26. #include "x86.h"
  27. #include <linux/clocksource.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/kvm.h>
  30. #include <linux/fs.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/module.h>
  33. #include <linux/mman.h>
  34. #include <linux/highmem.h>
  35. #include <linux/iommu.h>
  36. #include <linux/intel-iommu.h>
  37. #include <linux/cpufreq.h>
  38. #include <asm/uaccess.h>
  39. #include <asm/msr.h>
  40. #include <asm/desc.h>
  41. #include <asm/mtrr.h>
  42. #define MAX_IO_MSRS 256
  43. #define CR0_RESERVED_BITS \
  44. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  45. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  46. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  47. #define CR4_RESERVED_BITS \
  48. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  49. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  50. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
  51. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
  52. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  53. /* EFER defaults:
  54. * - enable syscall per default because its emulated by KVM
  55. * - enable LME and LMA per default on 64 bit KVM
  56. */
  57. #ifdef CONFIG_X86_64
  58. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffafeULL;
  59. #else
  60. static u64 __read_mostly efer_reserved_bits = 0xfffffffffffffffeULL;
  61. #endif
  62. #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
  63. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  64. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  65. struct kvm_cpuid_entry2 __user *entries);
  66. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  67. u32 function, u32 index);
  68. struct kvm_x86_ops *kvm_x86_ops;
  69. EXPORT_SYMBOL_GPL(kvm_x86_ops);
  70. struct kvm_stats_debugfs_item debugfs_entries[] = {
  71. { "pf_fixed", VCPU_STAT(pf_fixed) },
  72. { "pf_guest", VCPU_STAT(pf_guest) },
  73. { "tlb_flush", VCPU_STAT(tlb_flush) },
  74. { "invlpg", VCPU_STAT(invlpg) },
  75. { "exits", VCPU_STAT(exits) },
  76. { "io_exits", VCPU_STAT(io_exits) },
  77. { "mmio_exits", VCPU_STAT(mmio_exits) },
  78. { "signal_exits", VCPU_STAT(signal_exits) },
  79. { "irq_window", VCPU_STAT(irq_window_exits) },
  80. { "nmi_window", VCPU_STAT(nmi_window_exits) },
  81. { "halt_exits", VCPU_STAT(halt_exits) },
  82. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  83. { "hypercalls", VCPU_STAT(hypercalls) },
  84. { "request_irq", VCPU_STAT(request_irq_exits) },
  85. { "request_nmi", VCPU_STAT(request_nmi_exits) },
  86. { "irq_exits", VCPU_STAT(irq_exits) },
  87. { "host_state_reload", VCPU_STAT(host_state_reload) },
  88. { "efer_reload", VCPU_STAT(efer_reload) },
  89. { "fpu_reload", VCPU_STAT(fpu_reload) },
  90. { "insn_emulation", VCPU_STAT(insn_emulation) },
  91. { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
  92. { "irq_injections", VCPU_STAT(irq_injections) },
  93. { "nmi_injections", VCPU_STAT(nmi_injections) },
  94. { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
  95. { "mmu_pte_write", VM_STAT(mmu_pte_write) },
  96. { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
  97. { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
  98. { "mmu_flooded", VM_STAT(mmu_flooded) },
  99. { "mmu_recycled", VM_STAT(mmu_recycled) },
  100. { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
  101. { "mmu_unsync", VM_STAT(mmu_unsync) },
  102. { "mmu_unsync_global", VM_STAT(mmu_unsync_global) },
  103. { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
  104. { "largepages", VM_STAT(lpages) },
  105. { NULL }
  106. };
  107. unsigned long segment_base(u16 selector)
  108. {
  109. struct descriptor_table gdt;
  110. struct desc_struct *d;
  111. unsigned long table_base;
  112. unsigned long v;
  113. if (selector == 0)
  114. return 0;
  115. asm("sgdt %0" : "=m"(gdt));
  116. table_base = gdt.base;
  117. if (selector & 4) { /* from ldt */
  118. u16 ldt_selector;
  119. asm("sldt %0" : "=g"(ldt_selector));
  120. table_base = segment_base(ldt_selector);
  121. }
  122. d = (struct desc_struct *)(table_base + (selector & ~7));
  123. v = d->base0 | ((unsigned long)d->base1 << 16) |
  124. ((unsigned long)d->base2 << 24);
  125. #ifdef CONFIG_X86_64
  126. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  127. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  128. #endif
  129. return v;
  130. }
  131. EXPORT_SYMBOL_GPL(segment_base);
  132. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
  133. {
  134. if (irqchip_in_kernel(vcpu->kvm))
  135. return vcpu->arch.apic_base;
  136. else
  137. return vcpu->arch.apic_base;
  138. }
  139. EXPORT_SYMBOL_GPL(kvm_get_apic_base);
  140. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data)
  141. {
  142. /* TODO: reserve bits check */
  143. if (irqchip_in_kernel(vcpu->kvm))
  144. kvm_lapic_set_base(vcpu, data);
  145. else
  146. vcpu->arch.apic_base = data;
  147. }
  148. EXPORT_SYMBOL_GPL(kvm_set_apic_base);
  149. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
  150. {
  151. WARN_ON(vcpu->arch.exception.pending);
  152. vcpu->arch.exception.pending = true;
  153. vcpu->arch.exception.has_error_code = false;
  154. vcpu->arch.exception.nr = nr;
  155. }
  156. EXPORT_SYMBOL_GPL(kvm_queue_exception);
  157. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  158. u32 error_code)
  159. {
  160. ++vcpu->stat.pf_guest;
  161. if (vcpu->arch.exception.pending) {
  162. if (vcpu->arch.exception.nr == PF_VECTOR) {
  163. printk(KERN_DEBUG "kvm: inject_page_fault:"
  164. " double fault 0x%lx\n", addr);
  165. vcpu->arch.exception.nr = DF_VECTOR;
  166. vcpu->arch.exception.error_code = 0;
  167. } else if (vcpu->arch.exception.nr == DF_VECTOR) {
  168. /* triple fault -> shutdown */
  169. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  170. }
  171. return;
  172. }
  173. vcpu->arch.cr2 = addr;
  174. kvm_queue_exception_e(vcpu, PF_VECTOR, error_code);
  175. }
  176. void kvm_inject_nmi(struct kvm_vcpu *vcpu)
  177. {
  178. vcpu->arch.nmi_pending = 1;
  179. }
  180. EXPORT_SYMBOL_GPL(kvm_inject_nmi);
  181. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
  182. {
  183. WARN_ON(vcpu->arch.exception.pending);
  184. vcpu->arch.exception.pending = true;
  185. vcpu->arch.exception.has_error_code = true;
  186. vcpu->arch.exception.nr = nr;
  187. vcpu->arch.exception.error_code = error_code;
  188. }
  189. EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
  190. static void __queue_exception(struct kvm_vcpu *vcpu)
  191. {
  192. kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
  193. vcpu->arch.exception.has_error_code,
  194. vcpu->arch.exception.error_code);
  195. }
  196. /*
  197. * Load the pae pdptrs. Return true is they are all valid.
  198. */
  199. int load_pdptrs(struct kvm_vcpu *vcpu, unsigned long cr3)
  200. {
  201. gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
  202. unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
  203. int i;
  204. int ret;
  205. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  206. ret = kvm_read_guest_page(vcpu->kvm, pdpt_gfn, pdpte,
  207. offset * sizeof(u64), sizeof(pdpte));
  208. if (ret < 0) {
  209. ret = 0;
  210. goto out;
  211. }
  212. for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
  213. if ((pdpte[i] & 1) && (pdpte[i] & 0xfffffff0000001e6ull)) {
  214. ret = 0;
  215. goto out;
  216. }
  217. }
  218. ret = 1;
  219. memcpy(vcpu->arch.pdptrs, pdpte, sizeof(vcpu->arch.pdptrs));
  220. out:
  221. return ret;
  222. }
  223. EXPORT_SYMBOL_GPL(load_pdptrs);
  224. static bool pdptrs_changed(struct kvm_vcpu *vcpu)
  225. {
  226. u64 pdpte[ARRAY_SIZE(vcpu->arch.pdptrs)];
  227. bool changed = true;
  228. int r;
  229. if (is_long_mode(vcpu) || !is_pae(vcpu))
  230. return false;
  231. r = kvm_read_guest(vcpu->kvm, vcpu->arch.cr3 & ~31u, pdpte, sizeof(pdpte));
  232. if (r < 0)
  233. goto out;
  234. changed = memcmp(pdpte, vcpu->arch.pdptrs, sizeof(pdpte)) != 0;
  235. out:
  236. return changed;
  237. }
  238. void kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  239. {
  240. if (cr0 & CR0_RESERVED_BITS) {
  241. printk(KERN_DEBUG "set_cr0: 0x%lx #GP, reserved bits 0x%lx\n",
  242. cr0, vcpu->arch.cr0);
  243. kvm_inject_gp(vcpu, 0);
  244. return;
  245. }
  246. if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD)) {
  247. printk(KERN_DEBUG "set_cr0: #GP, CD == 0 && NW == 1\n");
  248. kvm_inject_gp(vcpu, 0);
  249. return;
  250. }
  251. if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE)) {
  252. printk(KERN_DEBUG "set_cr0: #GP, set PG flag "
  253. "and a clear PE flag\n");
  254. kvm_inject_gp(vcpu, 0);
  255. return;
  256. }
  257. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  258. #ifdef CONFIG_X86_64
  259. if ((vcpu->arch.shadow_efer & EFER_LME)) {
  260. int cs_db, cs_l;
  261. if (!is_pae(vcpu)) {
  262. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  263. "in long mode while PAE is disabled\n");
  264. kvm_inject_gp(vcpu, 0);
  265. return;
  266. }
  267. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  268. if (cs_l) {
  269. printk(KERN_DEBUG "set_cr0: #GP, start paging "
  270. "in long mode while CS.L == 1\n");
  271. kvm_inject_gp(vcpu, 0);
  272. return;
  273. }
  274. } else
  275. #endif
  276. if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  277. printk(KERN_DEBUG "set_cr0: #GP, pdptrs "
  278. "reserved bits\n");
  279. kvm_inject_gp(vcpu, 0);
  280. return;
  281. }
  282. }
  283. kvm_x86_ops->set_cr0(vcpu, cr0);
  284. vcpu->arch.cr0 = cr0;
  285. kvm_mmu_sync_global(vcpu);
  286. kvm_mmu_reset_context(vcpu);
  287. return;
  288. }
  289. EXPORT_SYMBOL_GPL(kvm_set_cr0);
  290. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
  291. {
  292. kvm_set_cr0(vcpu, (vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f));
  293. KVMTRACE_1D(LMSW, vcpu,
  294. (u32)((vcpu->arch.cr0 & ~0x0ful) | (msw & 0x0f)),
  295. handler);
  296. }
  297. EXPORT_SYMBOL_GPL(kvm_lmsw);
  298. void kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  299. {
  300. if (cr4 & CR4_RESERVED_BITS) {
  301. printk(KERN_DEBUG "set_cr4: #GP, reserved bits\n");
  302. kvm_inject_gp(vcpu, 0);
  303. return;
  304. }
  305. if (is_long_mode(vcpu)) {
  306. if (!(cr4 & X86_CR4_PAE)) {
  307. printk(KERN_DEBUG "set_cr4: #GP, clearing PAE while "
  308. "in long mode\n");
  309. kvm_inject_gp(vcpu, 0);
  310. return;
  311. }
  312. } else if (is_paging(vcpu) && !is_pae(vcpu) && (cr4 & X86_CR4_PAE)
  313. && !load_pdptrs(vcpu, vcpu->arch.cr3)) {
  314. printk(KERN_DEBUG "set_cr4: #GP, pdptrs reserved bits\n");
  315. kvm_inject_gp(vcpu, 0);
  316. return;
  317. }
  318. if (cr4 & X86_CR4_VMXE) {
  319. printk(KERN_DEBUG "set_cr4: #GP, setting VMXE\n");
  320. kvm_inject_gp(vcpu, 0);
  321. return;
  322. }
  323. kvm_x86_ops->set_cr4(vcpu, cr4);
  324. vcpu->arch.cr4 = cr4;
  325. vcpu->arch.mmu.base_role.cr4_pge = (cr4 & X86_CR4_PGE) && !tdp_enabled;
  326. kvm_mmu_sync_global(vcpu);
  327. kvm_mmu_reset_context(vcpu);
  328. }
  329. EXPORT_SYMBOL_GPL(kvm_set_cr4);
  330. void kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  331. {
  332. if (cr3 == vcpu->arch.cr3 && !pdptrs_changed(vcpu)) {
  333. kvm_mmu_sync_roots(vcpu);
  334. kvm_mmu_flush_tlb(vcpu);
  335. return;
  336. }
  337. if (is_long_mode(vcpu)) {
  338. if (cr3 & CR3_L_MODE_RESERVED_BITS) {
  339. printk(KERN_DEBUG "set_cr3: #GP, reserved bits\n");
  340. kvm_inject_gp(vcpu, 0);
  341. return;
  342. }
  343. } else {
  344. if (is_pae(vcpu)) {
  345. if (cr3 & CR3_PAE_RESERVED_BITS) {
  346. printk(KERN_DEBUG
  347. "set_cr3: #GP, reserved bits\n");
  348. kvm_inject_gp(vcpu, 0);
  349. return;
  350. }
  351. if (is_paging(vcpu) && !load_pdptrs(vcpu, cr3)) {
  352. printk(KERN_DEBUG "set_cr3: #GP, pdptrs "
  353. "reserved bits\n");
  354. kvm_inject_gp(vcpu, 0);
  355. return;
  356. }
  357. }
  358. /*
  359. * We don't check reserved bits in nonpae mode, because
  360. * this isn't enforced, and VMware depends on this.
  361. */
  362. }
  363. /*
  364. * Does the new cr3 value map to physical memory? (Note, we
  365. * catch an invalid cr3 even in real-mode, because it would
  366. * cause trouble later on when we turn on paging anyway.)
  367. *
  368. * A real CPU would silently accept an invalid cr3 and would
  369. * attempt to use it - with largely undefined (and often hard
  370. * to debug) behavior on the guest side.
  371. */
  372. if (unlikely(!gfn_to_memslot(vcpu->kvm, cr3 >> PAGE_SHIFT)))
  373. kvm_inject_gp(vcpu, 0);
  374. else {
  375. vcpu->arch.cr3 = cr3;
  376. vcpu->arch.mmu.new_cr3(vcpu);
  377. }
  378. }
  379. EXPORT_SYMBOL_GPL(kvm_set_cr3);
  380. void kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
  381. {
  382. if (cr8 & CR8_RESERVED_BITS) {
  383. printk(KERN_DEBUG "set_cr8: #GP, reserved bits 0x%lx\n", cr8);
  384. kvm_inject_gp(vcpu, 0);
  385. return;
  386. }
  387. if (irqchip_in_kernel(vcpu->kvm))
  388. kvm_lapic_set_tpr(vcpu, cr8);
  389. else
  390. vcpu->arch.cr8 = cr8;
  391. }
  392. EXPORT_SYMBOL_GPL(kvm_set_cr8);
  393. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
  394. {
  395. if (irqchip_in_kernel(vcpu->kvm))
  396. return kvm_lapic_get_cr8(vcpu);
  397. else
  398. return vcpu->arch.cr8;
  399. }
  400. EXPORT_SYMBOL_GPL(kvm_get_cr8);
  401. static inline u32 bit(int bitno)
  402. {
  403. return 1 << (bitno & 31);
  404. }
  405. /*
  406. * List of msr numbers which we expose to userspace through KVM_GET_MSRS
  407. * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
  408. *
  409. * This list is modified at module load time to reflect the
  410. * capabilities of the host cpu.
  411. */
  412. static u32 msrs_to_save[] = {
  413. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  414. MSR_K6_STAR,
  415. #ifdef CONFIG_X86_64
  416. MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
  417. #endif
  418. MSR_IA32_TIME_STAMP_COUNTER, MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
  419. MSR_IA32_PERF_STATUS, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA
  420. };
  421. static unsigned num_msrs_to_save;
  422. static u32 emulated_msrs[] = {
  423. MSR_IA32_MISC_ENABLE,
  424. };
  425. static void set_efer(struct kvm_vcpu *vcpu, u64 efer)
  426. {
  427. if (efer & efer_reserved_bits) {
  428. printk(KERN_DEBUG "set_efer: 0x%llx #GP, reserved bits\n",
  429. efer);
  430. kvm_inject_gp(vcpu, 0);
  431. return;
  432. }
  433. if (is_paging(vcpu)
  434. && (vcpu->arch.shadow_efer & EFER_LME) != (efer & EFER_LME)) {
  435. printk(KERN_DEBUG "set_efer: #GP, change LME while paging\n");
  436. kvm_inject_gp(vcpu, 0);
  437. return;
  438. }
  439. if (efer & EFER_FFXSR) {
  440. struct kvm_cpuid_entry2 *feat;
  441. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  442. if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT))) {
  443. printk(KERN_DEBUG "set_efer: #GP, enable FFXSR w/o CPUID capability\n");
  444. kvm_inject_gp(vcpu, 0);
  445. return;
  446. }
  447. }
  448. if (efer & EFER_SVME) {
  449. struct kvm_cpuid_entry2 *feat;
  450. feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  451. if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM))) {
  452. printk(KERN_DEBUG "set_efer: #GP, enable SVM w/o SVM\n");
  453. kvm_inject_gp(vcpu, 0);
  454. return;
  455. }
  456. }
  457. kvm_x86_ops->set_efer(vcpu, efer);
  458. efer &= ~EFER_LMA;
  459. efer |= vcpu->arch.shadow_efer & EFER_LMA;
  460. vcpu->arch.shadow_efer = efer;
  461. }
  462. void kvm_enable_efer_bits(u64 mask)
  463. {
  464. efer_reserved_bits &= ~mask;
  465. }
  466. EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
  467. /*
  468. * Writes msr value into into the appropriate "register".
  469. * Returns 0 on success, non-0 otherwise.
  470. * Assumes vcpu_load() was already called.
  471. */
  472. int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  473. {
  474. return kvm_x86_ops->set_msr(vcpu, msr_index, data);
  475. }
  476. /*
  477. * Adapt set_msr() to msr_io()'s calling convention
  478. */
  479. static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
  480. {
  481. return kvm_set_msr(vcpu, index, *data);
  482. }
  483. static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
  484. {
  485. static int version;
  486. struct pvclock_wall_clock wc;
  487. struct timespec now, sys, boot;
  488. if (!wall_clock)
  489. return;
  490. version++;
  491. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  492. /*
  493. * The guest calculates current wall clock time by adding
  494. * system time (updated by kvm_write_guest_time below) to the
  495. * wall clock specified here. guest system time equals host
  496. * system time for us, thus we must fill in host boot time here.
  497. */
  498. now = current_kernel_time();
  499. ktime_get_ts(&sys);
  500. boot = ns_to_timespec(timespec_to_ns(&now) - timespec_to_ns(&sys));
  501. wc.sec = boot.tv_sec;
  502. wc.nsec = boot.tv_nsec;
  503. wc.version = version;
  504. kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
  505. version++;
  506. kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
  507. }
  508. static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
  509. {
  510. uint32_t quotient, remainder;
  511. /* Don't try to replace with do_div(), this one calculates
  512. * "(dividend << 32) / divisor" */
  513. __asm__ ( "divl %4"
  514. : "=a" (quotient), "=d" (remainder)
  515. : "0" (0), "1" (dividend), "r" (divisor) );
  516. return quotient;
  517. }
  518. static void kvm_set_time_scale(uint32_t tsc_khz, struct pvclock_vcpu_time_info *hv_clock)
  519. {
  520. uint64_t nsecs = 1000000000LL;
  521. int32_t shift = 0;
  522. uint64_t tps64;
  523. uint32_t tps32;
  524. tps64 = tsc_khz * 1000LL;
  525. while (tps64 > nsecs*2) {
  526. tps64 >>= 1;
  527. shift--;
  528. }
  529. tps32 = (uint32_t)tps64;
  530. while (tps32 <= (uint32_t)nsecs) {
  531. tps32 <<= 1;
  532. shift++;
  533. }
  534. hv_clock->tsc_shift = shift;
  535. hv_clock->tsc_to_system_mul = div_frac(nsecs, tps32);
  536. pr_debug("%s: tsc_khz %u, tsc_shift %d, tsc_mul %u\n",
  537. __func__, tsc_khz, hv_clock->tsc_shift,
  538. hv_clock->tsc_to_system_mul);
  539. }
  540. static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
  541. static void kvm_write_guest_time(struct kvm_vcpu *v)
  542. {
  543. struct timespec ts;
  544. unsigned long flags;
  545. struct kvm_vcpu_arch *vcpu = &v->arch;
  546. void *shared_kaddr;
  547. if ((!vcpu->time_page))
  548. return;
  549. if (unlikely(vcpu->hv_clock_tsc_khz != __get_cpu_var(cpu_tsc_khz))) {
  550. kvm_set_time_scale(__get_cpu_var(cpu_tsc_khz), &vcpu->hv_clock);
  551. vcpu->hv_clock_tsc_khz = __get_cpu_var(cpu_tsc_khz);
  552. }
  553. /* Keep irq disabled to prevent changes to the clock */
  554. local_irq_save(flags);
  555. kvm_get_msr(v, MSR_IA32_TIME_STAMP_COUNTER,
  556. &vcpu->hv_clock.tsc_timestamp);
  557. ktime_get_ts(&ts);
  558. local_irq_restore(flags);
  559. /* With all the info we got, fill in the values */
  560. vcpu->hv_clock.system_time = ts.tv_nsec +
  561. (NSEC_PER_SEC * (u64)ts.tv_sec);
  562. /*
  563. * The interface expects us to write an even number signaling that the
  564. * update is finished. Since the guest won't see the intermediate
  565. * state, we just increase by 2 at the end.
  566. */
  567. vcpu->hv_clock.version += 2;
  568. shared_kaddr = kmap_atomic(vcpu->time_page, KM_USER0);
  569. memcpy(shared_kaddr + vcpu->time_offset, &vcpu->hv_clock,
  570. sizeof(vcpu->hv_clock));
  571. kunmap_atomic(shared_kaddr, KM_USER0);
  572. mark_page_dirty(v->kvm, vcpu->time >> PAGE_SHIFT);
  573. }
  574. static int kvm_request_guest_time_update(struct kvm_vcpu *v)
  575. {
  576. struct kvm_vcpu_arch *vcpu = &v->arch;
  577. if (!vcpu->time_page)
  578. return 0;
  579. set_bit(KVM_REQ_KVMCLOCK_UPDATE, &v->requests);
  580. return 1;
  581. }
  582. static bool msr_mtrr_valid(unsigned msr)
  583. {
  584. switch (msr) {
  585. case 0x200 ... 0x200 + 2 * KVM_NR_VAR_MTRR - 1:
  586. case MSR_MTRRfix64K_00000:
  587. case MSR_MTRRfix16K_80000:
  588. case MSR_MTRRfix16K_A0000:
  589. case MSR_MTRRfix4K_C0000:
  590. case MSR_MTRRfix4K_C8000:
  591. case MSR_MTRRfix4K_D0000:
  592. case MSR_MTRRfix4K_D8000:
  593. case MSR_MTRRfix4K_E0000:
  594. case MSR_MTRRfix4K_E8000:
  595. case MSR_MTRRfix4K_F0000:
  596. case MSR_MTRRfix4K_F8000:
  597. case MSR_MTRRdefType:
  598. case MSR_IA32_CR_PAT:
  599. return true;
  600. case 0x2f8:
  601. return true;
  602. }
  603. return false;
  604. }
  605. static int set_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  606. {
  607. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  608. if (!msr_mtrr_valid(msr))
  609. return 1;
  610. if (msr == MSR_MTRRdefType) {
  611. vcpu->arch.mtrr_state.def_type = data;
  612. vcpu->arch.mtrr_state.enabled = (data & 0xc00) >> 10;
  613. } else if (msr == MSR_MTRRfix64K_00000)
  614. p[0] = data;
  615. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  616. p[1 + msr - MSR_MTRRfix16K_80000] = data;
  617. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  618. p[3 + msr - MSR_MTRRfix4K_C0000] = data;
  619. else if (msr == MSR_IA32_CR_PAT)
  620. vcpu->arch.pat = data;
  621. else { /* Variable MTRRs */
  622. int idx, is_mtrr_mask;
  623. u64 *pt;
  624. idx = (msr - 0x200) / 2;
  625. is_mtrr_mask = msr - 0x200 - 2 * idx;
  626. if (!is_mtrr_mask)
  627. pt =
  628. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  629. else
  630. pt =
  631. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  632. *pt = data;
  633. }
  634. kvm_mmu_reset_context(vcpu);
  635. return 0;
  636. }
  637. int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  638. {
  639. switch (msr) {
  640. case MSR_EFER:
  641. set_efer(vcpu, data);
  642. break;
  643. case MSR_IA32_MC0_STATUS:
  644. pr_unimpl(vcpu, "%s: MSR_IA32_MC0_STATUS 0x%llx, nop\n",
  645. __func__, data);
  646. break;
  647. case MSR_IA32_MCG_STATUS:
  648. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_STATUS 0x%llx, nop\n",
  649. __func__, data);
  650. break;
  651. case MSR_IA32_MCG_CTL:
  652. pr_unimpl(vcpu, "%s: MSR_IA32_MCG_CTL 0x%llx, nop\n",
  653. __func__, data);
  654. break;
  655. case MSR_IA32_DEBUGCTLMSR:
  656. if (!data) {
  657. /* We support the non-activated case already */
  658. break;
  659. } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
  660. /* Values other than LBR and BTF are vendor-specific,
  661. thus reserved and should throw a #GP */
  662. return 1;
  663. }
  664. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
  665. __func__, data);
  666. break;
  667. case MSR_IA32_UCODE_REV:
  668. case MSR_IA32_UCODE_WRITE:
  669. case MSR_VM_HSAVE_PA:
  670. break;
  671. case 0x200 ... 0x2ff:
  672. return set_msr_mtrr(vcpu, msr, data);
  673. case MSR_IA32_APICBASE:
  674. kvm_set_apic_base(vcpu, data);
  675. break;
  676. case MSR_IA32_MISC_ENABLE:
  677. vcpu->arch.ia32_misc_enable_msr = data;
  678. break;
  679. case MSR_KVM_WALL_CLOCK:
  680. vcpu->kvm->arch.wall_clock = data;
  681. kvm_write_wall_clock(vcpu->kvm, data);
  682. break;
  683. case MSR_KVM_SYSTEM_TIME: {
  684. if (vcpu->arch.time_page) {
  685. kvm_release_page_dirty(vcpu->arch.time_page);
  686. vcpu->arch.time_page = NULL;
  687. }
  688. vcpu->arch.time = data;
  689. /* we verify if the enable bit is set... */
  690. if (!(data & 1))
  691. break;
  692. /* ...but clean it before doing the actual write */
  693. vcpu->arch.time_offset = data & ~(PAGE_MASK | 1);
  694. vcpu->arch.time_page =
  695. gfn_to_page(vcpu->kvm, data >> PAGE_SHIFT);
  696. if (is_error_page(vcpu->arch.time_page)) {
  697. kvm_release_page_clean(vcpu->arch.time_page);
  698. vcpu->arch.time_page = NULL;
  699. }
  700. kvm_request_guest_time_update(vcpu);
  701. break;
  702. }
  703. default:
  704. pr_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n", msr, data);
  705. return 1;
  706. }
  707. return 0;
  708. }
  709. EXPORT_SYMBOL_GPL(kvm_set_msr_common);
  710. /*
  711. * Reads an msr value (of 'msr_index') into 'pdata'.
  712. * Returns 0 on success, non-0 otherwise.
  713. * Assumes vcpu_load() was already called.
  714. */
  715. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  716. {
  717. return kvm_x86_ops->get_msr(vcpu, msr_index, pdata);
  718. }
  719. static int get_msr_mtrr(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  720. {
  721. u64 *p = (u64 *)&vcpu->arch.mtrr_state.fixed_ranges;
  722. if (!msr_mtrr_valid(msr))
  723. return 1;
  724. if (msr == MSR_MTRRdefType)
  725. *pdata = vcpu->arch.mtrr_state.def_type +
  726. (vcpu->arch.mtrr_state.enabled << 10);
  727. else if (msr == MSR_MTRRfix64K_00000)
  728. *pdata = p[0];
  729. else if (msr == MSR_MTRRfix16K_80000 || msr == MSR_MTRRfix16K_A0000)
  730. *pdata = p[1 + msr - MSR_MTRRfix16K_80000];
  731. else if (msr >= MSR_MTRRfix4K_C0000 && msr <= MSR_MTRRfix4K_F8000)
  732. *pdata = p[3 + msr - MSR_MTRRfix4K_C0000];
  733. else if (msr == MSR_IA32_CR_PAT)
  734. *pdata = vcpu->arch.pat;
  735. else { /* Variable MTRRs */
  736. int idx, is_mtrr_mask;
  737. u64 *pt;
  738. idx = (msr - 0x200) / 2;
  739. is_mtrr_mask = msr - 0x200 - 2 * idx;
  740. if (!is_mtrr_mask)
  741. pt =
  742. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].base_lo;
  743. else
  744. pt =
  745. (u64 *)&vcpu->arch.mtrr_state.var_ranges[idx].mask_lo;
  746. *pdata = *pt;
  747. }
  748. return 0;
  749. }
  750. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
  751. {
  752. u64 data;
  753. switch (msr) {
  754. case 0xc0010010: /* SYSCFG */
  755. case 0xc0010015: /* HWCR */
  756. case MSR_IA32_PLATFORM_ID:
  757. case MSR_IA32_P5_MC_ADDR:
  758. case MSR_IA32_P5_MC_TYPE:
  759. case MSR_IA32_MC0_CTL:
  760. case MSR_IA32_MCG_STATUS:
  761. case MSR_IA32_MCG_CAP:
  762. case MSR_IA32_MCG_CTL:
  763. case MSR_IA32_MC0_MISC:
  764. case MSR_IA32_MC0_MISC+4:
  765. case MSR_IA32_MC0_MISC+8:
  766. case MSR_IA32_MC0_MISC+12:
  767. case MSR_IA32_MC0_MISC+16:
  768. case MSR_IA32_MC0_MISC+20:
  769. case MSR_IA32_UCODE_REV:
  770. case MSR_IA32_EBL_CR_POWERON:
  771. case MSR_IA32_DEBUGCTLMSR:
  772. case MSR_IA32_LASTBRANCHFROMIP:
  773. case MSR_IA32_LASTBRANCHTOIP:
  774. case MSR_IA32_LASTINTFROMIP:
  775. case MSR_IA32_LASTINTTOIP:
  776. case MSR_VM_HSAVE_PA:
  777. data = 0;
  778. break;
  779. case MSR_MTRRcap:
  780. data = 0x500 | KVM_NR_VAR_MTRR;
  781. break;
  782. case 0x200 ... 0x2ff:
  783. return get_msr_mtrr(vcpu, msr, pdata);
  784. case 0xcd: /* fsb frequency */
  785. data = 3;
  786. break;
  787. case MSR_IA32_APICBASE:
  788. data = kvm_get_apic_base(vcpu);
  789. break;
  790. case MSR_IA32_MISC_ENABLE:
  791. data = vcpu->arch.ia32_misc_enable_msr;
  792. break;
  793. case MSR_IA32_PERF_STATUS:
  794. /* TSC increment by tick */
  795. data = 1000ULL;
  796. /* CPU multiplier */
  797. data |= (((uint64_t)4ULL) << 40);
  798. break;
  799. case MSR_EFER:
  800. data = vcpu->arch.shadow_efer;
  801. break;
  802. case MSR_KVM_WALL_CLOCK:
  803. data = vcpu->kvm->arch.wall_clock;
  804. break;
  805. case MSR_KVM_SYSTEM_TIME:
  806. data = vcpu->arch.time;
  807. break;
  808. default:
  809. pr_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr);
  810. return 1;
  811. }
  812. *pdata = data;
  813. return 0;
  814. }
  815. EXPORT_SYMBOL_GPL(kvm_get_msr_common);
  816. /*
  817. * Read or write a bunch of msrs. All parameters are kernel addresses.
  818. *
  819. * @return number of msrs set successfully.
  820. */
  821. static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
  822. struct kvm_msr_entry *entries,
  823. int (*do_msr)(struct kvm_vcpu *vcpu,
  824. unsigned index, u64 *data))
  825. {
  826. int i;
  827. vcpu_load(vcpu);
  828. down_read(&vcpu->kvm->slots_lock);
  829. for (i = 0; i < msrs->nmsrs; ++i)
  830. if (do_msr(vcpu, entries[i].index, &entries[i].data))
  831. break;
  832. up_read(&vcpu->kvm->slots_lock);
  833. vcpu_put(vcpu);
  834. return i;
  835. }
  836. /*
  837. * Read or write a bunch of msrs. Parameters are user addresses.
  838. *
  839. * @return number of msrs set successfully.
  840. */
  841. static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
  842. int (*do_msr)(struct kvm_vcpu *vcpu,
  843. unsigned index, u64 *data),
  844. int writeback)
  845. {
  846. struct kvm_msrs msrs;
  847. struct kvm_msr_entry *entries;
  848. int r, n;
  849. unsigned size;
  850. r = -EFAULT;
  851. if (copy_from_user(&msrs, user_msrs, sizeof msrs))
  852. goto out;
  853. r = -E2BIG;
  854. if (msrs.nmsrs >= MAX_IO_MSRS)
  855. goto out;
  856. r = -ENOMEM;
  857. size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
  858. entries = vmalloc(size);
  859. if (!entries)
  860. goto out;
  861. r = -EFAULT;
  862. if (copy_from_user(entries, user_msrs->entries, size))
  863. goto out_free;
  864. r = n = __msr_io(vcpu, &msrs, entries, do_msr);
  865. if (r < 0)
  866. goto out_free;
  867. r = -EFAULT;
  868. if (writeback && copy_to_user(user_msrs->entries, entries, size))
  869. goto out_free;
  870. r = n;
  871. out_free:
  872. vfree(entries);
  873. out:
  874. return r;
  875. }
  876. int kvm_dev_ioctl_check_extension(long ext)
  877. {
  878. int r;
  879. switch (ext) {
  880. case KVM_CAP_IRQCHIP:
  881. case KVM_CAP_HLT:
  882. case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
  883. case KVM_CAP_SET_TSS_ADDR:
  884. case KVM_CAP_EXT_CPUID:
  885. case KVM_CAP_CLOCKSOURCE:
  886. case KVM_CAP_PIT:
  887. case KVM_CAP_NOP_IO_DELAY:
  888. case KVM_CAP_MP_STATE:
  889. case KVM_CAP_SYNC_MMU:
  890. case KVM_CAP_REINJECT_CONTROL:
  891. case KVM_CAP_IRQ_INJECT_STATUS:
  892. r = 1;
  893. break;
  894. case KVM_CAP_COALESCED_MMIO:
  895. r = KVM_COALESCED_MMIO_PAGE_OFFSET;
  896. break;
  897. case KVM_CAP_VAPIC:
  898. r = !kvm_x86_ops->cpu_has_accelerated_tpr();
  899. break;
  900. case KVM_CAP_NR_VCPUS:
  901. r = KVM_MAX_VCPUS;
  902. break;
  903. case KVM_CAP_NR_MEMSLOTS:
  904. r = KVM_MEMORY_SLOTS;
  905. break;
  906. case KVM_CAP_PV_MMU:
  907. r = !tdp_enabled;
  908. break;
  909. case KVM_CAP_IOMMU:
  910. r = iommu_found();
  911. break;
  912. default:
  913. r = 0;
  914. break;
  915. }
  916. return r;
  917. }
  918. long kvm_arch_dev_ioctl(struct file *filp,
  919. unsigned int ioctl, unsigned long arg)
  920. {
  921. void __user *argp = (void __user *)arg;
  922. long r;
  923. switch (ioctl) {
  924. case KVM_GET_MSR_INDEX_LIST: {
  925. struct kvm_msr_list __user *user_msr_list = argp;
  926. struct kvm_msr_list msr_list;
  927. unsigned n;
  928. r = -EFAULT;
  929. if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
  930. goto out;
  931. n = msr_list.nmsrs;
  932. msr_list.nmsrs = num_msrs_to_save + ARRAY_SIZE(emulated_msrs);
  933. if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
  934. goto out;
  935. r = -E2BIG;
  936. if (n < num_msrs_to_save)
  937. goto out;
  938. r = -EFAULT;
  939. if (copy_to_user(user_msr_list->indices, &msrs_to_save,
  940. num_msrs_to_save * sizeof(u32)))
  941. goto out;
  942. if (copy_to_user(user_msr_list->indices
  943. + num_msrs_to_save * sizeof(u32),
  944. &emulated_msrs,
  945. ARRAY_SIZE(emulated_msrs) * sizeof(u32)))
  946. goto out;
  947. r = 0;
  948. break;
  949. }
  950. case KVM_GET_SUPPORTED_CPUID: {
  951. struct kvm_cpuid2 __user *cpuid_arg = argp;
  952. struct kvm_cpuid2 cpuid;
  953. r = -EFAULT;
  954. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  955. goto out;
  956. r = kvm_dev_ioctl_get_supported_cpuid(&cpuid,
  957. cpuid_arg->entries);
  958. if (r)
  959. goto out;
  960. r = -EFAULT;
  961. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  962. goto out;
  963. r = 0;
  964. break;
  965. }
  966. default:
  967. r = -EINVAL;
  968. }
  969. out:
  970. return r;
  971. }
  972. void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  973. {
  974. kvm_x86_ops->vcpu_load(vcpu, cpu);
  975. kvm_request_guest_time_update(vcpu);
  976. }
  977. void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
  978. {
  979. kvm_x86_ops->vcpu_put(vcpu);
  980. kvm_put_guest_fpu(vcpu);
  981. }
  982. static int is_efer_nx(void)
  983. {
  984. u64 efer;
  985. rdmsrl(MSR_EFER, efer);
  986. return efer & EFER_NX;
  987. }
  988. static void cpuid_fix_nx_cap(struct kvm_vcpu *vcpu)
  989. {
  990. int i;
  991. struct kvm_cpuid_entry2 *e, *entry;
  992. entry = NULL;
  993. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  994. e = &vcpu->arch.cpuid_entries[i];
  995. if (e->function == 0x80000001) {
  996. entry = e;
  997. break;
  998. }
  999. }
  1000. if (entry && (entry->edx & (1 << 20)) && !is_efer_nx()) {
  1001. entry->edx &= ~(1 << 20);
  1002. printk(KERN_INFO "kvm: guest NX capability removed\n");
  1003. }
  1004. }
  1005. /* when an old userspace process fills a new kernel module */
  1006. static int kvm_vcpu_ioctl_set_cpuid(struct kvm_vcpu *vcpu,
  1007. struct kvm_cpuid *cpuid,
  1008. struct kvm_cpuid_entry __user *entries)
  1009. {
  1010. int r, i;
  1011. struct kvm_cpuid_entry *cpuid_entries;
  1012. r = -E2BIG;
  1013. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1014. goto out;
  1015. r = -ENOMEM;
  1016. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry) * cpuid->nent);
  1017. if (!cpuid_entries)
  1018. goto out;
  1019. r = -EFAULT;
  1020. if (copy_from_user(cpuid_entries, entries,
  1021. cpuid->nent * sizeof(struct kvm_cpuid_entry)))
  1022. goto out_free;
  1023. for (i = 0; i < cpuid->nent; i++) {
  1024. vcpu->arch.cpuid_entries[i].function = cpuid_entries[i].function;
  1025. vcpu->arch.cpuid_entries[i].eax = cpuid_entries[i].eax;
  1026. vcpu->arch.cpuid_entries[i].ebx = cpuid_entries[i].ebx;
  1027. vcpu->arch.cpuid_entries[i].ecx = cpuid_entries[i].ecx;
  1028. vcpu->arch.cpuid_entries[i].edx = cpuid_entries[i].edx;
  1029. vcpu->arch.cpuid_entries[i].index = 0;
  1030. vcpu->arch.cpuid_entries[i].flags = 0;
  1031. vcpu->arch.cpuid_entries[i].padding[0] = 0;
  1032. vcpu->arch.cpuid_entries[i].padding[1] = 0;
  1033. vcpu->arch.cpuid_entries[i].padding[2] = 0;
  1034. }
  1035. vcpu->arch.cpuid_nent = cpuid->nent;
  1036. cpuid_fix_nx_cap(vcpu);
  1037. r = 0;
  1038. out_free:
  1039. vfree(cpuid_entries);
  1040. out:
  1041. return r;
  1042. }
  1043. static int kvm_vcpu_ioctl_set_cpuid2(struct kvm_vcpu *vcpu,
  1044. struct kvm_cpuid2 *cpuid,
  1045. struct kvm_cpuid_entry2 __user *entries)
  1046. {
  1047. int r;
  1048. r = -E2BIG;
  1049. if (cpuid->nent > KVM_MAX_CPUID_ENTRIES)
  1050. goto out;
  1051. r = -EFAULT;
  1052. if (copy_from_user(&vcpu->arch.cpuid_entries, entries,
  1053. cpuid->nent * sizeof(struct kvm_cpuid_entry2)))
  1054. goto out;
  1055. vcpu->arch.cpuid_nent = cpuid->nent;
  1056. return 0;
  1057. out:
  1058. return r;
  1059. }
  1060. static int kvm_vcpu_ioctl_get_cpuid2(struct kvm_vcpu *vcpu,
  1061. struct kvm_cpuid2 *cpuid,
  1062. struct kvm_cpuid_entry2 __user *entries)
  1063. {
  1064. int r;
  1065. r = -E2BIG;
  1066. if (cpuid->nent < vcpu->arch.cpuid_nent)
  1067. goto out;
  1068. r = -EFAULT;
  1069. if (copy_to_user(entries, &vcpu->arch.cpuid_entries,
  1070. vcpu->arch.cpuid_nent * sizeof(struct kvm_cpuid_entry2)))
  1071. goto out;
  1072. return 0;
  1073. out:
  1074. cpuid->nent = vcpu->arch.cpuid_nent;
  1075. return r;
  1076. }
  1077. static void do_cpuid_1_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1078. u32 index)
  1079. {
  1080. entry->function = function;
  1081. entry->index = index;
  1082. cpuid_count(entry->function, entry->index,
  1083. &entry->eax, &entry->ebx, &entry->ecx, &entry->edx);
  1084. entry->flags = 0;
  1085. }
  1086. static void do_cpuid_ent(struct kvm_cpuid_entry2 *entry, u32 function,
  1087. u32 index, int *nent, int maxnent)
  1088. {
  1089. const u32 kvm_supported_word0_x86_features = bit(X86_FEATURE_FPU) |
  1090. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  1091. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  1092. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  1093. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  1094. bit(X86_FEATURE_SEP) | bit(X86_FEATURE_PGE) |
  1095. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  1096. bit(X86_FEATURE_CLFLSH) | bit(X86_FEATURE_MMX) |
  1097. bit(X86_FEATURE_FXSR) | bit(X86_FEATURE_XMM) |
  1098. bit(X86_FEATURE_XMM2) | bit(X86_FEATURE_SELFSNOOP);
  1099. const u32 kvm_supported_word1_x86_features = bit(X86_FEATURE_FPU) |
  1100. bit(X86_FEATURE_VME) | bit(X86_FEATURE_DE) |
  1101. bit(X86_FEATURE_PSE) | bit(X86_FEATURE_TSC) |
  1102. bit(X86_FEATURE_MSR) | bit(X86_FEATURE_PAE) |
  1103. bit(X86_FEATURE_CX8) | bit(X86_FEATURE_APIC) |
  1104. bit(X86_FEATURE_PGE) |
  1105. bit(X86_FEATURE_CMOV) | bit(X86_FEATURE_PSE36) |
  1106. bit(X86_FEATURE_MMX) | bit(X86_FEATURE_FXSR) |
  1107. bit(X86_FEATURE_SYSCALL) |
  1108. (bit(X86_FEATURE_NX) && is_efer_nx()) |
  1109. #ifdef CONFIG_X86_64
  1110. bit(X86_FEATURE_LM) |
  1111. #endif
  1112. bit(X86_FEATURE_FXSR_OPT) |
  1113. bit(X86_FEATURE_MMXEXT) |
  1114. bit(X86_FEATURE_3DNOWEXT) |
  1115. bit(X86_FEATURE_3DNOW);
  1116. const u32 kvm_supported_word3_x86_features =
  1117. bit(X86_FEATURE_XMM3) | bit(X86_FEATURE_CX16);
  1118. const u32 kvm_supported_word6_x86_features =
  1119. bit(X86_FEATURE_LAHF_LM) | bit(X86_FEATURE_CMP_LEGACY) |
  1120. bit(X86_FEATURE_SVM);
  1121. /* all calls to cpuid_count() should be made on the same cpu */
  1122. get_cpu();
  1123. do_cpuid_1_ent(entry, function, index);
  1124. ++*nent;
  1125. switch (function) {
  1126. case 0:
  1127. entry->eax = min(entry->eax, (u32)0xb);
  1128. break;
  1129. case 1:
  1130. entry->edx &= kvm_supported_word0_x86_features;
  1131. entry->ecx &= kvm_supported_word3_x86_features;
  1132. break;
  1133. /* function 2 entries are STATEFUL. That is, repeated cpuid commands
  1134. * may return different values. This forces us to get_cpu() before
  1135. * issuing the first command, and also to emulate this annoying behavior
  1136. * in kvm_emulate_cpuid() using KVM_CPUID_FLAG_STATE_READ_NEXT */
  1137. case 2: {
  1138. int t, times = entry->eax & 0xff;
  1139. entry->flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1140. entry->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  1141. for (t = 1; t < times && *nent < maxnent; ++t) {
  1142. do_cpuid_1_ent(&entry[t], function, 0);
  1143. entry[t].flags |= KVM_CPUID_FLAG_STATEFUL_FUNC;
  1144. ++*nent;
  1145. }
  1146. break;
  1147. }
  1148. /* function 4 and 0xb have additional index. */
  1149. case 4: {
  1150. int i, cache_type;
  1151. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1152. /* read more entries until cache_type is zero */
  1153. for (i = 1; *nent < maxnent; ++i) {
  1154. cache_type = entry[i - 1].eax & 0x1f;
  1155. if (!cache_type)
  1156. break;
  1157. do_cpuid_1_ent(&entry[i], function, i);
  1158. entry[i].flags |=
  1159. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1160. ++*nent;
  1161. }
  1162. break;
  1163. }
  1164. case 0xb: {
  1165. int i, level_type;
  1166. entry->flags |= KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1167. /* read more entries until level_type is zero */
  1168. for (i = 1; *nent < maxnent; ++i) {
  1169. level_type = entry[i - 1].ecx & 0xff00;
  1170. if (!level_type)
  1171. break;
  1172. do_cpuid_1_ent(&entry[i], function, i);
  1173. entry[i].flags |=
  1174. KVM_CPUID_FLAG_SIGNIFCANT_INDEX;
  1175. ++*nent;
  1176. }
  1177. break;
  1178. }
  1179. case 0x80000000:
  1180. entry->eax = min(entry->eax, 0x8000001a);
  1181. break;
  1182. case 0x80000001:
  1183. entry->edx &= kvm_supported_word1_x86_features;
  1184. entry->ecx &= kvm_supported_word6_x86_features;
  1185. break;
  1186. }
  1187. put_cpu();
  1188. }
  1189. static int kvm_dev_ioctl_get_supported_cpuid(struct kvm_cpuid2 *cpuid,
  1190. struct kvm_cpuid_entry2 __user *entries)
  1191. {
  1192. struct kvm_cpuid_entry2 *cpuid_entries;
  1193. int limit, nent = 0, r = -E2BIG;
  1194. u32 func;
  1195. if (cpuid->nent < 1)
  1196. goto out;
  1197. r = -ENOMEM;
  1198. cpuid_entries = vmalloc(sizeof(struct kvm_cpuid_entry2) * cpuid->nent);
  1199. if (!cpuid_entries)
  1200. goto out;
  1201. do_cpuid_ent(&cpuid_entries[0], 0, 0, &nent, cpuid->nent);
  1202. limit = cpuid_entries[0].eax;
  1203. for (func = 1; func <= limit && nent < cpuid->nent; ++func)
  1204. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1205. &nent, cpuid->nent);
  1206. r = -E2BIG;
  1207. if (nent >= cpuid->nent)
  1208. goto out_free;
  1209. do_cpuid_ent(&cpuid_entries[nent], 0x80000000, 0, &nent, cpuid->nent);
  1210. limit = cpuid_entries[nent - 1].eax;
  1211. for (func = 0x80000001; func <= limit && nent < cpuid->nent; ++func)
  1212. do_cpuid_ent(&cpuid_entries[nent], func, 0,
  1213. &nent, cpuid->nent);
  1214. r = -EFAULT;
  1215. if (copy_to_user(entries, cpuid_entries,
  1216. nent * sizeof(struct kvm_cpuid_entry2)))
  1217. goto out_free;
  1218. cpuid->nent = nent;
  1219. r = 0;
  1220. out_free:
  1221. vfree(cpuid_entries);
  1222. out:
  1223. return r;
  1224. }
  1225. static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
  1226. struct kvm_lapic_state *s)
  1227. {
  1228. vcpu_load(vcpu);
  1229. memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
  1230. vcpu_put(vcpu);
  1231. return 0;
  1232. }
  1233. static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
  1234. struct kvm_lapic_state *s)
  1235. {
  1236. vcpu_load(vcpu);
  1237. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1238. kvm_apic_post_state_restore(vcpu);
  1239. vcpu_put(vcpu);
  1240. return 0;
  1241. }
  1242. static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
  1243. struct kvm_interrupt *irq)
  1244. {
  1245. if (irq->irq < 0 || irq->irq >= 256)
  1246. return -EINVAL;
  1247. if (irqchip_in_kernel(vcpu->kvm))
  1248. return -ENXIO;
  1249. vcpu_load(vcpu);
  1250. set_bit(irq->irq, vcpu->arch.irq_pending);
  1251. set_bit(irq->irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  1252. vcpu_put(vcpu);
  1253. return 0;
  1254. }
  1255. static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
  1256. {
  1257. vcpu_load(vcpu);
  1258. kvm_inject_nmi(vcpu);
  1259. vcpu_put(vcpu);
  1260. return 0;
  1261. }
  1262. static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
  1263. struct kvm_tpr_access_ctl *tac)
  1264. {
  1265. if (tac->flags)
  1266. return -EINVAL;
  1267. vcpu->arch.tpr_access_reporting = !!tac->enabled;
  1268. return 0;
  1269. }
  1270. long kvm_arch_vcpu_ioctl(struct file *filp,
  1271. unsigned int ioctl, unsigned long arg)
  1272. {
  1273. struct kvm_vcpu *vcpu = filp->private_data;
  1274. void __user *argp = (void __user *)arg;
  1275. int r;
  1276. struct kvm_lapic_state *lapic = NULL;
  1277. switch (ioctl) {
  1278. case KVM_GET_LAPIC: {
  1279. lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1280. r = -ENOMEM;
  1281. if (!lapic)
  1282. goto out;
  1283. r = kvm_vcpu_ioctl_get_lapic(vcpu, lapic);
  1284. if (r)
  1285. goto out;
  1286. r = -EFAULT;
  1287. if (copy_to_user(argp, lapic, sizeof(struct kvm_lapic_state)))
  1288. goto out;
  1289. r = 0;
  1290. break;
  1291. }
  1292. case KVM_SET_LAPIC: {
  1293. lapic = kmalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
  1294. r = -ENOMEM;
  1295. if (!lapic)
  1296. goto out;
  1297. r = -EFAULT;
  1298. if (copy_from_user(lapic, argp, sizeof(struct kvm_lapic_state)))
  1299. goto out;
  1300. r = kvm_vcpu_ioctl_set_lapic(vcpu, lapic);
  1301. if (r)
  1302. goto out;
  1303. r = 0;
  1304. break;
  1305. }
  1306. case KVM_INTERRUPT: {
  1307. struct kvm_interrupt irq;
  1308. r = -EFAULT;
  1309. if (copy_from_user(&irq, argp, sizeof irq))
  1310. goto out;
  1311. r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
  1312. if (r)
  1313. goto out;
  1314. r = 0;
  1315. break;
  1316. }
  1317. case KVM_NMI: {
  1318. r = kvm_vcpu_ioctl_nmi(vcpu);
  1319. if (r)
  1320. goto out;
  1321. r = 0;
  1322. break;
  1323. }
  1324. case KVM_SET_CPUID: {
  1325. struct kvm_cpuid __user *cpuid_arg = argp;
  1326. struct kvm_cpuid cpuid;
  1327. r = -EFAULT;
  1328. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1329. goto out;
  1330. r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
  1331. if (r)
  1332. goto out;
  1333. break;
  1334. }
  1335. case KVM_SET_CPUID2: {
  1336. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1337. struct kvm_cpuid2 cpuid;
  1338. r = -EFAULT;
  1339. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1340. goto out;
  1341. r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
  1342. cpuid_arg->entries);
  1343. if (r)
  1344. goto out;
  1345. break;
  1346. }
  1347. case KVM_GET_CPUID2: {
  1348. struct kvm_cpuid2 __user *cpuid_arg = argp;
  1349. struct kvm_cpuid2 cpuid;
  1350. r = -EFAULT;
  1351. if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
  1352. goto out;
  1353. r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
  1354. cpuid_arg->entries);
  1355. if (r)
  1356. goto out;
  1357. r = -EFAULT;
  1358. if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
  1359. goto out;
  1360. r = 0;
  1361. break;
  1362. }
  1363. case KVM_GET_MSRS:
  1364. r = msr_io(vcpu, argp, kvm_get_msr, 1);
  1365. break;
  1366. case KVM_SET_MSRS:
  1367. r = msr_io(vcpu, argp, do_set_msr, 0);
  1368. break;
  1369. case KVM_TPR_ACCESS_REPORTING: {
  1370. struct kvm_tpr_access_ctl tac;
  1371. r = -EFAULT;
  1372. if (copy_from_user(&tac, argp, sizeof tac))
  1373. goto out;
  1374. r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
  1375. if (r)
  1376. goto out;
  1377. r = -EFAULT;
  1378. if (copy_to_user(argp, &tac, sizeof tac))
  1379. goto out;
  1380. r = 0;
  1381. break;
  1382. };
  1383. case KVM_SET_VAPIC_ADDR: {
  1384. struct kvm_vapic_addr va;
  1385. r = -EINVAL;
  1386. if (!irqchip_in_kernel(vcpu->kvm))
  1387. goto out;
  1388. r = -EFAULT;
  1389. if (copy_from_user(&va, argp, sizeof va))
  1390. goto out;
  1391. r = 0;
  1392. kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
  1393. break;
  1394. }
  1395. default:
  1396. r = -EINVAL;
  1397. }
  1398. out:
  1399. if (lapic)
  1400. kfree(lapic);
  1401. return r;
  1402. }
  1403. static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
  1404. {
  1405. int ret;
  1406. if (addr > (unsigned int)(-3 * PAGE_SIZE))
  1407. return -1;
  1408. ret = kvm_x86_ops->set_tss_addr(kvm, addr);
  1409. return ret;
  1410. }
  1411. static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
  1412. u32 kvm_nr_mmu_pages)
  1413. {
  1414. if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
  1415. return -EINVAL;
  1416. down_write(&kvm->slots_lock);
  1417. kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
  1418. kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
  1419. up_write(&kvm->slots_lock);
  1420. return 0;
  1421. }
  1422. static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
  1423. {
  1424. return kvm->arch.n_alloc_mmu_pages;
  1425. }
  1426. gfn_t unalias_gfn(struct kvm *kvm, gfn_t gfn)
  1427. {
  1428. int i;
  1429. struct kvm_mem_alias *alias;
  1430. for (i = 0; i < kvm->arch.naliases; ++i) {
  1431. alias = &kvm->arch.aliases[i];
  1432. if (gfn >= alias->base_gfn
  1433. && gfn < alias->base_gfn + alias->npages)
  1434. return alias->target_gfn + gfn - alias->base_gfn;
  1435. }
  1436. return gfn;
  1437. }
  1438. /*
  1439. * Set a new alias region. Aliases map a portion of physical memory into
  1440. * another portion. This is useful for memory windows, for example the PC
  1441. * VGA region.
  1442. */
  1443. static int kvm_vm_ioctl_set_memory_alias(struct kvm *kvm,
  1444. struct kvm_memory_alias *alias)
  1445. {
  1446. int r, n;
  1447. struct kvm_mem_alias *p;
  1448. r = -EINVAL;
  1449. /* General sanity checks */
  1450. if (alias->memory_size & (PAGE_SIZE - 1))
  1451. goto out;
  1452. if (alias->guest_phys_addr & (PAGE_SIZE - 1))
  1453. goto out;
  1454. if (alias->slot >= KVM_ALIAS_SLOTS)
  1455. goto out;
  1456. if (alias->guest_phys_addr + alias->memory_size
  1457. < alias->guest_phys_addr)
  1458. goto out;
  1459. if (alias->target_phys_addr + alias->memory_size
  1460. < alias->target_phys_addr)
  1461. goto out;
  1462. down_write(&kvm->slots_lock);
  1463. spin_lock(&kvm->mmu_lock);
  1464. p = &kvm->arch.aliases[alias->slot];
  1465. p->base_gfn = alias->guest_phys_addr >> PAGE_SHIFT;
  1466. p->npages = alias->memory_size >> PAGE_SHIFT;
  1467. p->target_gfn = alias->target_phys_addr >> PAGE_SHIFT;
  1468. for (n = KVM_ALIAS_SLOTS; n > 0; --n)
  1469. if (kvm->arch.aliases[n - 1].npages)
  1470. break;
  1471. kvm->arch.naliases = n;
  1472. spin_unlock(&kvm->mmu_lock);
  1473. kvm_mmu_zap_all(kvm);
  1474. up_write(&kvm->slots_lock);
  1475. return 0;
  1476. out:
  1477. return r;
  1478. }
  1479. static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1480. {
  1481. int r;
  1482. r = 0;
  1483. switch (chip->chip_id) {
  1484. case KVM_IRQCHIP_PIC_MASTER:
  1485. memcpy(&chip->chip.pic,
  1486. &pic_irqchip(kvm)->pics[0],
  1487. sizeof(struct kvm_pic_state));
  1488. break;
  1489. case KVM_IRQCHIP_PIC_SLAVE:
  1490. memcpy(&chip->chip.pic,
  1491. &pic_irqchip(kvm)->pics[1],
  1492. sizeof(struct kvm_pic_state));
  1493. break;
  1494. case KVM_IRQCHIP_IOAPIC:
  1495. memcpy(&chip->chip.ioapic,
  1496. ioapic_irqchip(kvm),
  1497. sizeof(struct kvm_ioapic_state));
  1498. break;
  1499. default:
  1500. r = -EINVAL;
  1501. break;
  1502. }
  1503. return r;
  1504. }
  1505. static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
  1506. {
  1507. int r;
  1508. r = 0;
  1509. switch (chip->chip_id) {
  1510. case KVM_IRQCHIP_PIC_MASTER:
  1511. memcpy(&pic_irqchip(kvm)->pics[0],
  1512. &chip->chip.pic,
  1513. sizeof(struct kvm_pic_state));
  1514. break;
  1515. case KVM_IRQCHIP_PIC_SLAVE:
  1516. memcpy(&pic_irqchip(kvm)->pics[1],
  1517. &chip->chip.pic,
  1518. sizeof(struct kvm_pic_state));
  1519. break;
  1520. case KVM_IRQCHIP_IOAPIC:
  1521. memcpy(ioapic_irqchip(kvm),
  1522. &chip->chip.ioapic,
  1523. sizeof(struct kvm_ioapic_state));
  1524. break;
  1525. default:
  1526. r = -EINVAL;
  1527. break;
  1528. }
  1529. kvm_pic_update_irq(pic_irqchip(kvm));
  1530. return r;
  1531. }
  1532. static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1533. {
  1534. int r = 0;
  1535. memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
  1536. return r;
  1537. }
  1538. static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
  1539. {
  1540. int r = 0;
  1541. memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
  1542. kvm_pit_load_count(kvm, 0, ps->channels[0].count);
  1543. return r;
  1544. }
  1545. static int kvm_vm_ioctl_reinject(struct kvm *kvm,
  1546. struct kvm_reinject_control *control)
  1547. {
  1548. if (!kvm->arch.vpit)
  1549. return -ENXIO;
  1550. kvm->arch.vpit->pit_state.pit_timer.reinject = control->pit_reinject;
  1551. return 0;
  1552. }
  1553. /*
  1554. * Get (and clear) the dirty memory log for a memory slot.
  1555. */
  1556. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm,
  1557. struct kvm_dirty_log *log)
  1558. {
  1559. int r;
  1560. int n;
  1561. struct kvm_memory_slot *memslot;
  1562. int is_dirty = 0;
  1563. down_write(&kvm->slots_lock);
  1564. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1565. if (r)
  1566. goto out;
  1567. /* If nothing is dirty, don't bother messing with page tables. */
  1568. if (is_dirty) {
  1569. kvm_mmu_slot_remove_write_access(kvm, log->slot);
  1570. kvm_flush_remote_tlbs(kvm);
  1571. memslot = &kvm->memslots[log->slot];
  1572. n = ALIGN(memslot->npages, BITS_PER_LONG) / 8;
  1573. memset(memslot->dirty_bitmap, 0, n);
  1574. }
  1575. r = 0;
  1576. out:
  1577. up_write(&kvm->slots_lock);
  1578. return r;
  1579. }
  1580. long kvm_arch_vm_ioctl(struct file *filp,
  1581. unsigned int ioctl, unsigned long arg)
  1582. {
  1583. struct kvm *kvm = filp->private_data;
  1584. void __user *argp = (void __user *)arg;
  1585. int r = -EINVAL;
  1586. /*
  1587. * This union makes it completely explicit to gcc-3.x
  1588. * that these two variables' stack usage should be
  1589. * combined, not added together.
  1590. */
  1591. union {
  1592. struct kvm_pit_state ps;
  1593. struct kvm_memory_alias alias;
  1594. } u;
  1595. switch (ioctl) {
  1596. case KVM_SET_TSS_ADDR:
  1597. r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
  1598. if (r < 0)
  1599. goto out;
  1600. break;
  1601. case KVM_SET_MEMORY_REGION: {
  1602. struct kvm_memory_region kvm_mem;
  1603. struct kvm_userspace_memory_region kvm_userspace_mem;
  1604. r = -EFAULT;
  1605. if (copy_from_user(&kvm_mem, argp, sizeof kvm_mem))
  1606. goto out;
  1607. kvm_userspace_mem.slot = kvm_mem.slot;
  1608. kvm_userspace_mem.flags = kvm_mem.flags;
  1609. kvm_userspace_mem.guest_phys_addr = kvm_mem.guest_phys_addr;
  1610. kvm_userspace_mem.memory_size = kvm_mem.memory_size;
  1611. r = kvm_vm_ioctl_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1612. if (r)
  1613. goto out;
  1614. break;
  1615. }
  1616. case KVM_SET_NR_MMU_PAGES:
  1617. r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
  1618. if (r)
  1619. goto out;
  1620. break;
  1621. case KVM_GET_NR_MMU_PAGES:
  1622. r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
  1623. break;
  1624. case KVM_SET_MEMORY_ALIAS:
  1625. r = -EFAULT;
  1626. if (copy_from_user(&u.alias, argp, sizeof(struct kvm_memory_alias)))
  1627. goto out;
  1628. r = kvm_vm_ioctl_set_memory_alias(kvm, &u.alias);
  1629. if (r)
  1630. goto out;
  1631. break;
  1632. case KVM_CREATE_IRQCHIP:
  1633. r = -ENOMEM;
  1634. kvm->arch.vpic = kvm_create_pic(kvm);
  1635. if (kvm->arch.vpic) {
  1636. r = kvm_ioapic_init(kvm);
  1637. if (r) {
  1638. kfree(kvm->arch.vpic);
  1639. kvm->arch.vpic = NULL;
  1640. goto out;
  1641. }
  1642. } else
  1643. goto out;
  1644. r = kvm_setup_default_irq_routing(kvm);
  1645. if (r) {
  1646. kfree(kvm->arch.vpic);
  1647. kfree(kvm->arch.vioapic);
  1648. goto out;
  1649. }
  1650. break;
  1651. case KVM_CREATE_PIT:
  1652. mutex_lock(&kvm->lock);
  1653. r = -EEXIST;
  1654. if (kvm->arch.vpit)
  1655. goto create_pit_unlock;
  1656. r = -ENOMEM;
  1657. kvm->arch.vpit = kvm_create_pit(kvm);
  1658. if (kvm->arch.vpit)
  1659. r = 0;
  1660. create_pit_unlock:
  1661. mutex_unlock(&kvm->lock);
  1662. break;
  1663. case KVM_IRQ_LINE_STATUS:
  1664. case KVM_IRQ_LINE: {
  1665. struct kvm_irq_level irq_event;
  1666. r = -EFAULT;
  1667. if (copy_from_user(&irq_event, argp, sizeof irq_event))
  1668. goto out;
  1669. if (irqchip_in_kernel(kvm)) {
  1670. __s32 status;
  1671. mutex_lock(&kvm->lock);
  1672. status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
  1673. irq_event.irq, irq_event.level);
  1674. mutex_unlock(&kvm->lock);
  1675. if (ioctl == KVM_IRQ_LINE_STATUS) {
  1676. irq_event.status = status;
  1677. if (copy_to_user(argp, &irq_event,
  1678. sizeof irq_event))
  1679. goto out;
  1680. }
  1681. r = 0;
  1682. }
  1683. break;
  1684. }
  1685. case KVM_GET_IRQCHIP: {
  1686. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1687. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1688. r = -ENOMEM;
  1689. if (!chip)
  1690. goto out;
  1691. r = -EFAULT;
  1692. if (copy_from_user(chip, argp, sizeof *chip))
  1693. goto get_irqchip_out;
  1694. r = -ENXIO;
  1695. if (!irqchip_in_kernel(kvm))
  1696. goto get_irqchip_out;
  1697. r = kvm_vm_ioctl_get_irqchip(kvm, chip);
  1698. if (r)
  1699. goto get_irqchip_out;
  1700. r = -EFAULT;
  1701. if (copy_to_user(argp, chip, sizeof *chip))
  1702. goto get_irqchip_out;
  1703. r = 0;
  1704. get_irqchip_out:
  1705. kfree(chip);
  1706. if (r)
  1707. goto out;
  1708. break;
  1709. }
  1710. case KVM_SET_IRQCHIP: {
  1711. /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
  1712. struct kvm_irqchip *chip = kmalloc(sizeof(*chip), GFP_KERNEL);
  1713. r = -ENOMEM;
  1714. if (!chip)
  1715. goto out;
  1716. r = -EFAULT;
  1717. if (copy_from_user(chip, argp, sizeof *chip))
  1718. goto set_irqchip_out;
  1719. r = -ENXIO;
  1720. if (!irqchip_in_kernel(kvm))
  1721. goto set_irqchip_out;
  1722. r = kvm_vm_ioctl_set_irqchip(kvm, chip);
  1723. if (r)
  1724. goto set_irqchip_out;
  1725. r = 0;
  1726. set_irqchip_out:
  1727. kfree(chip);
  1728. if (r)
  1729. goto out;
  1730. break;
  1731. }
  1732. case KVM_GET_PIT: {
  1733. r = -EFAULT;
  1734. if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
  1735. goto out;
  1736. r = -ENXIO;
  1737. if (!kvm->arch.vpit)
  1738. goto out;
  1739. r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
  1740. if (r)
  1741. goto out;
  1742. r = -EFAULT;
  1743. if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
  1744. goto out;
  1745. r = 0;
  1746. break;
  1747. }
  1748. case KVM_SET_PIT: {
  1749. r = -EFAULT;
  1750. if (copy_from_user(&u.ps, argp, sizeof u.ps))
  1751. goto out;
  1752. r = -ENXIO;
  1753. if (!kvm->arch.vpit)
  1754. goto out;
  1755. r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
  1756. if (r)
  1757. goto out;
  1758. r = 0;
  1759. break;
  1760. }
  1761. case KVM_REINJECT_CONTROL: {
  1762. struct kvm_reinject_control control;
  1763. r = -EFAULT;
  1764. if (copy_from_user(&control, argp, sizeof(control)))
  1765. goto out;
  1766. r = kvm_vm_ioctl_reinject(kvm, &control);
  1767. if (r)
  1768. goto out;
  1769. r = 0;
  1770. break;
  1771. }
  1772. default:
  1773. ;
  1774. }
  1775. out:
  1776. return r;
  1777. }
  1778. static void kvm_init_msr_list(void)
  1779. {
  1780. u32 dummy[2];
  1781. unsigned i, j;
  1782. for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
  1783. if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
  1784. continue;
  1785. if (j < i)
  1786. msrs_to_save[j] = msrs_to_save[i];
  1787. j++;
  1788. }
  1789. num_msrs_to_save = j;
  1790. }
  1791. /*
  1792. * Only apic need an MMIO device hook, so shortcut now..
  1793. */
  1794. static struct kvm_io_device *vcpu_find_pervcpu_dev(struct kvm_vcpu *vcpu,
  1795. gpa_t addr, int len,
  1796. int is_write)
  1797. {
  1798. struct kvm_io_device *dev;
  1799. if (vcpu->arch.apic) {
  1800. dev = &vcpu->arch.apic->dev;
  1801. if (dev->in_range(dev, addr, len, is_write))
  1802. return dev;
  1803. }
  1804. return NULL;
  1805. }
  1806. static struct kvm_io_device *vcpu_find_mmio_dev(struct kvm_vcpu *vcpu,
  1807. gpa_t addr, int len,
  1808. int is_write)
  1809. {
  1810. struct kvm_io_device *dev;
  1811. dev = vcpu_find_pervcpu_dev(vcpu, addr, len, is_write);
  1812. if (dev == NULL)
  1813. dev = kvm_io_bus_find_dev(&vcpu->kvm->mmio_bus, addr, len,
  1814. is_write);
  1815. return dev;
  1816. }
  1817. static int kvm_read_guest_virt(gva_t addr, void *val, unsigned int bytes,
  1818. struct kvm_vcpu *vcpu)
  1819. {
  1820. void *data = val;
  1821. int r = X86EMUL_CONTINUE;
  1822. while (bytes) {
  1823. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1824. unsigned offset = addr & (PAGE_SIZE-1);
  1825. unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
  1826. int ret;
  1827. if (gpa == UNMAPPED_GVA) {
  1828. r = X86EMUL_PROPAGATE_FAULT;
  1829. goto out;
  1830. }
  1831. ret = kvm_read_guest(vcpu->kvm, gpa, data, toread);
  1832. if (ret < 0) {
  1833. r = X86EMUL_UNHANDLEABLE;
  1834. goto out;
  1835. }
  1836. bytes -= toread;
  1837. data += toread;
  1838. addr += toread;
  1839. }
  1840. out:
  1841. return r;
  1842. }
  1843. static int kvm_write_guest_virt(gva_t addr, void *val, unsigned int bytes,
  1844. struct kvm_vcpu *vcpu)
  1845. {
  1846. void *data = val;
  1847. int r = X86EMUL_CONTINUE;
  1848. while (bytes) {
  1849. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1850. unsigned offset = addr & (PAGE_SIZE-1);
  1851. unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
  1852. int ret;
  1853. if (gpa == UNMAPPED_GVA) {
  1854. r = X86EMUL_PROPAGATE_FAULT;
  1855. goto out;
  1856. }
  1857. ret = kvm_write_guest(vcpu->kvm, gpa, data, towrite);
  1858. if (ret < 0) {
  1859. r = X86EMUL_UNHANDLEABLE;
  1860. goto out;
  1861. }
  1862. bytes -= towrite;
  1863. data += towrite;
  1864. addr += towrite;
  1865. }
  1866. out:
  1867. return r;
  1868. }
  1869. static int emulator_read_emulated(unsigned long addr,
  1870. void *val,
  1871. unsigned int bytes,
  1872. struct kvm_vcpu *vcpu)
  1873. {
  1874. struct kvm_io_device *mmio_dev;
  1875. gpa_t gpa;
  1876. if (vcpu->mmio_read_completed) {
  1877. memcpy(val, vcpu->mmio_data, bytes);
  1878. vcpu->mmio_read_completed = 0;
  1879. return X86EMUL_CONTINUE;
  1880. }
  1881. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1882. /* For APIC access vmexit */
  1883. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1884. goto mmio;
  1885. if (kvm_read_guest_virt(addr, val, bytes, vcpu)
  1886. == X86EMUL_CONTINUE)
  1887. return X86EMUL_CONTINUE;
  1888. if (gpa == UNMAPPED_GVA)
  1889. return X86EMUL_PROPAGATE_FAULT;
  1890. mmio:
  1891. /*
  1892. * Is this MMIO handled locally?
  1893. */
  1894. mutex_lock(&vcpu->kvm->lock);
  1895. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 0);
  1896. if (mmio_dev) {
  1897. kvm_iodevice_read(mmio_dev, gpa, bytes, val);
  1898. mutex_unlock(&vcpu->kvm->lock);
  1899. return X86EMUL_CONTINUE;
  1900. }
  1901. mutex_unlock(&vcpu->kvm->lock);
  1902. vcpu->mmio_needed = 1;
  1903. vcpu->mmio_phys_addr = gpa;
  1904. vcpu->mmio_size = bytes;
  1905. vcpu->mmio_is_write = 0;
  1906. return X86EMUL_UNHANDLEABLE;
  1907. }
  1908. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  1909. const void *val, int bytes)
  1910. {
  1911. int ret;
  1912. ret = kvm_write_guest(vcpu->kvm, gpa, val, bytes);
  1913. if (ret < 0)
  1914. return 0;
  1915. kvm_mmu_pte_write(vcpu, gpa, val, bytes, 1);
  1916. return 1;
  1917. }
  1918. static int emulator_write_emulated_onepage(unsigned long addr,
  1919. const void *val,
  1920. unsigned int bytes,
  1921. struct kvm_vcpu *vcpu)
  1922. {
  1923. struct kvm_io_device *mmio_dev;
  1924. gpa_t gpa;
  1925. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1926. if (gpa == UNMAPPED_GVA) {
  1927. kvm_inject_page_fault(vcpu, addr, 2);
  1928. return X86EMUL_PROPAGATE_FAULT;
  1929. }
  1930. /* For APIC access vmexit */
  1931. if ((gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1932. goto mmio;
  1933. if (emulator_write_phys(vcpu, gpa, val, bytes))
  1934. return X86EMUL_CONTINUE;
  1935. mmio:
  1936. /*
  1937. * Is this MMIO handled locally?
  1938. */
  1939. mutex_lock(&vcpu->kvm->lock);
  1940. mmio_dev = vcpu_find_mmio_dev(vcpu, gpa, bytes, 1);
  1941. if (mmio_dev) {
  1942. kvm_iodevice_write(mmio_dev, gpa, bytes, val);
  1943. mutex_unlock(&vcpu->kvm->lock);
  1944. return X86EMUL_CONTINUE;
  1945. }
  1946. mutex_unlock(&vcpu->kvm->lock);
  1947. vcpu->mmio_needed = 1;
  1948. vcpu->mmio_phys_addr = gpa;
  1949. vcpu->mmio_size = bytes;
  1950. vcpu->mmio_is_write = 1;
  1951. memcpy(vcpu->mmio_data, val, bytes);
  1952. return X86EMUL_CONTINUE;
  1953. }
  1954. int emulator_write_emulated(unsigned long addr,
  1955. const void *val,
  1956. unsigned int bytes,
  1957. struct kvm_vcpu *vcpu)
  1958. {
  1959. /* Crossing a page boundary? */
  1960. if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
  1961. int rc, now;
  1962. now = -addr & ~PAGE_MASK;
  1963. rc = emulator_write_emulated_onepage(addr, val, now, vcpu);
  1964. if (rc != X86EMUL_CONTINUE)
  1965. return rc;
  1966. addr += now;
  1967. val += now;
  1968. bytes -= now;
  1969. }
  1970. return emulator_write_emulated_onepage(addr, val, bytes, vcpu);
  1971. }
  1972. EXPORT_SYMBOL_GPL(emulator_write_emulated);
  1973. static int emulator_cmpxchg_emulated(unsigned long addr,
  1974. const void *old,
  1975. const void *new,
  1976. unsigned int bytes,
  1977. struct kvm_vcpu *vcpu)
  1978. {
  1979. static int reported;
  1980. if (!reported) {
  1981. reported = 1;
  1982. printk(KERN_WARNING "kvm: emulating exchange as write\n");
  1983. }
  1984. #ifndef CONFIG_X86_64
  1985. /* guests cmpxchg8b have to be emulated atomically */
  1986. if (bytes == 8) {
  1987. gpa_t gpa;
  1988. struct page *page;
  1989. char *kaddr;
  1990. u64 val;
  1991. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, addr);
  1992. if (gpa == UNMAPPED_GVA ||
  1993. (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
  1994. goto emul_write;
  1995. if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
  1996. goto emul_write;
  1997. val = *(u64 *)new;
  1998. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1999. kaddr = kmap_atomic(page, KM_USER0);
  2000. set_64bit((u64 *)(kaddr + offset_in_page(gpa)), val);
  2001. kunmap_atomic(kaddr, KM_USER0);
  2002. kvm_release_page_dirty(page);
  2003. }
  2004. emul_write:
  2005. #endif
  2006. return emulator_write_emulated(addr, new, bytes, vcpu);
  2007. }
  2008. static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2009. {
  2010. return kvm_x86_ops->get_segment_base(vcpu, seg);
  2011. }
  2012. int emulate_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  2013. {
  2014. kvm_mmu_invlpg(vcpu, address);
  2015. return X86EMUL_CONTINUE;
  2016. }
  2017. int emulate_clts(struct kvm_vcpu *vcpu)
  2018. {
  2019. KVMTRACE_0D(CLTS, vcpu, handler);
  2020. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 & ~X86_CR0_TS);
  2021. return X86EMUL_CONTINUE;
  2022. }
  2023. int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long *dest)
  2024. {
  2025. struct kvm_vcpu *vcpu = ctxt->vcpu;
  2026. switch (dr) {
  2027. case 0 ... 3:
  2028. *dest = kvm_x86_ops->get_dr(vcpu, dr);
  2029. return X86EMUL_CONTINUE;
  2030. default:
  2031. pr_unimpl(vcpu, "%s: unexpected dr %u\n", __func__, dr);
  2032. return X86EMUL_UNHANDLEABLE;
  2033. }
  2034. }
  2035. int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr, unsigned long value)
  2036. {
  2037. unsigned long mask = (ctxt->mode == X86EMUL_MODE_PROT64) ? ~0ULL : ~0U;
  2038. int exception;
  2039. kvm_x86_ops->set_dr(ctxt->vcpu, dr, value & mask, &exception);
  2040. if (exception) {
  2041. /* FIXME: better handling */
  2042. return X86EMUL_UNHANDLEABLE;
  2043. }
  2044. return X86EMUL_CONTINUE;
  2045. }
  2046. void kvm_report_emulation_failure(struct kvm_vcpu *vcpu, const char *context)
  2047. {
  2048. u8 opcodes[4];
  2049. unsigned long rip = kvm_rip_read(vcpu);
  2050. unsigned long rip_linear;
  2051. if (!printk_ratelimit())
  2052. return;
  2053. rip_linear = rip + get_segment_base(vcpu, VCPU_SREG_CS);
  2054. kvm_read_guest_virt(rip_linear, (void *)opcodes, 4, vcpu);
  2055. printk(KERN_ERR "emulation failed (%s) rip %lx %02x %02x %02x %02x\n",
  2056. context, rip, opcodes[0], opcodes[1], opcodes[2], opcodes[3]);
  2057. }
  2058. EXPORT_SYMBOL_GPL(kvm_report_emulation_failure);
  2059. static struct x86_emulate_ops emulate_ops = {
  2060. .read_std = kvm_read_guest_virt,
  2061. .read_emulated = emulator_read_emulated,
  2062. .write_emulated = emulator_write_emulated,
  2063. .cmpxchg_emulated = emulator_cmpxchg_emulated,
  2064. };
  2065. static void cache_all_regs(struct kvm_vcpu *vcpu)
  2066. {
  2067. kvm_register_read(vcpu, VCPU_REGS_RAX);
  2068. kvm_register_read(vcpu, VCPU_REGS_RSP);
  2069. kvm_register_read(vcpu, VCPU_REGS_RIP);
  2070. vcpu->arch.regs_dirty = ~0;
  2071. }
  2072. int emulate_instruction(struct kvm_vcpu *vcpu,
  2073. struct kvm_run *run,
  2074. unsigned long cr2,
  2075. u16 error_code,
  2076. int emulation_type)
  2077. {
  2078. int r;
  2079. struct decode_cache *c;
  2080. kvm_clear_exception_queue(vcpu);
  2081. vcpu->arch.mmio_fault_cr2 = cr2;
  2082. /*
  2083. * TODO: fix x86_emulate.c to use guest_read/write_register
  2084. * instead of direct ->regs accesses, can save hundred cycles
  2085. * on Intel for instructions that don't read/change RSP, for
  2086. * for example.
  2087. */
  2088. cache_all_regs(vcpu);
  2089. vcpu->mmio_is_write = 0;
  2090. vcpu->arch.pio.string = 0;
  2091. if (!(emulation_type & EMULTYPE_NO_DECODE)) {
  2092. int cs_db, cs_l;
  2093. kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
  2094. vcpu->arch.emulate_ctxt.vcpu = vcpu;
  2095. vcpu->arch.emulate_ctxt.eflags = kvm_x86_ops->get_rflags(vcpu);
  2096. vcpu->arch.emulate_ctxt.mode =
  2097. (vcpu->arch.emulate_ctxt.eflags & X86_EFLAGS_VM)
  2098. ? X86EMUL_MODE_REAL : cs_l
  2099. ? X86EMUL_MODE_PROT64 : cs_db
  2100. ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  2101. r = x86_decode_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2102. /* Reject the instructions other than VMCALL/VMMCALL when
  2103. * try to emulate invalid opcode */
  2104. c = &vcpu->arch.emulate_ctxt.decode;
  2105. if ((emulation_type & EMULTYPE_TRAP_UD) &&
  2106. (!(c->twobyte && c->b == 0x01 &&
  2107. (c->modrm_reg == 0 || c->modrm_reg == 3) &&
  2108. c->modrm_mod == 3 && c->modrm_rm == 1)))
  2109. return EMULATE_FAIL;
  2110. ++vcpu->stat.insn_emulation;
  2111. if (r) {
  2112. ++vcpu->stat.insn_emulation_fail;
  2113. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2114. return EMULATE_DONE;
  2115. return EMULATE_FAIL;
  2116. }
  2117. }
  2118. r = x86_emulate_insn(&vcpu->arch.emulate_ctxt, &emulate_ops);
  2119. if (vcpu->arch.pio.string)
  2120. return EMULATE_DO_MMIO;
  2121. if ((r || vcpu->mmio_is_write) && run) {
  2122. run->exit_reason = KVM_EXIT_MMIO;
  2123. run->mmio.phys_addr = vcpu->mmio_phys_addr;
  2124. memcpy(run->mmio.data, vcpu->mmio_data, 8);
  2125. run->mmio.len = vcpu->mmio_size;
  2126. run->mmio.is_write = vcpu->mmio_is_write;
  2127. }
  2128. if (r) {
  2129. if (kvm_mmu_unprotect_page_virt(vcpu, cr2))
  2130. return EMULATE_DONE;
  2131. if (!vcpu->mmio_needed) {
  2132. kvm_report_emulation_failure(vcpu, "mmio");
  2133. return EMULATE_FAIL;
  2134. }
  2135. return EMULATE_DO_MMIO;
  2136. }
  2137. kvm_x86_ops->set_rflags(vcpu, vcpu->arch.emulate_ctxt.eflags);
  2138. if (vcpu->mmio_is_write) {
  2139. vcpu->mmio_needed = 0;
  2140. return EMULATE_DO_MMIO;
  2141. }
  2142. return EMULATE_DONE;
  2143. }
  2144. EXPORT_SYMBOL_GPL(emulate_instruction);
  2145. static int pio_copy_data(struct kvm_vcpu *vcpu)
  2146. {
  2147. void *p = vcpu->arch.pio_data;
  2148. gva_t q = vcpu->arch.pio.guest_gva;
  2149. unsigned bytes;
  2150. int ret;
  2151. bytes = vcpu->arch.pio.size * vcpu->arch.pio.cur_count;
  2152. if (vcpu->arch.pio.in)
  2153. ret = kvm_write_guest_virt(q, p, bytes, vcpu);
  2154. else
  2155. ret = kvm_read_guest_virt(q, p, bytes, vcpu);
  2156. return ret;
  2157. }
  2158. int complete_pio(struct kvm_vcpu *vcpu)
  2159. {
  2160. struct kvm_pio_request *io = &vcpu->arch.pio;
  2161. long delta;
  2162. int r;
  2163. unsigned long val;
  2164. if (!io->string) {
  2165. if (io->in) {
  2166. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2167. memcpy(&val, vcpu->arch.pio_data, io->size);
  2168. kvm_register_write(vcpu, VCPU_REGS_RAX, val);
  2169. }
  2170. } else {
  2171. if (io->in) {
  2172. r = pio_copy_data(vcpu);
  2173. if (r)
  2174. return r;
  2175. }
  2176. delta = 1;
  2177. if (io->rep) {
  2178. delta *= io->cur_count;
  2179. /*
  2180. * The size of the register should really depend on
  2181. * current address size.
  2182. */
  2183. val = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2184. val -= delta;
  2185. kvm_register_write(vcpu, VCPU_REGS_RCX, val);
  2186. }
  2187. if (io->down)
  2188. delta = -delta;
  2189. delta *= io->size;
  2190. if (io->in) {
  2191. val = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2192. val += delta;
  2193. kvm_register_write(vcpu, VCPU_REGS_RDI, val);
  2194. } else {
  2195. val = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2196. val += delta;
  2197. kvm_register_write(vcpu, VCPU_REGS_RSI, val);
  2198. }
  2199. }
  2200. io->count -= io->cur_count;
  2201. io->cur_count = 0;
  2202. return 0;
  2203. }
  2204. static void kernel_pio(struct kvm_io_device *pio_dev,
  2205. struct kvm_vcpu *vcpu,
  2206. void *pd)
  2207. {
  2208. /* TODO: String I/O for in kernel device */
  2209. mutex_lock(&vcpu->kvm->lock);
  2210. if (vcpu->arch.pio.in)
  2211. kvm_iodevice_read(pio_dev, vcpu->arch.pio.port,
  2212. vcpu->arch.pio.size,
  2213. pd);
  2214. else
  2215. kvm_iodevice_write(pio_dev, vcpu->arch.pio.port,
  2216. vcpu->arch.pio.size,
  2217. pd);
  2218. mutex_unlock(&vcpu->kvm->lock);
  2219. }
  2220. static void pio_string_write(struct kvm_io_device *pio_dev,
  2221. struct kvm_vcpu *vcpu)
  2222. {
  2223. struct kvm_pio_request *io = &vcpu->arch.pio;
  2224. void *pd = vcpu->arch.pio_data;
  2225. int i;
  2226. mutex_lock(&vcpu->kvm->lock);
  2227. for (i = 0; i < io->cur_count; i++) {
  2228. kvm_iodevice_write(pio_dev, io->port,
  2229. io->size,
  2230. pd);
  2231. pd += io->size;
  2232. }
  2233. mutex_unlock(&vcpu->kvm->lock);
  2234. }
  2235. static struct kvm_io_device *vcpu_find_pio_dev(struct kvm_vcpu *vcpu,
  2236. gpa_t addr, int len,
  2237. int is_write)
  2238. {
  2239. return kvm_io_bus_find_dev(&vcpu->kvm->pio_bus, addr, len, is_write);
  2240. }
  2241. int kvm_emulate_pio(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2242. int size, unsigned port)
  2243. {
  2244. struct kvm_io_device *pio_dev;
  2245. unsigned long val;
  2246. vcpu->run->exit_reason = KVM_EXIT_IO;
  2247. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2248. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2249. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2250. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = 1;
  2251. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2252. vcpu->arch.pio.in = in;
  2253. vcpu->arch.pio.string = 0;
  2254. vcpu->arch.pio.down = 0;
  2255. vcpu->arch.pio.rep = 0;
  2256. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2257. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2258. handler);
  2259. else
  2260. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2261. handler);
  2262. val = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2263. memcpy(vcpu->arch.pio_data, &val, 4);
  2264. pio_dev = vcpu_find_pio_dev(vcpu, port, size, !in);
  2265. if (pio_dev) {
  2266. kernel_pio(pio_dev, vcpu, vcpu->arch.pio_data);
  2267. complete_pio(vcpu);
  2268. return 1;
  2269. }
  2270. return 0;
  2271. }
  2272. EXPORT_SYMBOL_GPL(kvm_emulate_pio);
  2273. int kvm_emulate_pio_string(struct kvm_vcpu *vcpu, struct kvm_run *run, int in,
  2274. int size, unsigned long count, int down,
  2275. gva_t address, int rep, unsigned port)
  2276. {
  2277. unsigned now, in_page;
  2278. int ret = 0;
  2279. struct kvm_io_device *pio_dev;
  2280. vcpu->run->exit_reason = KVM_EXIT_IO;
  2281. vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
  2282. vcpu->run->io.size = vcpu->arch.pio.size = size;
  2283. vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
  2284. vcpu->run->io.count = vcpu->arch.pio.count = vcpu->arch.pio.cur_count = count;
  2285. vcpu->run->io.port = vcpu->arch.pio.port = port;
  2286. vcpu->arch.pio.in = in;
  2287. vcpu->arch.pio.string = 1;
  2288. vcpu->arch.pio.down = down;
  2289. vcpu->arch.pio.rep = rep;
  2290. if (vcpu->run->io.direction == KVM_EXIT_IO_IN)
  2291. KVMTRACE_2D(IO_READ, vcpu, vcpu->run->io.port, (u32)size,
  2292. handler);
  2293. else
  2294. KVMTRACE_2D(IO_WRITE, vcpu, vcpu->run->io.port, (u32)size,
  2295. handler);
  2296. if (!count) {
  2297. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2298. return 1;
  2299. }
  2300. if (!down)
  2301. in_page = PAGE_SIZE - offset_in_page(address);
  2302. else
  2303. in_page = offset_in_page(address) + size;
  2304. now = min(count, (unsigned long)in_page / size);
  2305. if (!now)
  2306. now = 1;
  2307. if (down) {
  2308. /*
  2309. * String I/O in reverse. Yuck. Kill the guest, fix later.
  2310. */
  2311. pr_unimpl(vcpu, "guest string pio down\n");
  2312. kvm_inject_gp(vcpu, 0);
  2313. return 1;
  2314. }
  2315. vcpu->run->io.count = now;
  2316. vcpu->arch.pio.cur_count = now;
  2317. if (vcpu->arch.pio.cur_count == vcpu->arch.pio.count)
  2318. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2319. vcpu->arch.pio.guest_gva = address;
  2320. pio_dev = vcpu_find_pio_dev(vcpu, port,
  2321. vcpu->arch.pio.cur_count,
  2322. !vcpu->arch.pio.in);
  2323. if (!vcpu->arch.pio.in) {
  2324. /* string PIO write */
  2325. ret = pio_copy_data(vcpu);
  2326. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2327. kvm_inject_gp(vcpu, 0);
  2328. return 1;
  2329. }
  2330. if (ret == 0 && pio_dev) {
  2331. pio_string_write(pio_dev, vcpu);
  2332. complete_pio(vcpu);
  2333. if (vcpu->arch.pio.count == 0)
  2334. ret = 1;
  2335. }
  2336. } else if (pio_dev)
  2337. pr_unimpl(vcpu, "no string pio read support yet, "
  2338. "port %x size %d count %ld\n",
  2339. port, size, count);
  2340. return ret;
  2341. }
  2342. EXPORT_SYMBOL_GPL(kvm_emulate_pio_string);
  2343. static void bounce_off(void *info)
  2344. {
  2345. /* nothing */
  2346. }
  2347. static unsigned int ref_freq;
  2348. static unsigned long tsc_khz_ref;
  2349. static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
  2350. void *data)
  2351. {
  2352. struct cpufreq_freqs *freq = data;
  2353. struct kvm *kvm;
  2354. struct kvm_vcpu *vcpu;
  2355. int i, send_ipi = 0;
  2356. if (!ref_freq)
  2357. ref_freq = freq->old;
  2358. if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
  2359. return 0;
  2360. if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
  2361. return 0;
  2362. per_cpu(cpu_tsc_khz, freq->cpu) = cpufreq_scale(tsc_khz_ref, ref_freq, freq->new);
  2363. spin_lock(&kvm_lock);
  2364. list_for_each_entry(kvm, &vm_list, vm_list) {
  2365. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  2366. vcpu = kvm->vcpus[i];
  2367. if (!vcpu)
  2368. continue;
  2369. if (vcpu->cpu != freq->cpu)
  2370. continue;
  2371. if (!kvm_request_guest_time_update(vcpu))
  2372. continue;
  2373. if (vcpu->cpu != smp_processor_id())
  2374. send_ipi++;
  2375. }
  2376. }
  2377. spin_unlock(&kvm_lock);
  2378. if (freq->old < freq->new && send_ipi) {
  2379. /*
  2380. * We upscale the frequency. Must make the guest
  2381. * doesn't see old kvmclock values while running with
  2382. * the new frequency, otherwise we risk the guest sees
  2383. * time go backwards.
  2384. *
  2385. * In case we update the frequency for another cpu
  2386. * (which might be in guest context) send an interrupt
  2387. * to kick the cpu out of guest context. Next time
  2388. * guest context is entered kvmclock will be updated,
  2389. * so the guest will not see stale values.
  2390. */
  2391. smp_call_function_single(freq->cpu, bounce_off, NULL, 1);
  2392. }
  2393. return 0;
  2394. }
  2395. static struct notifier_block kvmclock_cpufreq_notifier_block = {
  2396. .notifier_call = kvmclock_cpufreq_notifier
  2397. };
  2398. int kvm_arch_init(void *opaque)
  2399. {
  2400. int r, cpu;
  2401. struct kvm_x86_ops *ops = (struct kvm_x86_ops *)opaque;
  2402. if (kvm_x86_ops) {
  2403. printk(KERN_ERR "kvm: already loaded the other module\n");
  2404. r = -EEXIST;
  2405. goto out;
  2406. }
  2407. if (!ops->cpu_has_kvm_support()) {
  2408. printk(KERN_ERR "kvm: no hardware support\n");
  2409. r = -EOPNOTSUPP;
  2410. goto out;
  2411. }
  2412. if (ops->disabled_by_bios()) {
  2413. printk(KERN_ERR "kvm: disabled by bios\n");
  2414. r = -EOPNOTSUPP;
  2415. goto out;
  2416. }
  2417. r = kvm_mmu_module_init();
  2418. if (r)
  2419. goto out;
  2420. kvm_init_msr_list();
  2421. kvm_x86_ops = ops;
  2422. kvm_mmu_set_nonpresent_ptes(0ull, 0ull);
  2423. kvm_mmu_set_base_ptes(PT_PRESENT_MASK);
  2424. kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
  2425. PT_DIRTY_MASK, PT64_NX_MASK, 0, 0);
  2426. for_each_possible_cpu(cpu)
  2427. per_cpu(cpu_tsc_khz, cpu) = tsc_khz;
  2428. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
  2429. tsc_khz_ref = tsc_khz;
  2430. cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
  2431. CPUFREQ_TRANSITION_NOTIFIER);
  2432. }
  2433. return 0;
  2434. out:
  2435. return r;
  2436. }
  2437. void kvm_arch_exit(void)
  2438. {
  2439. kvm_x86_ops = NULL;
  2440. kvm_mmu_module_exit();
  2441. }
  2442. int kvm_emulate_halt(struct kvm_vcpu *vcpu)
  2443. {
  2444. ++vcpu->stat.halt_exits;
  2445. KVMTRACE_0D(HLT, vcpu, handler);
  2446. if (irqchip_in_kernel(vcpu->kvm)) {
  2447. vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
  2448. return 1;
  2449. } else {
  2450. vcpu->run->exit_reason = KVM_EXIT_HLT;
  2451. return 0;
  2452. }
  2453. }
  2454. EXPORT_SYMBOL_GPL(kvm_emulate_halt);
  2455. static inline gpa_t hc_gpa(struct kvm_vcpu *vcpu, unsigned long a0,
  2456. unsigned long a1)
  2457. {
  2458. if (is_long_mode(vcpu))
  2459. return a0;
  2460. else
  2461. return a0 | ((gpa_t)a1 << 32);
  2462. }
  2463. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
  2464. {
  2465. unsigned long nr, a0, a1, a2, a3, ret;
  2466. int r = 1;
  2467. nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2468. a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2469. a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2470. a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2471. a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2472. KVMTRACE_1D(VMMCALL, vcpu, (u32)nr, handler);
  2473. if (!is_long_mode(vcpu)) {
  2474. nr &= 0xFFFFFFFF;
  2475. a0 &= 0xFFFFFFFF;
  2476. a1 &= 0xFFFFFFFF;
  2477. a2 &= 0xFFFFFFFF;
  2478. a3 &= 0xFFFFFFFF;
  2479. }
  2480. switch (nr) {
  2481. case KVM_HC_VAPIC_POLL_IRQ:
  2482. ret = 0;
  2483. break;
  2484. case KVM_HC_MMU_OP:
  2485. r = kvm_pv_mmu_op(vcpu, a0, hc_gpa(vcpu, a1, a2), &ret);
  2486. break;
  2487. default:
  2488. ret = -KVM_ENOSYS;
  2489. break;
  2490. }
  2491. kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
  2492. ++vcpu->stat.hypercalls;
  2493. return r;
  2494. }
  2495. EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
  2496. int kvm_fix_hypercall(struct kvm_vcpu *vcpu)
  2497. {
  2498. char instruction[3];
  2499. int ret = 0;
  2500. unsigned long rip = kvm_rip_read(vcpu);
  2501. /*
  2502. * Blow out the MMU to ensure that no other VCPU has an active mapping
  2503. * to ensure that the updated hypercall appears atomically across all
  2504. * VCPUs.
  2505. */
  2506. kvm_mmu_zap_all(vcpu->kvm);
  2507. kvm_x86_ops->patch_hypercall(vcpu, instruction);
  2508. if (emulator_write_emulated(rip, instruction, 3, vcpu)
  2509. != X86EMUL_CONTINUE)
  2510. ret = -EFAULT;
  2511. return ret;
  2512. }
  2513. static u64 mk_cr_64(u64 curr_cr, u32 new_val)
  2514. {
  2515. return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
  2516. }
  2517. void realmode_lgdt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2518. {
  2519. struct descriptor_table dt = { limit, base };
  2520. kvm_x86_ops->set_gdt(vcpu, &dt);
  2521. }
  2522. void realmode_lidt(struct kvm_vcpu *vcpu, u16 limit, unsigned long base)
  2523. {
  2524. struct descriptor_table dt = { limit, base };
  2525. kvm_x86_ops->set_idt(vcpu, &dt);
  2526. }
  2527. void realmode_lmsw(struct kvm_vcpu *vcpu, unsigned long msw,
  2528. unsigned long *rflags)
  2529. {
  2530. kvm_lmsw(vcpu, msw);
  2531. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2532. }
  2533. unsigned long realmode_get_cr(struct kvm_vcpu *vcpu, int cr)
  2534. {
  2535. unsigned long value;
  2536. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  2537. switch (cr) {
  2538. case 0:
  2539. value = vcpu->arch.cr0;
  2540. break;
  2541. case 2:
  2542. value = vcpu->arch.cr2;
  2543. break;
  2544. case 3:
  2545. value = vcpu->arch.cr3;
  2546. break;
  2547. case 4:
  2548. value = vcpu->arch.cr4;
  2549. break;
  2550. case 8:
  2551. value = kvm_get_cr8(vcpu);
  2552. break;
  2553. default:
  2554. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2555. return 0;
  2556. }
  2557. KVMTRACE_3D(CR_READ, vcpu, (u32)cr, (u32)value,
  2558. (u32)((u64)value >> 32), handler);
  2559. return value;
  2560. }
  2561. void realmode_set_cr(struct kvm_vcpu *vcpu, int cr, unsigned long val,
  2562. unsigned long *rflags)
  2563. {
  2564. KVMTRACE_3D(CR_WRITE, vcpu, (u32)cr, (u32)val,
  2565. (u32)((u64)val >> 32), handler);
  2566. switch (cr) {
  2567. case 0:
  2568. kvm_set_cr0(vcpu, mk_cr_64(vcpu->arch.cr0, val));
  2569. *rflags = kvm_x86_ops->get_rflags(vcpu);
  2570. break;
  2571. case 2:
  2572. vcpu->arch.cr2 = val;
  2573. break;
  2574. case 3:
  2575. kvm_set_cr3(vcpu, val);
  2576. break;
  2577. case 4:
  2578. kvm_set_cr4(vcpu, mk_cr_64(vcpu->arch.cr4, val));
  2579. break;
  2580. case 8:
  2581. kvm_set_cr8(vcpu, val & 0xfUL);
  2582. break;
  2583. default:
  2584. vcpu_printf(vcpu, "%s: unexpected cr %u\n", __func__, cr);
  2585. }
  2586. }
  2587. static int move_to_next_stateful_cpuid_entry(struct kvm_vcpu *vcpu, int i)
  2588. {
  2589. struct kvm_cpuid_entry2 *e = &vcpu->arch.cpuid_entries[i];
  2590. int j, nent = vcpu->arch.cpuid_nent;
  2591. e->flags &= ~KVM_CPUID_FLAG_STATE_READ_NEXT;
  2592. /* when no next entry is found, the current entry[i] is reselected */
  2593. for (j = i + 1; ; j = (j + 1) % nent) {
  2594. struct kvm_cpuid_entry2 *ej = &vcpu->arch.cpuid_entries[j];
  2595. if (ej->function == e->function) {
  2596. ej->flags |= KVM_CPUID_FLAG_STATE_READ_NEXT;
  2597. return j;
  2598. }
  2599. }
  2600. return 0; /* silence gcc, even though control never reaches here */
  2601. }
  2602. /* find an entry with matching function, matching index (if needed), and that
  2603. * should be read next (if it's stateful) */
  2604. static int is_matching_cpuid_entry(struct kvm_cpuid_entry2 *e,
  2605. u32 function, u32 index)
  2606. {
  2607. if (e->function != function)
  2608. return 0;
  2609. if ((e->flags & KVM_CPUID_FLAG_SIGNIFCANT_INDEX) && e->index != index)
  2610. return 0;
  2611. if ((e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC) &&
  2612. !(e->flags & KVM_CPUID_FLAG_STATE_READ_NEXT))
  2613. return 0;
  2614. return 1;
  2615. }
  2616. struct kvm_cpuid_entry2 *kvm_find_cpuid_entry(struct kvm_vcpu *vcpu,
  2617. u32 function, u32 index)
  2618. {
  2619. int i;
  2620. struct kvm_cpuid_entry2 *best = NULL;
  2621. for (i = 0; i < vcpu->arch.cpuid_nent; ++i) {
  2622. struct kvm_cpuid_entry2 *e;
  2623. e = &vcpu->arch.cpuid_entries[i];
  2624. if (is_matching_cpuid_entry(e, function, index)) {
  2625. if (e->flags & KVM_CPUID_FLAG_STATEFUL_FUNC)
  2626. move_to_next_stateful_cpuid_entry(vcpu, i);
  2627. best = e;
  2628. break;
  2629. }
  2630. /*
  2631. * Both basic or both extended?
  2632. */
  2633. if (((e->function ^ function) & 0x80000000) == 0)
  2634. if (!best || e->function > best->function)
  2635. best = e;
  2636. }
  2637. return best;
  2638. }
  2639. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu)
  2640. {
  2641. u32 function, index;
  2642. struct kvm_cpuid_entry2 *best;
  2643. function = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2644. index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2645. kvm_register_write(vcpu, VCPU_REGS_RAX, 0);
  2646. kvm_register_write(vcpu, VCPU_REGS_RBX, 0);
  2647. kvm_register_write(vcpu, VCPU_REGS_RCX, 0);
  2648. kvm_register_write(vcpu, VCPU_REGS_RDX, 0);
  2649. best = kvm_find_cpuid_entry(vcpu, function, index);
  2650. if (best) {
  2651. kvm_register_write(vcpu, VCPU_REGS_RAX, best->eax);
  2652. kvm_register_write(vcpu, VCPU_REGS_RBX, best->ebx);
  2653. kvm_register_write(vcpu, VCPU_REGS_RCX, best->ecx);
  2654. kvm_register_write(vcpu, VCPU_REGS_RDX, best->edx);
  2655. }
  2656. kvm_x86_ops->skip_emulated_instruction(vcpu);
  2657. KVMTRACE_5D(CPUID, vcpu, function,
  2658. (u32)kvm_register_read(vcpu, VCPU_REGS_RAX),
  2659. (u32)kvm_register_read(vcpu, VCPU_REGS_RBX),
  2660. (u32)kvm_register_read(vcpu, VCPU_REGS_RCX),
  2661. (u32)kvm_register_read(vcpu, VCPU_REGS_RDX), handler);
  2662. }
  2663. EXPORT_SYMBOL_GPL(kvm_emulate_cpuid);
  2664. /*
  2665. * Check if userspace requested an interrupt window, and that the
  2666. * interrupt window is open.
  2667. *
  2668. * No need to exit to userspace if we already have an interrupt queued.
  2669. */
  2670. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  2671. struct kvm_run *kvm_run)
  2672. {
  2673. return (!vcpu->arch.irq_summary &&
  2674. kvm_run->request_interrupt_window &&
  2675. vcpu->arch.interrupt_window_open &&
  2676. (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF));
  2677. }
  2678. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  2679. struct kvm_run *kvm_run)
  2680. {
  2681. kvm_run->if_flag = (kvm_x86_ops->get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
  2682. kvm_run->cr8 = kvm_get_cr8(vcpu);
  2683. kvm_run->apic_base = kvm_get_apic_base(vcpu);
  2684. if (irqchip_in_kernel(vcpu->kvm))
  2685. kvm_run->ready_for_interrupt_injection = 1;
  2686. else
  2687. kvm_run->ready_for_interrupt_injection =
  2688. (vcpu->arch.interrupt_window_open &&
  2689. vcpu->arch.irq_summary == 0);
  2690. }
  2691. static void vapic_enter(struct kvm_vcpu *vcpu)
  2692. {
  2693. struct kvm_lapic *apic = vcpu->arch.apic;
  2694. struct page *page;
  2695. if (!apic || !apic->vapic_addr)
  2696. return;
  2697. page = gfn_to_page(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2698. vcpu->arch.apic->vapic_page = page;
  2699. }
  2700. static void vapic_exit(struct kvm_vcpu *vcpu)
  2701. {
  2702. struct kvm_lapic *apic = vcpu->arch.apic;
  2703. if (!apic || !apic->vapic_addr)
  2704. return;
  2705. down_read(&vcpu->kvm->slots_lock);
  2706. kvm_release_page_dirty(apic->vapic_page);
  2707. mark_page_dirty(vcpu->kvm, apic->vapic_addr >> PAGE_SHIFT);
  2708. up_read(&vcpu->kvm->slots_lock);
  2709. }
  2710. static int vcpu_enter_guest(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2711. {
  2712. int r;
  2713. if (vcpu->requests)
  2714. if (test_and_clear_bit(KVM_REQ_MMU_RELOAD, &vcpu->requests))
  2715. kvm_mmu_unload(vcpu);
  2716. r = kvm_mmu_reload(vcpu);
  2717. if (unlikely(r))
  2718. goto out;
  2719. if (vcpu->requests) {
  2720. if (test_and_clear_bit(KVM_REQ_MIGRATE_TIMER, &vcpu->requests))
  2721. __kvm_migrate_timers(vcpu);
  2722. if (test_and_clear_bit(KVM_REQ_KVMCLOCK_UPDATE, &vcpu->requests))
  2723. kvm_write_guest_time(vcpu);
  2724. if (test_and_clear_bit(KVM_REQ_MMU_SYNC, &vcpu->requests))
  2725. kvm_mmu_sync_roots(vcpu);
  2726. if (test_and_clear_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests))
  2727. kvm_x86_ops->tlb_flush(vcpu);
  2728. if (test_and_clear_bit(KVM_REQ_REPORT_TPR_ACCESS,
  2729. &vcpu->requests)) {
  2730. kvm_run->exit_reason = KVM_EXIT_TPR_ACCESS;
  2731. r = 0;
  2732. goto out;
  2733. }
  2734. if (test_and_clear_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests)) {
  2735. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  2736. r = 0;
  2737. goto out;
  2738. }
  2739. }
  2740. clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
  2741. kvm_inject_pending_timer_irqs(vcpu);
  2742. preempt_disable();
  2743. kvm_x86_ops->prepare_guest_switch(vcpu);
  2744. kvm_load_guest_fpu(vcpu);
  2745. local_irq_disable();
  2746. if (vcpu->requests || need_resched() || signal_pending(current)) {
  2747. local_irq_enable();
  2748. preempt_enable();
  2749. r = 1;
  2750. goto out;
  2751. }
  2752. vcpu->guest_mode = 1;
  2753. /*
  2754. * Make sure that guest_mode assignment won't happen after
  2755. * testing the pending IRQ vector bitmap.
  2756. */
  2757. smp_wmb();
  2758. if (vcpu->arch.exception.pending)
  2759. __queue_exception(vcpu);
  2760. else if (irqchip_in_kernel(vcpu->kvm))
  2761. kvm_x86_ops->inject_pending_irq(vcpu);
  2762. else
  2763. kvm_x86_ops->inject_pending_vectors(vcpu, kvm_run);
  2764. kvm_lapic_sync_to_vapic(vcpu);
  2765. up_read(&vcpu->kvm->slots_lock);
  2766. kvm_guest_enter();
  2767. get_debugreg(vcpu->arch.host_dr6, 6);
  2768. get_debugreg(vcpu->arch.host_dr7, 7);
  2769. if (unlikely(vcpu->arch.switch_db_regs)) {
  2770. get_debugreg(vcpu->arch.host_db[0], 0);
  2771. get_debugreg(vcpu->arch.host_db[1], 1);
  2772. get_debugreg(vcpu->arch.host_db[2], 2);
  2773. get_debugreg(vcpu->arch.host_db[3], 3);
  2774. set_debugreg(0, 7);
  2775. set_debugreg(vcpu->arch.eff_db[0], 0);
  2776. set_debugreg(vcpu->arch.eff_db[1], 1);
  2777. set_debugreg(vcpu->arch.eff_db[2], 2);
  2778. set_debugreg(vcpu->arch.eff_db[3], 3);
  2779. }
  2780. KVMTRACE_0D(VMENTRY, vcpu, entryexit);
  2781. kvm_x86_ops->run(vcpu, kvm_run);
  2782. if (unlikely(vcpu->arch.switch_db_regs)) {
  2783. set_debugreg(0, 7);
  2784. set_debugreg(vcpu->arch.host_db[0], 0);
  2785. set_debugreg(vcpu->arch.host_db[1], 1);
  2786. set_debugreg(vcpu->arch.host_db[2], 2);
  2787. set_debugreg(vcpu->arch.host_db[3], 3);
  2788. }
  2789. set_debugreg(vcpu->arch.host_dr6, 6);
  2790. set_debugreg(vcpu->arch.host_dr7, 7);
  2791. vcpu->guest_mode = 0;
  2792. local_irq_enable();
  2793. ++vcpu->stat.exits;
  2794. /*
  2795. * We must have an instruction between local_irq_enable() and
  2796. * kvm_guest_exit(), so the timer interrupt isn't delayed by
  2797. * the interrupt shadow. The stat.exits increment will do nicely.
  2798. * But we need to prevent reordering, hence this barrier():
  2799. */
  2800. barrier();
  2801. kvm_guest_exit();
  2802. preempt_enable();
  2803. down_read(&vcpu->kvm->slots_lock);
  2804. /*
  2805. * Profile KVM exit RIPs:
  2806. */
  2807. if (unlikely(prof_on == KVM_PROFILING)) {
  2808. unsigned long rip = kvm_rip_read(vcpu);
  2809. profile_hit(KVM_PROFILING, (void *)rip);
  2810. }
  2811. if (vcpu->arch.exception.pending && kvm_x86_ops->exception_injected(vcpu))
  2812. vcpu->arch.exception.pending = false;
  2813. kvm_lapic_sync_from_vapic(vcpu);
  2814. r = kvm_x86_ops->handle_exit(kvm_run, vcpu);
  2815. out:
  2816. return r;
  2817. }
  2818. static int __vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2819. {
  2820. int r;
  2821. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED)) {
  2822. pr_debug("vcpu %d received sipi with vector # %x\n",
  2823. vcpu->vcpu_id, vcpu->arch.sipi_vector);
  2824. kvm_lapic_reset(vcpu);
  2825. r = kvm_arch_vcpu_reset(vcpu);
  2826. if (r)
  2827. return r;
  2828. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  2829. }
  2830. down_read(&vcpu->kvm->slots_lock);
  2831. vapic_enter(vcpu);
  2832. r = 1;
  2833. while (r > 0) {
  2834. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  2835. r = vcpu_enter_guest(vcpu, kvm_run);
  2836. else {
  2837. up_read(&vcpu->kvm->slots_lock);
  2838. kvm_vcpu_block(vcpu);
  2839. down_read(&vcpu->kvm->slots_lock);
  2840. if (test_and_clear_bit(KVM_REQ_UNHALT, &vcpu->requests))
  2841. if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
  2842. vcpu->arch.mp_state =
  2843. KVM_MP_STATE_RUNNABLE;
  2844. if (vcpu->arch.mp_state != KVM_MP_STATE_RUNNABLE)
  2845. r = -EINTR;
  2846. }
  2847. if (r > 0) {
  2848. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  2849. r = -EINTR;
  2850. kvm_run->exit_reason = KVM_EXIT_INTR;
  2851. ++vcpu->stat.request_irq_exits;
  2852. }
  2853. if (signal_pending(current)) {
  2854. r = -EINTR;
  2855. kvm_run->exit_reason = KVM_EXIT_INTR;
  2856. ++vcpu->stat.signal_exits;
  2857. }
  2858. if (need_resched()) {
  2859. up_read(&vcpu->kvm->slots_lock);
  2860. kvm_resched(vcpu);
  2861. down_read(&vcpu->kvm->slots_lock);
  2862. }
  2863. }
  2864. }
  2865. up_read(&vcpu->kvm->slots_lock);
  2866. post_kvm_run_save(vcpu, kvm_run);
  2867. vapic_exit(vcpu);
  2868. return r;
  2869. }
  2870. int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2871. {
  2872. int r;
  2873. sigset_t sigsaved;
  2874. vcpu_load(vcpu);
  2875. if (vcpu->sigset_active)
  2876. sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
  2877. if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
  2878. kvm_vcpu_block(vcpu);
  2879. clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
  2880. r = -EAGAIN;
  2881. goto out;
  2882. }
  2883. /* re-sync apic's tpr */
  2884. if (!irqchip_in_kernel(vcpu->kvm))
  2885. kvm_set_cr8(vcpu, kvm_run->cr8);
  2886. if (vcpu->arch.pio.cur_count) {
  2887. r = complete_pio(vcpu);
  2888. if (r)
  2889. goto out;
  2890. }
  2891. #if CONFIG_HAS_IOMEM
  2892. if (vcpu->mmio_needed) {
  2893. memcpy(vcpu->mmio_data, kvm_run->mmio.data, 8);
  2894. vcpu->mmio_read_completed = 1;
  2895. vcpu->mmio_needed = 0;
  2896. down_read(&vcpu->kvm->slots_lock);
  2897. r = emulate_instruction(vcpu, kvm_run,
  2898. vcpu->arch.mmio_fault_cr2, 0,
  2899. EMULTYPE_NO_DECODE);
  2900. up_read(&vcpu->kvm->slots_lock);
  2901. if (r == EMULATE_DO_MMIO) {
  2902. /*
  2903. * Read-modify-write. Back to userspace.
  2904. */
  2905. r = 0;
  2906. goto out;
  2907. }
  2908. }
  2909. #endif
  2910. if (kvm_run->exit_reason == KVM_EXIT_HYPERCALL)
  2911. kvm_register_write(vcpu, VCPU_REGS_RAX,
  2912. kvm_run->hypercall.ret);
  2913. r = __vcpu_run(vcpu, kvm_run);
  2914. out:
  2915. if (vcpu->sigset_active)
  2916. sigprocmask(SIG_SETMASK, &sigsaved, NULL);
  2917. vcpu_put(vcpu);
  2918. return r;
  2919. }
  2920. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2921. {
  2922. vcpu_load(vcpu);
  2923. regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  2924. regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  2925. regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  2926. regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  2927. regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  2928. regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  2929. regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  2930. regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  2931. #ifdef CONFIG_X86_64
  2932. regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
  2933. regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
  2934. regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
  2935. regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
  2936. regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
  2937. regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
  2938. regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
  2939. regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
  2940. #endif
  2941. regs->rip = kvm_rip_read(vcpu);
  2942. regs->rflags = kvm_x86_ops->get_rflags(vcpu);
  2943. /*
  2944. * Don't leak debug flags in case they were set for guest debugging
  2945. */
  2946. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  2947. regs->rflags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  2948. vcpu_put(vcpu);
  2949. return 0;
  2950. }
  2951. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  2952. {
  2953. vcpu_load(vcpu);
  2954. kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
  2955. kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
  2956. kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
  2957. kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
  2958. kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
  2959. kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
  2960. kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
  2961. kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
  2962. #ifdef CONFIG_X86_64
  2963. kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
  2964. kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
  2965. kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
  2966. kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
  2967. kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
  2968. kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
  2969. kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
  2970. kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
  2971. #endif
  2972. kvm_rip_write(vcpu, regs->rip);
  2973. kvm_x86_ops->set_rflags(vcpu, regs->rflags);
  2974. vcpu->arch.exception.pending = false;
  2975. vcpu_put(vcpu);
  2976. return 0;
  2977. }
  2978. void kvm_get_segment(struct kvm_vcpu *vcpu,
  2979. struct kvm_segment *var, int seg)
  2980. {
  2981. kvm_x86_ops->get_segment(vcpu, var, seg);
  2982. }
  2983. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2984. {
  2985. struct kvm_segment cs;
  2986. kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
  2987. *db = cs.db;
  2988. *l = cs.l;
  2989. }
  2990. EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
  2991. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  2992. struct kvm_sregs *sregs)
  2993. {
  2994. struct descriptor_table dt;
  2995. int pending_vec;
  2996. vcpu_load(vcpu);
  2997. kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  2998. kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  2999. kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3000. kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3001. kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3002. kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3003. kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3004. kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3005. kvm_x86_ops->get_idt(vcpu, &dt);
  3006. sregs->idt.limit = dt.limit;
  3007. sregs->idt.base = dt.base;
  3008. kvm_x86_ops->get_gdt(vcpu, &dt);
  3009. sregs->gdt.limit = dt.limit;
  3010. sregs->gdt.base = dt.base;
  3011. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3012. sregs->cr0 = vcpu->arch.cr0;
  3013. sregs->cr2 = vcpu->arch.cr2;
  3014. sregs->cr3 = vcpu->arch.cr3;
  3015. sregs->cr4 = vcpu->arch.cr4;
  3016. sregs->cr8 = kvm_get_cr8(vcpu);
  3017. sregs->efer = vcpu->arch.shadow_efer;
  3018. sregs->apic_base = kvm_get_apic_base(vcpu);
  3019. if (irqchip_in_kernel(vcpu->kvm)) {
  3020. memset(sregs->interrupt_bitmap, 0,
  3021. sizeof sregs->interrupt_bitmap);
  3022. pending_vec = kvm_x86_ops->get_irq(vcpu);
  3023. if (pending_vec >= 0)
  3024. set_bit(pending_vec,
  3025. (unsigned long *)sregs->interrupt_bitmap);
  3026. } else
  3027. memcpy(sregs->interrupt_bitmap, vcpu->arch.irq_pending,
  3028. sizeof sregs->interrupt_bitmap);
  3029. vcpu_put(vcpu);
  3030. return 0;
  3031. }
  3032. int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
  3033. struct kvm_mp_state *mp_state)
  3034. {
  3035. vcpu_load(vcpu);
  3036. mp_state->mp_state = vcpu->arch.mp_state;
  3037. vcpu_put(vcpu);
  3038. return 0;
  3039. }
  3040. int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
  3041. struct kvm_mp_state *mp_state)
  3042. {
  3043. vcpu_load(vcpu);
  3044. vcpu->arch.mp_state = mp_state->mp_state;
  3045. vcpu_put(vcpu);
  3046. return 0;
  3047. }
  3048. static void kvm_set_segment(struct kvm_vcpu *vcpu,
  3049. struct kvm_segment *var, int seg)
  3050. {
  3051. kvm_x86_ops->set_segment(vcpu, var, seg);
  3052. }
  3053. static void seg_desct_to_kvm_desct(struct desc_struct *seg_desc, u16 selector,
  3054. struct kvm_segment *kvm_desct)
  3055. {
  3056. kvm_desct->base = seg_desc->base0;
  3057. kvm_desct->base |= seg_desc->base1 << 16;
  3058. kvm_desct->base |= seg_desc->base2 << 24;
  3059. kvm_desct->limit = seg_desc->limit0;
  3060. kvm_desct->limit |= seg_desc->limit << 16;
  3061. if (seg_desc->g) {
  3062. kvm_desct->limit <<= 12;
  3063. kvm_desct->limit |= 0xfff;
  3064. }
  3065. kvm_desct->selector = selector;
  3066. kvm_desct->type = seg_desc->type;
  3067. kvm_desct->present = seg_desc->p;
  3068. kvm_desct->dpl = seg_desc->dpl;
  3069. kvm_desct->db = seg_desc->d;
  3070. kvm_desct->s = seg_desc->s;
  3071. kvm_desct->l = seg_desc->l;
  3072. kvm_desct->g = seg_desc->g;
  3073. kvm_desct->avl = seg_desc->avl;
  3074. if (!selector)
  3075. kvm_desct->unusable = 1;
  3076. else
  3077. kvm_desct->unusable = 0;
  3078. kvm_desct->padding = 0;
  3079. }
  3080. static void get_segment_descriptor_dtable(struct kvm_vcpu *vcpu,
  3081. u16 selector,
  3082. struct descriptor_table *dtable)
  3083. {
  3084. if (selector & 1 << 2) {
  3085. struct kvm_segment kvm_seg;
  3086. kvm_get_segment(vcpu, &kvm_seg, VCPU_SREG_LDTR);
  3087. if (kvm_seg.unusable)
  3088. dtable->limit = 0;
  3089. else
  3090. dtable->limit = kvm_seg.limit;
  3091. dtable->base = kvm_seg.base;
  3092. }
  3093. else
  3094. kvm_x86_ops->get_gdt(vcpu, dtable);
  3095. }
  3096. /* allowed just for 8 bytes segments */
  3097. static int load_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3098. struct desc_struct *seg_desc)
  3099. {
  3100. gpa_t gpa;
  3101. struct descriptor_table dtable;
  3102. u16 index = selector >> 3;
  3103. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3104. if (dtable.limit < index * 8 + 7) {
  3105. kvm_queue_exception_e(vcpu, GP_VECTOR, selector & 0xfffc);
  3106. return 1;
  3107. }
  3108. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3109. gpa += index * 8;
  3110. return kvm_read_guest(vcpu->kvm, gpa, seg_desc, 8);
  3111. }
  3112. /* allowed just for 8 bytes segments */
  3113. static int save_guest_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3114. struct desc_struct *seg_desc)
  3115. {
  3116. gpa_t gpa;
  3117. struct descriptor_table dtable;
  3118. u16 index = selector >> 3;
  3119. get_segment_descriptor_dtable(vcpu, selector, &dtable);
  3120. if (dtable.limit < index * 8 + 7)
  3121. return 1;
  3122. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, dtable.base);
  3123. gpa += index * 8;
  3124. return kvm_write_guest(vcpu->kvm, gpa, seg_desc, 8);
  3125. }
  3126. static u32 get_tss_base_addr(struct kvm_vcpu *vcpu,
  3127. struct desc_struct *seg_desc)
  3128. {
  3129. u32 base_addr;
  3130. base_addr = seg_desc->base0;
  3131. base_addr |= (seg_desc->base1 << 16);
  3132. base_addr |= (seg_desc->base2 << 24);
  3133. return vcpu->arch.mmu.gva_to_gpa(vcpu, base_addr);
  3134. }
  3135. static u16 get_segment_selector(struct kvm_vcpu *vcpu, int seg)
  3136. {
  3137. struct kvm_segment kvm_seg;
  3138. kvm_get_segment(vcpu, &kvm_seg, seg);
  3139. return kvm_seg.selector;
  3140. }
  3141. static int load_segment_descriptor_to_kvm_desct(struct kvm_vcpu *vcpu,
  3142. u16 selector,
  3143. struct kvm_segment *kvm_seg)
  3144. {
  3145. struct desc_struct seg_desc;
  3146. if (load_guest_segment_descriptor(vcpu, selector, &seg_desc))
  3147. return 1;
  3148. seg_desct_to_kvm_desct(&seg_desc, selector, kvm_seg);
  3149. return 0;
  3150. }
  3151. static int kvm_load_realmode_segment(struct kvm_vcpu *vcpu, u16 selector, int seg)
  3152. {
  3153. struct kvm_segment segvar = {
  3154. .base = selector << 4,
  3155. .limit = 0xffff,
  3156. .selector = selector,
  3157. .type = 3,
  3158. .present = 1,
  3159. .dpl = 3,
  3160. .db = 0,
  3161. .s = 1,
  3162. .l = 0,
  3163. .g = 0,
  3164. .avl = 0,
  3165. .unusable = 0,
  3166. };
  3167. kvm_x86_ops->set_segment(vcpu, &segvar, seg);
  3168. return 0;
  3169. }
  3170. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector,
  3171. int type_bits, int seg)
  3172. {
  3173. struct kvm_segment kvm_seg;
  3174. if (!(vcpu->arch.cr0 & X86_CR0_PE))
  3175. return kvm_load_realmode_segment(vcpu, selector, seg);
  3176. if (load_segment_descriptor_to_kvm_desct(vcpu, selector, &kvm_seg))
  3177. return 1;
  3178. kvm_seg.type |= type_bits;
  3179. if (seg != VCPU_SREG_SS && seg != VCPU_SREG_CS &&
  3180. seg != VCPU_SREG_LDTR)
  3181. if (!kvm_seg.s)
  3182. kvm_seg.unusable = 1;
  3183. kvm_set_segment(vcpu, &kvm_seg, seg);
  3184. return 0;
  3185. }
  3186. static void save_state_to_tss32(struct kvm_vcpu *vcpu,
  3187. struct tss_segment_32 *tss)
  3188. {
  3189. tss->cr3 = vcpu->arch.cr3;
  3190. tss->eip = kvm_rip_read(vcpu);
  3191. tss->eflags = kvm_x86_ops->get_rflags(vcpu);
  3192. tss->eax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3193. tss->ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3194. tss->edx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3195. tss->ebx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3196. tss->esp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3197. tss->ebp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3198. tss->esi = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3199. tss->edi = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3200. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3201. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3202. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3203. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3204. tss->fs = get_segment_selector(vcpu, VCPU_SREG_FS);
  3205. tss->gs = get_segment_selector(vcpu, VCPU_SREG_GS);
  3206. tss->ldt_selector = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3207. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3208. }
  3209. static int load_state_from_tss32(struct kvm_vcpu *vcpu,
  3210. struct tss_segment_32 *tss)
  3211. {
  3212. kvm_set_cr3(vcpu, tss->cr3);
  3213. kvm_rip_write(vcpu, tss->eip);
  3214. kvm_x86_ops->set_rflags(vcpu, tss->eflags | 2);
  3215. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->eax);
  3216. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->ecx);
  3217. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->edx);
  3218. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->ebx);
  3219. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->esp);
  3220. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->ebp);
  3221. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->esi);
  3222. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->edi);
  3223. if (kvm_load_segment_descriptor(vcpu, tss->ldt_selector, 0, VCPU_SREG_LDTR))
  3224. return 1;
  3225. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3226. return 1;
  3227. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3228. return 1;
  3229. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3230. return 1;
  3231. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3232. return 1;
  3233. if (kvm_load_segment_descriptor(vcpu, tss->fs, 1, VCPU_SREG_FS))
  3234. return 1;
  3235. if (kvm_load_segment_descriptor(vcpu, tss->gs, 1, VCPU_SREG_GS))
  3236. return 1;
  3237. return 0;
  3238. }
  3239. static void save_state_to_tss16(struct kvm_vcpu *vcpu,
  3240. struct tss_segment_16 *tss)
  3241. {
  3242. tss->ip = kvm_rip_read(vcpu);
  3243. tss->flag = kvm_x86_ops->get_rflags(vcpu);
  3244. tss->ax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  3245. tss->cx = kvm_register_read(vcpu, VCPU_REGS_RCX);
  3246. tss->dx = kvm_register_read(vcpu, VCPU_REGS_RDX);
  3247. tss->bx = kvm_register_read(vcpu, VCPU_REGS_RBX);
  3248. tss->sp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  3249. tss->bp = kvm_register_read(vcpu, VCPU_REGS_RBP);
  3250. tss->si = kvm_register_read(vcpu, VCPU_REGS_RSI);
  3251. tss->di = kvm_register_read(vcpu, VCPU_REGS_RDI);
  3252. tss->es = get_segment_selector(vcpu, VCPU_SREG_ES);
  3253. tss->cs = get_segment_selector(vcpu, VCPU_SREG_CS);
  3254. tss->ss = get_segment_selector(vcpu, VCPU_SREG_SS);
  3255. tss->ds = get_segment_selector(vcpu, VCPU_SREG_DS);
  3256. tss->ldt = get_segment_selector(vcpu, VCPU_SREG_LDTR);
  3257. tss->prev_task_link = get_segment_selector(vcpu, VCPU_SREG_TR);
  3258. }
  3259. static int load_state_from_tss16(struct kvm_vcpu *vcpu,
  3260. struct tss_segment_16 *tss)
  3261. {
  3262. kvm_rip_write(vcpu, tss->ip);
  3263. kvm_x86_ops->set_rflags(vcpu, tss->flag | 2);
  3264. kvm_register_write(vcpu, VCPU_REGS_RAX, tss->ax);
  3265. kvm_register_write(vcpu, VCPU_REGS_RCX, tss->cx);
  3266. kvm_register_write(vcpu, VCPU_REGS_RDX, tss->dx);
  3267. kvm_register_write(vcpu, VCPU_REGS_RBX, tss->bx);
  3268. kvm_register_write(vcpu, VCPU_REGS_RSP, tss->sp);
  3269. kvm_register_write(vcpu, VCPU_REGS_RBP, tss->bp);
  3270. kvm_register_write(vcpu, VCPU_REGS_RSI, tss->si);
  3271. kvm_register_write(vcpu, VCPU_REGS_RDI, tss->di);
  3272. if (kvm_load_segment_descriptor(vcpu, tss->ldt, 0, VCPU_SREG_LDTR))
  3273. return 1;
  3274. if (kvm_load_segment_descriptor(vcpu, tss->es, 1, VCPU_SREG_ES))
  3275. return 1;
  3276. if (kvm_load_segment_descriptor(vcpu, tss->cs, 9, VCPU_SREG_CS))
  3277. return 1;
  3278. if (kvm_load_segment_descriptor(vcpu, tss->ss, 1, VCPU_SREG_SS))
  3279. return 1;
  3280. if (kvm_load_segment_descriptor(vcpu, tss->ds, 1, VCPU_SREG_DS))
  3281. return 1;
  3282. return 0;
  3283. }
  3284. static int kvm_task_switch_16(struct kvm_vcpu *vcpu, u16 tss_selector,
  3285. u32 old_tss_base,
  3286. struct desc_struct *nseg_desc)
  3287. {
  3288. struct tss_segment_16 tss_segment_16;
  3289. int ret = 0;
  3290. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3291. sizeof tss_segment_16))
  3292. goto out;
  3293. save_state_to_tss16(vcpu, &tss_segment_16);
  3294. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_16,
  3295. sizeof tss_segment_16))
  3296. goto out;
  3297. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3298. &tss_segment_16, sizeof tss_segment_16))
  3299. goto out;
  3300. if (load_state_from_tss16(vcpu, &tss_segment_16))
  3301. goto out;
  3302. ret = 1;
  3303. out:
  3304. return ret;
  3305. }
  3306. static int kvm_task_switch_32(struct kvm_vcpu *vcpu, u16 tss_selector,
  3307. u32 old_tss_base,
  3308. struct desc_struct *nseg_desc)
  3309. {
  3310. struct tss_segment_32 tss_segment_32;
  3311. int ret = 0;
  3312. if (kvm_read_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3313. sizeof tss_segment_32))
  3314. goto out;
  3315. save_state_to_tss32(vcpu, &tss_segment_32);
  3316. if (kvm_write_guest(vcpu->kvm, old_tss_base, &tss_segment_32,
  3317. sizeof tss_segment_32))
  3318. goto out;
  3319. if (kvm_read_guest(vcpu->kvm, get_tss_base_addr(vcpu, nseg_desc),
  3320. &tss_segment_32, sizeof tss_segment_32))
  3321. goto out;
  3322. if (load_state_from_tss32(vcpu, &tss_segment_32))
  3323. goto out;
  3324. ret = 1;
  3325. out:
  3326. return ret;
  3327. }
  3328. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason)
  3329. {
  3330. struct kvm_segment tr_seg;
  3331. struct desc_struct cseg_desc;
  3332. struct desc_struct nseg_desc;
  3333. int ret = 0;
  3334. u32 old_tss_base = get_segment_base(vcpu, VCPU_SREG_TR);
  3335. u16 old_tss_sel = get_segment_selector(vcpu, VCPU_SREG_TR);
  3336. old_tss_base = vcpu->arch.mmu.gva_to_gpa(vcpu, old_tss_base);
  3337. /* FIXME: Handle errors. Failure to read either TSS or their
  3338. * descriptors should generate a pagefault.
  3339. */
  3340. if (load_guest_segment_descriptor(vcpu, tss_selector, &nseg_desc))
  3341. goto out;
  3342. if (load_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc))
  3343. goto out;
  3344. if (reason != TASK_SWITCH_IRET) {
  3345. int cpl;
  3346. cpl = kvm_x86_ops->get_cpl(vcpu);
  3347. if ((tss_selector & 3) > nseg_desc.dpl || cpl > nseg_desc.dpl) {
  3348. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  3349. return 1;
  3350. }
  3351. }
  3352. if (!nseg_desc.p || (nseg_desc.limit0 | nseg_desc.limit << 16) < 0x67) {
  3353. kvm_queue_exception_e(vcpu, TS_VECTOR, tss_selector & 0xfffc);
  3354. return 1;
  3355. }
  3356. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  3357. cseg_desc.type &= ~(1 << 1); //clear the B flag
  3358. save_guest_segment_descriptor(vcpu, old_tss_sel, &cseg_desc);
  3359. }
  3360. if (reason == TASK_SWITCH_IRET) {
  3361. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3362. kvm_x86_ops->set_rflags(vcpu, eflags & ~X86_EFLAGS_NT);
  3363. }
  3364. kvm_x86_ops->skip_emulated_instruction(vcpu);
  3365. if (nseg_desc.type & 8)
  3366. ret = kvm_task_switch_32(vcpu, tss_selector, old_tss_base,
  3367. &nseg_desc);
  3368. else
  3369. ret = kvm_task_switch_16(vcpu, tss_selector, old_tss_base,
  3370. &nseg_desc);
  3371. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE) {
  3372. u32 eflags = kvm_x86_ops->get_rflags(vcpu);
  3373. kvm_x86_ops->set_rflags(vcpu, eflags | X86_EFLAGS_NT);
  3374. }
  3375. if (reason != TASK_SWITCH_IRET) {
  3376. nseg_desc.type |= (1 << 1);
  3377. save_guest_segment_descriptor(vcpu, tss_selector,
  3378. &nseg_desc);
  3379. }
  3380. kvm_x86_ops->set_cr0(vcpu, vcpu->arch.cr0 | X86_CR0_TS);
  3381. seg_desct_to_kvm_desct(&nseg_desc, tss_selector, &tr_seg);
  3382. tr_seg.type = 11;
  3383. kvm_set_segment(vcpu, &tr_seg, VCPU_SREG_TR);
  3384. out:
  3385. return ret;
  3386. }
  3387. EXPORT_SYMBOL_GPL(kvm_task_switch);
  3388. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  3389. struct kvm_sregs *sregs)
  3390. {
  3391. int mmu_reset_needed = 0;
  3392. int i, pending_vec, max_bits;
  3393. struct descriptor_table dt;
  3394. vcpu_load(vcpu);
  3395. dt.limit = sregs->idt.limit;
  3396. dt.base = sregs->idt.base;
  3397. kvm_x86_ops->set_idt(vcpu, &dt);
  3398. dt.limit = sregs->gdt.limit;
  3399. dt.base = sregs->gdt.base;
  3400. kvm_x86_ops->set_gdt(vcpu, &dt);
  3401. vcpu->arch.cr2 = sregs->cr2;
  3402. mmu_reset_needed |= vcpu->arch.cr3 != sregs->cr3;
  3403. vcpu->arch.cr3 = sregs->cr3;
  3404. kvm_set_cr8(vcpu, sregs->cr8);
  3405. mmu_reset_needed |= vcpu->arch.shadow_efer != sregs->efer;
  3406. kvm_x86_ops->set_efer(vcpu, sregs->efer);
  3407. kvm_set_apic_base(vcpu, sregs->apic_base);
  3408. kvm_x86_ops->decache_cr4_guest_bits(vcpu);
  3409. mmu_reset_needed |= vcpu->arch.cr0 != sregs->cr0;
  3410. kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
  3411. vcpu->arch.cr0 = sregs->cr0;
  3412. mmu_reset_needed |= vcpu->arch.cr4 != sregs->cr4;
  3413. kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
  3414. if (!is_long_mode(vcpu) && is_pae(vcpu))
  3415. load_pdptrs(vcpu, vcpu->arch.cr3);
  3416. if (mmu_reset_needed)
  3417. kvm_mmu_reset_context(vcpu);
  3418. if (!irqchip_in_kernel(vcpu->kvm)) {
  3419. memcpy(vcpu->arch.irq_pending, sregs->interrupt_bitmap,
  3420. sizeof vcpu->arch.irq_pending);
  3421. vcpu->arch.irq_summary = 0;
  3422. for (i = 0; i < ARRAY_SIZE(vcpu->arch.irq_pending); ++i)
  3423. if (vcpu->arch.irq_pending[i])
  3424. __set_bit(i, &vcpu->arch.irq_summary);
  3425. } else {
  3426. max_bits = (sizeof sregs->interrupt_bitmap) << 3;
  3427. pending_vec = find_first_bit(
  3428. (const unsigned long *)sregs->interrupt_bitmap,
  3429. max_bits);
  3430. /* Only pending external irq is handled here */
  3431. if (pending_vec < max_bits) {
  3432. kvm_x86_ops->set_irq(vcpu, pending_vec);
  3433. pr_debug("Set back pending irq %d\n",
  3434. pending_vec);
  3435. }
  3436. kvm_pic_clear_isr_ack(vcpu->kvm);
  3437. }
  3438. kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
  3439. kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
  3440. kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
  3441. kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
  3442. kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
  3443. kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
  3444. kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
  3445. kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
  3446. /* Older userspace won't unhalt the vcpu on reset. */
  3447. if (vcpu->vcpu_id == 0 && kvm_rip_read(vcpu) == 0xfff0 &&
  3448. sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
  3449. !(vcpu->arch.cr0 & X86_CR0_PE))
  3450. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3451. vcpu_put(vcpu);
  3452. return 0;
  3453. }
  3454. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  3455. struct kvm_guest_debug *dbg)
  3456. {
  3457. int i, r;
  3458. vcpu_load(vcpu);
  3459. if ((dbg->control & (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) ==
  3460. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP)) {
  3461. for (i = 0; i < KVM_NR_DB_REGS; ++i)
  3462. vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
  3463. vcpu->arch.switch_db_regs =
  3464. (dbg->arch.debugreg[7] & DR7_BP_EN_MASK);
  3465. } else {
  3466. for (i = 0; i < KVM_NR_DB_REGS; i++)
  3467. vcpu->arch.eff_db[i] = vcpu->arch.db[i];
  3468. vcpu->arch.switch_db_regs = (vcpu->arch.dr7 & DR7_BP_EN_MASK);
  3469. }
  3470. r = kvm_x86_ops->set_guest_debug(vcpu, dbg);
  3471. if (dbg->control & KVM_GUESTDBG_INJECT_DB)
  3472. kvm_queue_exception(vcpu, DB_VECTOR);
  3473. else if (dbg->control & KVM_GUESTDBG_INJECT_BP)
  3474. kvm_queue_exception(vcpu, BP_VECTOR);
  3475. vcpu_put(vcpu);
  3476. return r;
  3477. }
  3478. /*
  3479. * fxsave fpu state. Taken from x86_64/processor.h. To be killed when
  3480. * we have asm/x86/processor.h
  3481. */
  3482. struct fxsave {
  3483. u16 cwd;
  3484. u16 swd;
  3485. u16 twd;
  3486. u16 fop;
  3487. u64 rip;
  3488. u64 rdp;
  3489. u32 mxcsr;
  3490. u32 mxcsr_mask;
  3491. u32 st_space[32]; /* 8*16 bytes for each FP-reg = 128 bytes */
  3492. #ifdef CONFIG_X86_64
  3493. u32 xmm_space[64]; /* 16*16 bytes for each XMM-reg = 256 bytes */
  3494. #else
  3495. u32 xmm_space[32]; /* 8*16 bytes for each XMM-reg = 128 bytes */
  3496. #endif
  3497. };
  3498. /*
  3499. * Translate a guest virtual address to a guest physical address.
  3500. */
  3501. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  3502. struct kvm_translation *tr)
  3503. {
  3504. unsigned long vaddr = tr->linear_address;
  3505. gpa_t gpa;
  3506. vcpu_load(vcpu);
  3507. down_read(&vcpu->kvm->slots_lock);
  3508. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, vaddr);
  3509. up_read(&vcpu->kvm->slots_lock);
  3510. tr->physical_address = gpa;
  3511. tr->valid = gpa != UNMAPPED_GVA;
  3512. tr->writeable = 1;
  3513. tr->usermode = 0;
  3514. vcpu_put(vcpu);
  3515. return 0;
  3516. }
  3517. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3518. {
  3519. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3520. vcpu_load(vcpu);
  3521. memcpy(fpu->fpr, fxsave->st_space, 128);
  3522. fpu->fcw = fxsave->cwd;
  3523. fpu->fsw = fxsave->swd;
  3524. fpu->ftwx = fxsave->twd;
  3525. fpu->last_opcode = fxsave->fop;
  3526. fpu->last_ip = fxsave->rip;
  3527. fpu->last_dp = fxsave->rdp;
  3528. memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
  3529. vcpu_put(vcpu);
  3530. return 0;
  3531. }
  3532. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  3533. {
  3534. struct fxsave *fxsave = (struct fxsave *)&vcpu->arch.guest_fx_image;
  3535. vcpu_load(vcpu);
  3536. memcpy(fxsave->st_space, fpu->fpr, 128);
  3537. fxsave->cwd = fpu->fcw;
  3538. fxsave->swd = fpu->fsw;
  3539. fxsave->twd = fpu->ftwx;
  3540. fxsave->fop = fpu->last_opcode;
  3541. fxsave->rip = fpu->last_ip;
  3542. fxsave->rdp = fpu->last_dp;
  3543. memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
  3544. vcpu_put(vcpu);
  3545. return 0;
  3546. }
  3547. void fx_init(struct kvm_vcpu *vcpu)
  3548. {
  3549. unsigned after_mxcsr_mask;
  3550. /*
  3551. * Touch the fpu the first time in non atomic context as if
  3552. * this is the first fpu instruction the exception handler
  3553. * will fire before the instruction returns and it'll have to
  3554. * allocate ram with GFP_KERNEL.
  3555. */
  3556. if (!used_math())
  3557. kvm_fx_save(&vcpu->arch.host_fx_image);
  3558. /* Initialize guest FPU by resetting ours and saving into guest's */
  3559. preempt_disable();
  3560. kvm_fx_save(&vcpu->arch.host_fx_image);
  3561. kvm_fx_finit();
  3562. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3563. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3564. preempt_enable();
  3565. vcpu->arch.cr0 |= X86_CR0_ET;
  3566. after_mxcsr_mask = offsetof(struct i387_fxsave_struct, st_space);
  3567. vcpu->arch.guest_fx_image.mxcsr = 0x1f80;
  3568. memset((void *)&vcpu->arch.guest_fx_image + after_mxcsr_mask,
  3569. 0, sizeof(struct i387_fxsave_struct) - after_mxcsr_mask);
  3570. }
  3571. EXPORT_SYMBOL_GPL(fx_init);
  3572. void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
  3573. {
  3574. if (!vcpu->fpu_active || vcpu->guest_fpu_loaded)
  3575. return;
  3576. vcpu->guest_fpu_loaded = 1;
  3577. kvm_fx_save(&vcpu->arch.host_fx_image);
  3578. kvm_fx_restore(&vcpu->arch.guest_fx_image);
  3579. }
  3580. EXPORT_SYMBOL_GPL(kvm_load_guest_fpu);
  3581. void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
  3582. {
  3583. if (!vcpu->guest_fpu_loaded)
  3584. return;
  3585. vcpu->guest_fpu_loaded = 0;
  3586. kvm_fx_save(&vcpu->arch.guest_fx_image);
  3587. kvm_fx_restore(&vcpu->arch.host_fx_image);
  3588. ++vcpu->stat.fpu_reload;
  3589. }
  3590. EXPORT_SYMBOL_GPL(kvm_put_guest_fpu);
  3591. void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
  3592. {
  3593. kvm_x86_ops->vcpu_free(vcpu);
  3594. }
  3595. struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
  3596. unsigned int id)
  3597. {
  3598. return kvm_x86_ops->vcpu_create(kvm, id);
  3599. }
  3600. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  3601. {
  3602. int r;
  3603. /* We do fxsave: this must be aligned. */
  3604. BUG_ON((unsigned long)&vcpu->arch.host_fx_image & 0xF);
  3605. vcpu->arch.mtrr_state.have_fixed = 1;
  3606. vcpu_load(vcpu);
  3607. r = kvm_arch_vcpu_reset(vcpu);
  3608. if (r == 0)
  3609. r = kvm_mmu_setup(vcpu);
  3610. vcpu_put(vcpu);
  3611. if (r < 0)
  3612. goto free_vcpu;
  3613. return 0;
  3614. free_vcpu:
  3615. kvm_x86_ops->vcpu_free(vcpu);
  3616. return r;
  3617. }
  3618. void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
  3619. {
  3620. vcpu_load(vcpu);
  3621. kvm_mmu_unload(vcpu);
  3622. vcpu_put(vcpu);
  3623. kvm_x86_ops->vcpu_free(vcpu);
  3624. }
  3625. int kvm_arch_vcpu_reset(struct kvm_vcpu *vcpu)
  3626. {
  3627. vcpu->arch.nmi_pending = false;
  3628. vcpu->arch.nmi_injected = false;
  3629. vcpu->arch.switch_db_regs = 0;
  3630. memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
  3631. vcpu->arch.dr6 = DR6_FIXED_1;
  3632. vcpu->arch.dr7 = DR7_FIXED_1;
  3633. return kvm_x86_ops->vcpu_reset(vcpu);
  3634. }
  3635. void kvm_arch_hardware_enable(void *garbage)
  3636. {
  3637. kvm_x86_ops->hardware_enable(garbage);
  3638. }
  3639. void kvm_arch_hardware_disable(void *garbage)
  3640. {
  3641. kvm_x86_ops->hardware_disable(garbage);
  3642. }
  3643. int kvm_arch_hardware_setup(void)
  3644. {
  3645. return kvm_x86_ops->hardware_setup();
  3646. }
  3647. void kvm_arch_hardware_unsetup(void)
  3648. {
  3649. kvm_x86_ops->hardware_unsetup();
  3650. }
  3651. void kvm_arch_check_processor_compat(void *rtn)
  3652. {
  3653. kvm_x86_ops->check_processor_compatibility(rtn);
  3654. }
  3655. int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
  3656. {
  3657. struct page *page;
  3658. struct kvm *kvm;
  3659. int r;
  3660. BUG_ON(vcpu->kvm == NULL);
  3661. kvm = vcpu->kvm;
  3662. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  3663. if (!irqchip_in_kernel(kvm) || vcpu->vcpu_id == 0)
  3664. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  3665. else
  3666. vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
  3667. page = alloc_page(GFP_KERNEL | __GFP_ZERO);
  3668. if (!page) {
  3669. r = -ENOMEM;
  3670. goto fail;
  3671. }
  3672. vcpu->arch.pio_data = page_address(page);
  3673. r = kvm_mmu_create(vcpu);
  3674. if (r < 0)
  3675. goto fail_free_pio_data;
  3676. if (irqchip_in_kernel(kvm)) {
  3677. r = kvm_create_lapic(vcpu);
  3678. if (r < 0)
  3679. goto fail_mmu_destroy;
  3680. }
  3681. return 0;
  3682. fail_mmu_destroy:
  3683. kvm_mmu_destroy(vcpu);
  3684. fail_free_pio_data:
  3685. free_page((unsigned long)vcpu->arch.pio_data);
  3686. fail:
  3687. return r;
  3688. }
  3689. void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
  3690. {
  3691. kvm_free_lapic(vcpu);
  3692. down_read(&vcpu->kvm->slots_lock);
  3693. kvm_mmu_destroy(vcpu);
  3694. up_read(&vcpu->kvm->slots_lock);
  3695. free_page((unsigned long)vcpu->arch.pio_data);
  3696. }
  3697. struct kvm *kvm_arch_create_vm(void)
  3698. {
  3699. struct kvm *kvm = kzalloc(sizeof(struct kvm), GFP_KERNEL);
  3700. if (!kvm)
  3701. return ERR_PTR(-ENOMEM);
  3702. INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
  3703. INIT_LIST_HEAD(&kvm->arch.oos_global_pages);
  3704. INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
  3705. /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
  3706. set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
  3707. rdtscll(kvm->arch.vm_init_tsc);
  3708. return kvm;
  3709. }
  3710. static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
  3711. {
  3712. vcpu_load(vcpu);
  3713. kvm_mmu_unload(vcpu);
  3714. vcpu_put(vcpu);
  3715. }
  3716. static void kvm_free_vcpus(struct kvm *kvm)
  3717. {
  3718. unsigned int i;
  3719. /*
  3720. * Unpin any mmu pages first.
  3721. */
  3722. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  3723. if (kvm->vcpus[i])
  3724. kvm_unload_vcpu_mmu(kvm->vcpus[i]);
  3725. for (i = 0; i < KVM_MAX_VCPUS; ++i) {
  3726. if (kvm->vcpus[i]) {
  3727. kvm_arch_vcpu_free(kvm->vcpus[i]);
  3728. kvm->vcpus[i] = NULL;
  3729. }
  3730. }
  3731. }
  3732. void kvm_arch_sync_events(struct kvm *kvm)
  3733. {
  3734. kvm_free_all_assigned_devices(kvm);
  3735. }
  3736. void kvm_arch_destroy_vm(struct kvm *kvm)
  3737. {
  3738. kvm_iommu_unmap_guest(kvm);
  3739. kvm_free_pit(kvm);
  3740. kfree(kvm->arch.vpic);
  3741. kfree(kvm->arch.vioapic);
  3742. kvm_free_vcpus(kvm);
  3743. kvm_free_physmem(kvm);
  3744. if (kvm->arch.apic_access_page)
  3745. put_page(kvm->arch.apic_access_page);
  3746. if (kvm->arch.ept_identity_pagetable)
  3747. put_page(kvm->arch.ept_identity_pagetable);
  3748. kfree(kvm);
  3749. }
  3750. int kvm_arch_set_memory_region(struct kvm *kvm,
  3751. struct kvm_userspace_memory_region *mem,
  3752. struct kvm_memory_slot old,
  3753. int user_alloc)
  3754. {
  3755. int npages = mem->memory_size >> PAGE_SHIFT;
  3756. struct kvm_memory_slot *memslot = &kvm->memslots[mem->slot];
  3757. /*To keep backward compatibility with older userspace,
  3758. *x86 needs to hanlde !user_alloc case.
  3759. */
  3760. if (!user_alloc) {
  3761. if (npages && !old.rmap) {
  3762. unsigned long userspace_addr;
  3763. down_write(&current->mm->mmap_sem);
  3764. userspace_addr = do_mmap(NULL, 0,
  3765. npages * PAGE_SIZE,
  3766. PROT_READ | PROT_WRITE,
  3767. MAP_PRIVATE | MAP_ANONYMOUS,
  3768. 0);
  3769. up_write(&current->mm->mmap_sem);
  3770. if (IS_ERR((void *)userspace_addr))
  3771. return PTR_ERR((void *)userspace_addr);
  3772. /* set userspace_addr atomically for kvm_hva_to_rmapp */
  3773. spin_lock(&kvm->mmu_lock);
  3774. memslot->userspace_addr = userspace_addr;
  3775. spin_unlock(&kvm->mmu_lock);
  3776. } else {
  3777. if (!old.user_alloc && old.rmap) {
  3778. int ret;
  3779. down_write(&current->mm->mmap_sem);
  3780. ret = do_munmap(current->mm, old.userspace_addr,
  3781. old.npages * PAGE_SIZE);
  3782. up_write(&current->mm->mmap_sem);
  3783. if (ret < 0)
  3784. printk(KERN_WARNING
  3785. "kvm_vm_ioctl_set_memory_region: "
  3786. "failed to munmap memory\n");
  3787. }
  3788. }
  3789. }
  3790. if (!kvm->arch.n_requested_mmu_pages) {
  3791. unsigned int nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
  3792. kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
  3793. }
  3794. kvm_mmu_slot_remove_write_access(kvm, mem->slot);
  3795. kvm_flush_remote_tlbs(kvm);
  3796. return 0;
  3797. }
  3798. void kvm_arch_flush_shadow(struct kvm *kvm)
  3799. {
  3800. kvm_mmu_zap_all(kvm);
  3801. }
  3802. int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
  3803. {
  3804. return vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE
  3805. || vcpu->arch.mp_state == KVM_MP_STATE_SIPI_RECEIVED
  3806. || vcpu->arch.nmi_pending;
  3807. }
  3808. static void vcpu_kick_intr(void *info)
  3809. {
  3810. #ifdef DEBUG
  3811. struct kvm_vcpu *vcpu = (struct kvm_vcpu *)info;
  3812. printk(KERN_DEBUG "vcpu_kick_intr %p \n", vcpu);
  3813. #endif
  3814. }
  3815. void kvm_vcpu_kick(struct kvm_vcpu *vcpu)
  3816. {
  3817. int ipi_pcpu = vcpu->cpu;
  3818. int cpu = get_cpu();
  3819. if (waitqueue_active(&vcpu->wq)) {
  3820. wake_up_interruptible(&vcpu->wq);
  3821. ++vcpu->stat.halt_wakeup;
  3822. }
  3823. /*
  3824. * We may be called synchronously with irqs disabled in guest mode,
  3825. * So need not to call smp_call_function_single() in that case.
  3826. */
  3827. if (vcpu->guest_mode && vcpu->cpu != cpu)
  3828. smp_call_function_single(ipi_pcpu, vcpu_kick_intr, vcpu, 0);
  3829. put_cpu();
  3830. }